2005-04-17 05:20:36 +07:00
|
|
|
config ARM
|
|
|
|
bool
|
|
|
|
default y
|
2008-06-17 18:19:34 +07:00
|
|
|
select HAVE_AOUT
|
2011-01-03 18:29:28 +07:00
|
|
|
select HAVE_DMA_API_DEBUG
|
2011-10-02 02:10:32 +07:00
|
|
|
select HAVE_IDE if PCI || ISA || PCMCIA
|
2010-07-09 22:27:52 +07:00
|
|
|
select HAVE_MEMBLOCK
|
2006-03-27 16:16:35 +07:00
|
|
|
select RTC_LIB
|
2007-02-10 00:08:58 +07:00
|
|
|
select SYS_SUPPORTS_APM_EMULATION
|
2011-01-17 22:48:33 +07:00
|
|
|
select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
|
2010-04-30 17:37:51 +07:00
|
|
|
select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
|
2012-02-18 23:52:41 +07:00
|
|
|
select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
|
2008-02-21 02:33:40 +07:00
|
|
|
select HAVE_ARCH_KGDB
|
2011-06-14 19:09:39 +07:00
|
|
|
select HAVE_KPROBES if !XIP_KERNEL
|
2008-03-05 05:28:37 +07:00
|
|
|
select HAVE_KRETPROBES if (HAVE_KPROBES)
|
2008-10-07 06:06:12 +07:00
|
|
|
select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
|
2010-08-11 01:58:17 +07:00
|
|
|
select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
|
|
|
|
select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
|
2010-11-07 00:33:53 +07:00
|
|
|
select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
|
2012-01-11 06:10:21 +07:00
|
|
|
select ARCH_BINFMT_ELF_RANDOMIZE_PIE
|
2008-07-18 16:30:14 +07:00
|
|
|
select HAVE_GENERIC_DMA_COHERENT
|
2010-01-09 05:42:43 +07:00
|
|
|
select HAVE_KERNEL_GZIP
|
|
|
|
select HAVE_KERNEL_LZO
|
2010-04-03 17:40:28 +07:00
|
|
|
select HAVE_KERNEL_LZMA
|
2012-01-26 19:08:57 +07:00
|
|
|
select HAVE_KERNEL_XZ
|
2010-10-14 13:01:34 +07:00
|
|
|
select HAVE_IRQ_WORK
|
2010-02-03 02:24:58 +07:00
|
|
|
select HAVE_PERF_EVENTS
|
|
|
|
select PERF_USE_VMALLOC
|
2010-06-25 18:24:53 +07:00
|
|
|
select HAVE_REGS_AND_STACK_ACCESS_API
|
2011-01-17 22:08:32 +07:00
|
|
|
select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
|
2010-11-30 23:36:48 +07:00
|
|
|
select HAVE_C_RECORDMCOUNT
|
2010-11-29 16:06:57 +07:00
|
|
|
select HAVE_GENERIC_HARDIRQS
|
2011-03-24 18:02:11 +07:00
|
|
|
select GENERIC_IRQ_SHOW
|
2011-09-10 13:00:28 +07:00
|
|
|
select CPU_PM if (SUSPEND || CPU_IDLE)
|
2011-11-25 01:57:23 +07:00
|
|
|
select GENERIC_PCI_IOMAP
|
2012-03-27 16:44:23 +07:00
|
|
|
select HAVE_BPF_JIT if NET
|
2005-04-17 05:20:36 +07:00
|
|
|
help
|
|
|
|
The ARM series is a line of low-power-consumption RISC chip designs
|
2006-02-09 04:09:07 +07:00
|
|
|
licensed by ARM Ltd and targeted at embedded applications and
|
2005-04-17 05:20:36 +07:00
|
|
|
handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
|
2006-02-09 04:09:07 +07:00
|
|
|
manufactured, but legacy ARM-based PC hardware remains popular in
|
2005-04-17 05:20:36 +07:00
|
|
|
Europe. There is an ARM Linux project with a web page at
|
|
|
|
<http://www.arm.linux.org.uk/>.
|
|
|
|
|
2011-06-02 17:16:22 +07:00
|
|
|
config ARM_HAS_SG_CHAIN
|
|
|
|
bool
|
|
|
|
|
2008-04-14 03:41:55 +07:00
|
|
|
config HAVE_PWM
|
|
|
|
bool
|
|
|
|
|
2010-12-02 18:32:15 +07:00
|
|
|
config MIGHT_HAVE_PCI
|
|
|
|
bool
|
|
|
|
|
2007-02-10 00:08:58 +07:00
|
|
|
config SYS_SUPPORTS_APM_EMULATION
|
|
|
|
bool
|
|
|
|
|
2007-03-05 15:30:18 +07:00
|
|
|
config GENERIC_GPIO
|
|
|
|
bool
|
|
|
|
|
2010-03-24 07:22:36 +07:00
|
|
|
config ARCH_USES_GETTIMEOFFSET
|
|
|
|
bool
|
|
|
|
default n
|
2006-09-22 06:16:30 +07:00
|
|
|
|
2007-03-14 02:29:24 +07:00
|
|
|
config GENERIC_CLOCKEVENTS
|
|
|
|
bool
|
|
|
|
|
2008-02-04 23:30:57 +07:00
|
|
|
config GENERIC_CLOCKEVENTS_BROADCAST
|
|
|
|
bool
|
|
|
|
depends on GENERIC_CLOCKEVENTS
|
2010-07-26 19:19:43 +07:00
|
|
|
default y if SMP
|
2008-02-04 23:30:57 +07:00
|
|
|
|
2011-03-05 05:51:59 +07:00
|
|
|
config KTIME_SCALAR
|
|
|
|
bool
|
|
|
|
default y
|
|
|
|
|
2009-09-15 23:30:37 +07:00
|
|
|
config HAVE_TCM
|
|
|
|
bool
|
|
|
|
select GENERIC_ALLOCATOR
|
|
|
|
|
2010-01-11 00:23:29 +07:00
|
|
|
config HAVE_PROC_CPU
|
|
|
|
bool
|
|
|
|
|
2007-02-11 22:41:31 +07:00
|
|
|
config NO_IOPORT
|
|
|
|
bool
|
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
config EISA
|
|
|
|
bool
|
|
|
|
---help---
|
|
|
|
The Extended Industry Standard Architecture (EISA) bus was
|
|
|
|
developed as an open alternative to the IBM MicroChannel bus.
|
|
|
|
|
|
|
|
The EISA bus provided some of the features of the IBM MicroChannel
|
|
|
|
bus while maintaining backward compatibility with cards made for
|
|
|
|
the older ISA bus. The EISA bus saw limited use between 1988 and
|
|
|
|
1995 when it was made obsolete by the PCI bus.
|
|
|
|
|
|
|
|
Say Y here if you are building a kernel for an EISA-based machine.
|
|
|
|
|
|
|
|
Otherwise, say N.
|
|
|
|
|
|
|
|
config SBUS
|
|
|
|
bool
|
|
|
|
|
|
|
|
config MCA
|
|
|
|
bool
|
|
|
|
help
|
|
|
|
MicroChannel Architecture is found in some IBM PS/2 machines and
|
|
|
|
laptops. It is a bus system similar to PCI or ISA. See
|
|
|
|
<file:Documentation/mca.txt> (and especially the web page given
|
|
|
|
there) before attempting to build an MCA bus kernel.
|
|
|
|
|
2007-04-28 15:59:37 +07:00
|
|
|
config STACKTRACE_SUPPORT
|
|
|
|
bool
|
|
|
|
default y
|
|
|
|
|
2008-04-24 12:31:46 +07:00
|
|
|
config HAVE_LATENCYTOP_SUPPORT
|
|
|
|
bool
|
|
|
|
depends on !SMP
|
|
|
|
default y
|
|
|
|
|
2007-04-28 15:59:37 +07:00
|
|
|
config LOCKDEP_SUPPORT
|
|
|
|
bool
|
|
|
|
default y
|
|
|
|
|
2006-08-27 18:07:02 +07:00
|
|
|
config TRACE_IRQFLAGS_SUPPORT
|
|
|
|
bool
|
|
|
|
default y
|
|
|
|
|
2006-07-02 04:30:09 +07:00
|
|
|
config HARDIRQS_SW_RESEND
|
|
|
|
bool
|
|
|
|
default y
|
|
|
|
|
|
|
|
config GENERIC_IRQ_PROBE
|
|
|
|
bool
|
|
|
|
default y
|
|
|
|
|
2008-01-30 19:31:20 +07:00
|
|
|
config GENERIC_LOCKBREAK
|
|
|
|
bool
|
|
|
|
default y
|
|
|
|
depends on SMP && PREEMPT
|
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
config RWSEM_GENERIC_SPINLOCK
|
|
|
|
bool
|
|
|
|
default y
|
|
|
|
|
|
|
|
config RWSEM_XCHGADD_ALGORITHM
|
|
|
|
bool
|
|
|
|
|
2006-12-08 17:37:49 +07:00
|
|
|
config ARCH_HAS_ILOG2_U32
|
|
|
|
bool
|
|
|
|
|
|
|
|
config ARCH_HAS_ILOG2_U64
|
|
|
|
bool
|
|
|
|
|
2009-07-31 05:23:24 +07:00
|
|
|
config ARCH_HAS_CPUFREQ
|
|
|
|
bool
|
|
|
|
help
|
|
|
|
Internal node to signify that the ARCH has CPUFREQ support
|
|
|
|
and that the relevant menu configurations are displayed for
|
|
|
|
it.
|
|
|
|
|
2010-10-02 04:13:47 +07:00
|
|
|
config ARCH_HAS_CPU_IDLE_WAIT
|
|
|
|
def_bool y
|
|
|
|
|
2006-03-26 16:39:19 +07:00
|
|
|
config GENERIC_HWEIGHT
|
|
|
|
bool
|
|
|
|
default y
|
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
config GENERIC_CALIBRATE_DELAY
|
|
|
|
bool
|
|
|
|
default y
|
|
|
|
|
2005-09-06 07:48:42 +07:00
|
|
|
config ARCH_MAY_HAVE_PC_FDC
|
|
|
|
bool
|
|
|
|
|
2007-02-10 16:43:14 +07:00
|
|
|
config ZONE_DMA
|
|
|
|
bool
|
|
|
|
|
2010-03-11 06:23:23 +07:00
|
|
|
config NEED_DMA_MAP_STATE
|
|
|
|
def_bool y
|
|
|
|
|
2012-03-21 02:33:01 +07:00
|
|
|
config ARCH_HAS_DMA_SET_COHERENT_MASK
|
|
|
|
bool
|
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
config GENERIC_ISA_DMA
|
|
|
|
bool
|
|
|
|
|
|
|
|
config FIQ
|
|
|
|
bool
|
|
|
|
|
2012-02-07 22:28:22 +07:00
|
|
|
config NEED_RET_TO_USER
|
|
|
|
bool
|
|
|
|
|
2005-12-20 04:27:59 +07:00
|
|
|
config ARCH_MTD_XIP
|
|
|
|
bool
|
|
|
|
|
2006-03-27 21:18:50 +07:00
|
|
|
config VECTORS_BASE
|
|
|
|
hex
|
2006-09-28 19:46:34 +07:00
|
|
|
default 0xffff0000 if MMU || CPU_HIGH_VECTOR
|
2006-03-27 21:18:50 +07:00
|
|
|
default DRAM_BASE if REMAP_VECTORS_TO_RAM
|
|
|
|
default 0x00000000
|
|
|
|
help
|
|
|
|
The base address of exception vectors.
|
|
|
|
|
ARM: P2V: introduce phys_to_virt/virt_to_phys runtime patching
This idea came from Nicolas, Eric Miao produced an initial version,
which was then rewritten into this.
Patch the physical to virtual translations at runtime. As we modify
the code, this makes it incompatible with XIP kernels, but allows us
to achieve this with minimal loss of performance.
As many translations are of the form:
physical = virtual + (PHYS_OFFSET - PAGE_OFFSET)
virtual = physical - (PHYS_OFFSET - PAGE_OFFSET)
we generate an 'add' instruction for __virt_to_phys(), and a 'sub'
instruction for __phys_to_virt(). We calculate at run time (PHYS_OFFSET
- PAGE_OFFSET) by comparing the address prior to MMU initialization with
where it should be once the MMU has been initialized, and place this
constant into the above add/sub instructions.
Once we have (PHYS_OFFSET - PAGE_OFFSET), we can calculate the real
PHYS_OFFSET as PAGE_OFFSET is a build-time constant, and save this for
the C-mode PHYS_OFFSET variable definition to use.
At present, we are unable to support Realview with Sparsemem enabled
as this uses a complex mapping function, and MSM as this requires a
constant which will not fit in our math instruction.
Add a module version magic string for this feature to prevent
incompatible modules being loaded.
Tested-by: Tony Lindgren <tony@atomide.com>
Reviewed-by: Nicolas Pitre <nicolas.pitre@linaro.org>
Tested-by: Nicolas Pitre <nicolas.pitre@linaro.org>
Signed-off-by: Russell King <rmk+kernel@arm.linux.org.uk>
2011-01-05 02:09:43 +07:00
|
|
|
config ARM_PATCH_PHYS_VIRT
|
2011-08-10 16:23:45 +07:00
|
|
|
bool "Patch physical to virtual translations at runtime" if EMBEDDED
|
|
|
|
default y
|
2011-02-21 12:53:35 +07:00
|
|
|
depends on !XIP_KERNEL && MMU
|
ARM: P2V: introduce phys_to_virt/virt_to_phys runtime patching
This idea came from Nicolas, Eric Miao produced an initial version,
which was then rewritten into this.
Patch the physical to virtual translations at runtime. As we modify
the code, this makes it incompatible with XIP kernels, but allows us
to achieve this with minimal loss of performance.
As many translations are of the form:
physical = virtual + (PHYS_OFFSET - PAGE_OFFSET)
virtual = physical - (PHYS_OFFSET - PAGE_OFFSET)
we generate an 'add' instruction for __virt_to_phys(), and a 'sub'
instruction for __phys_to_virt(). We calculate at run time (PHYS_OFFSET
- PAGE_OFFSET) by comparing the address prior to MMU initialization with
where it should be once the MMU has been initialized, and place this
constant into the above add/sub instructions.
Once we have (PHYS_OFFSET - PAGE_OFFSET), we can calculate the real
PHYS_OFFSET as PAGE_OFFSET is a build-time constant, and save this for
the C-mode PHYS_OFFSET variable definition to use.
At present, we are unable to support Realview with Sparsemem enabled
as this uses a complex mapping function, and MSM as this requires a
constant which will not fit in our math instruction.
Add a module version magic string for this feature to prevent
incompatible modules being loaded.
Tested-by: Tony Lindgren <tony@atomide.com>
Reviewed-by: Nicolas Pitre <nicolas.pitre@linaro.org>
Tested-by: Nicolas Pitre <nicolas.pitre@linaro.org>
Signed-off-by: Russell King <rmk+kernel@arm.linux.org.uk>
2011-01-05 02:09:43 +07:00
|
|
|
depends on !ARCH_REALVIEW || !SPARSEMEM
|
|
|
|
help
|
2011-05-12 16:02:42 +07:00
|
|
|
Patch phys-to-virt and virt-to-phys translation functions at
|
|
|
|
boot and module load time according to the position of the
|
|
|
|
kernel in system memory.
|
ARM: P2V: introduce phys_to_virt/virt_to_phys runtime patching
This idea came from Nicolas, Eric Miao produced an initial version,
which was then rewritten into this.
Patch the physical to virtual translations at runtime. As we modify
the code, this makes it incompatible with XIP kernels, but allows us
to achieve this with minimal loss of performance.
As many translations are of the form:
physical = virtual + (PHYS_OFFSET - PAGE_OFFSET)
virtual = physical - (PHYS_OFFSET - PAGE_OFFSET)
we generate an 'add' instruction for __virt_to_phys(), and a 'sub'
instruction for __phys_to_virt(). We calculate at run time (PHYS_OFFSET
- PAGE_OFFSET) by comparing the address prior to MMU initialization with
where it should be once the MMU has been initialized, and place this
constant into the above add/sub instructions.
Once we have (PHYS_OFFSET - PAGE_OFFSET), we can calculate the real
PHYS_OFFSET as PAGE_OFFSET is a build-time constant, and save this for
the C-mode PHYS_OFFSET variable definition to use.
At present, we are unable to support Realview with Sparsemem enabled
as this uses a complex mapping function, and MSM as this requires a
constant which will not fit in our math instruction.
Add a module version magic string for this feature to prevent
incompatible modules being loaded.
Tested-by: Tony Lindgren <tony@atomide.com>
Reviewed-by: Nicolas Pitre <nicolas.pitre@linaro.org>
Tested-by: Nicolas Pitre <nicolas.pitre@linaro.org>
Signed-off-by: Russell King <rmk+kernel@arm.linux.org.uk>
2011-01-05 02:09:43 +07:00
|
|
|
|
2011-05-12 16:02:42 +07:00
|
|
|
This can only be used with non-XIP MMU kernels where the base
|
2011-08-12 06:14:29 +07:00
|
|
|
of physical memory is at a 16MB boundary.
|
ARM: P2V: introduce phys_to_virt/virt_to_phys runtime patching
This idea came from Nicolas, Eric Miao produced an initial version,
which was then rewritten into this.
Patch the physical to virtual translations at runtime. As we modify
the code, this makes it incompatible with XIP kernels, but allows us
to achieve this with minimal loss of performance.
As many translations are of the form:
physical = virtual + (PHYS_OFFSET - PAGE_OFFSET)
virtual = physical - (PHYS_OFFSET - PAGE_OFFSET)
we generate an 'add' instruction for __virt_to_phys(), and a 'sub'
instruction for __phys_to_virt(). We calculate at run time (PHYS_OFFSET
- PAGE_OFFSET) by comparing the address prior to MMU initialization with
where it should be once the MMU has been initialized, and place this
constant into the above add/sub instructions.
Once we have (PHYS_OFFSET - PAGE_OFFSET), we can calculate the real
PHYS_OFFSET as PAGE_OFFSET is a build-time constant, and save this for
the C-mode PHYS_OFFSET variable definition to use.
At present, we are unable to support Realview with Sparsemem enabled
as this uses a complex mapping function, and MSM as this requires a
constant which will not fit in our math instruction.
Add a module version magic string for this feature to prevent
incompatible modules being loaded.
Tested-by: Tony Lindgren <tony@atomide.com>
Reviewed-by: Nicolas Pitre <nicolas.pitre@linaro.org>
Tested-by: Nicolas Pitre <nicolas.pitre@linaro.org>
Signed-off-by: Russell King <rmk+kernel@arm.linux.org.uk>
2011-01-05 02:09:43 +07:00
|
|
|
|
2011-08-10 16:23:45 +07:00
|
|
|
Only disable this option if you know that you do not require
|
|
|
|
this feature (eg, building a kernel for a single machine) and
|
|
|
|
you need to shrink the kernel to the minimal size.
|
ARM: P2V: introduce phys_to_virt/virt_to_phys runtime patching
This idea came from Nicolas, Eric Miao produced an initial version,
which was then rewritten into this.
Patch the physical to virtual translations at runtime. As we modify
the code, this makes it incompatible with XIP kernels, but allows us
to achieve this with minimal loss of performance.
As many translations are of the form:
physical = virtual + (PHYS_OFFSET - PAGE_OFFSET)
virtual = physical - (PHYS_OFFSET - PAGE_OFFSET)
we generate an 'add' instruction for __virt_to_phys(), and a 'sub'
instruction for __phys_to_virt(). We calculate at run time (PHYS_OFFSET
- PAGE_OFFSET) by comparing the address prior to MMU initialization with
where it should be once the MMU has been initialized, and place this
constant into the above add/sub instructions.
Once we have (PHYS_OFFSET - PAGE_OFFSET), we can calculate the real
PHYS_OFFSET as PAGE_OFFSET is a build-time constant, and save this for
the C-mode PHYS_OFFSET variable definition to use.
At present, we are unable to support Realview with Sparsemem enabled
as this uses a complex mapping function, and MSM as this requires a
constant which will not fit in our math instruction.
Add a module version magic string for this feature to prevent
incompatible modules being loaded.
Tested-by: Tony Lindgren <tony@atomide.com>
Reviewed-by: Nicolas Pitre <nicolas.pitre@linaro.org>
Tested-by: Nicolas Pitre <nicolas.pitre@linaro.org>
Signed-off-by: Russell King <rmk+kernel@arm.linux.org.uk>
2011-01-05 02:09:43 +07:00
|
|
|
|
2012-03-05 11:03:33 +07:00
|
|
|
config NEED_MACH_IO_H
|
|
|
|
bool
|
|
|
|
help
|
|
|
|
Select this when mach/io.h is required to provide special
|
|
|
|
definitions for this platform. The need for mach/io.h should
|
|
|
|
be avoided when possible.
|
|
|
|
|
2011-09-03 09:26:55 +07:00
|
|
|
config NEED_MACH_MEMORY_H
|
2011-07-06 09:52:51 +07:00
|
|
|
bool
|
|
|
|
help
|
2011-09-03 09:26:55 +07:00
|
|
|
Select this when mach/memory.h is required to provide special
|
|
|
|
definitions for this platform. The need for mach/memory.h should
|
|
|
|
be avoided when possible.
|
ARM: P2V: introduce phys_to_virt/virt_to_phys runtime patching
This idea came from Nicolas, Eric Miao produced an initial version,
which was then rewritten into this.
Patch the physical to virtual translations at runtime. As we modify
the code, this makes it incompatible with XIP kernels, but allows us
to achieve this with minimal loss of performance.
As many translations are of the form:
physical = virtual + (PHYS_OFFSET - PAGE_OFFSET)
virtual = physical - (PHYS_OFFSET - PAGE_OFFSET)
we generate an 'add' instruction for __virt_to_phys(), and a 'sub'
instruction for __phys_to_virt(). We calculate at run time (PHYS_OFFSET
- PAGE_OFFSET) by comparing the address prior to MMU initialization with
where it should be once the MMU has been initialized, and place this
constant into the above add/sub instructions.
Once we have (PHYS_OFFSET - PAGE_OFFSET), we can calculate the real
PHYS_OFFSET as PAGE_OFFSET is a build-time constant, and save this for
the C-mode PHYS_OFFSET variable definition to use.
At present, we are unable to support Realview with Sparsemem enabled
as this uses a complex mapping function, and MSM as this requires a
constant which will not fit in our math instruction.
Add a module version magic string for this feature to prevent
incompatible modules being loaded.
Tested-by: Tony Lindgren <tony@atomide.com>
Reviewed-by: Nicolas Pitre <nicolas.pitre@linaro.org>
Tested-by: Nicolas Pitre <nicolas.pitre@linaro.org>
Signed-off-by: Russell King <rmk+kernel@arm.linux.org.uk>
2011-01-05 02:09:43 +07:00
|
|
|
|
2011-07-06 09:52:51 +07:00
|
|
|
config PHYS_OFFSET
|
2011-12-03 05:09:42 +07:00
|
|
|
hex "Physical address of main memory" if MMU
|
2011-09-03 09:26:55 +07:00
|
|
|
depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
|
2011-12-03 05:09:42 +07:00
|
|
|
default DRAM_BASE if !MMU
|
2011-05-12 16:02:42 +07:00
|
|
|
help
|
2011-07-06 09:52:51 +07:00
|
|
|
Please provide the physical address corresponding to the
|
|
|
|
location of main memory in your system.
|
2011-01-05 02:39:29 +07:00
|
|
|
|
2011-08-17 05:44:26 +07:00
|
|
|
config GENERIC_BUG
|
|
|
|
def_bool y
|
|
|
|
depends on BUG
|
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
source "init/Kconfig"
|
|
|
|
|
2008-10-19 10:27:21 +07:00
|
|
|
source "kernel/Kconfig.freezer"
|
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
menu "System Type"
|
|
|
|
|
2009-07-24 18:35:00 +07:00
|
|
|
config MMU
|
|
|
|
bool "MMU-based Paged Memory Management Support"
|
|
|
|
default y
|
|
|
|
help
|
|
|
|
Select if you want MMU-based virtualised addressing space
|
|
|
|
support by paged memory management. If unsure, say 'Y'.
|
|
|
|
|
2010-03-16 02:03:06 +07:00
|
|
|
#
|
|
|
|
# The "ARM system type" choice list is ordered alphabetically by option
|
|
|
|
# text. Please add new entries in the option alphabetic order.
|
|
|
|
#
|
2005-04-17 05:20:36 +07:00
|
|
|
choice
|
|
|
|
prompt "ARM system type"
|
2006-03-07 21:42:27 +07:00
|
|
|
default ARCH_VERSATILE
|
2005-04-17 05:20:36 +07:00
|
|
|
|
2006-06-21 03:30:44 +07:00
|
|
|
config ARCH_INTEGRATOR
|
|
|
|
bool "ARM Ltd. Integrator family"
|
|
|
|
select ARM_AMBA
|
2009-07-31 05:23:24 +07:00
|
|
|
select ARCH_HAS_CPUFREQ
|
2010-11-17 16:04:33 +07:00
|
|
|
select CLKDEV_LOOKUP
|
2011-07-18 14:34:54 +07:00
|
|
|
select HAVE_MACH_CLKDEV
|
2011-12-09 16:29:23 +07:00
|
|
|
select HAVE_TCM
|
2010-01-17 03:16:10 +07:00
|
|
|
select ICST
|
2010-01-16 04:49:23 +07:00
|
|
|
select GENERIC_CLOCKEVENTS
|
2010-01-14 19:48:06 +07:00
|
|
|
select PLAT_VERSATILE
|
2011-01-19 22:32:15 +07:00
|
|
|
select PLAT_VERSATILE_FPGA_IRQ
|
2012-03-05 11:03:33 +07:00
|
|
|
select NEED_MACH_IO_H
|
2011-09-03 09:26:55 +07:00
|
|
|
select NEED_MACH_MEMORY_H
|
2012-02-26 16:46:48 +07:00
|
|
|
select SPARSE_IRQ
|
2006-06-21 03:30:44 +07:00
|
|
|
help
|
|
|
|
Support for ARM's Integrator platform.
|
|
|
|
|
|
|
|
config ARCH_REALVIEW
|
|
|
|
bool "ARM Ltd. RealView family"
|
|
|
|
select ARM_AMBA
|
2010-11-17 16:04:33 +07:00
|
|
|
select CLKDEV_LOOKUP
|
2011-07-18 14:34:54 +07:00
|
|
|
select HAVE_MACH_CLKDEV
|
2010-01-17 03:16:10 +07:00
|
|
|
select ICST
|
2008-02-04 23:26:55 +07:00
|
|
|
select GENERIC_CLOCKEVENTS
|
2009-07-06 04:41:31 +07:00
|
|
|
select ARCH_WANT_OPTIONAL_GPIOLIB
|
2010-01-14 19:48:06 +07:00
|
|
|
select PLAT_VERSATILE
|
2011-01-19 03:13:20 +07:00
|
|
|
select PLAT_VERSATILE_CLCD
|
2010-01-14 20:30:16 +07:00
|
|
|
select ARM_TIMER_SP804
|
2010-02-24 21:23:10 +07:00
|
|
|
select GPIO_PL061 if GPIOLIB
|
2011-09-03 09:26:55 +07:00
|
|
|
select NEED_MACH_MEMORY_H
|
2006-06-21 03:30:44 +07:00
|
|
|
help
|
|
|
|
This enables support for ARM Ltd RealView boards.
|
|
|
|
|
|
|
|
config ARCH_VERSATILE
|
|
|
|
bool "ARM Ltd. Versatile family"
|
|
|
|
select ARM_AMBA
|
|
|
|
select ARM_VIC
|
2010-11-17 16:04:33 +07:00
|
|
|
select CLKDEV_LOOKUP
|
2011-07-18 14:34:54 +07:00
|
|
|
select HAVE_MACH_CLKDEV
|
2010-01-17 03:16:10 +07:00
|
|
|
select ICST
|
2007-03-09 02:30:38 +07:00
|
|
|
select GENERIC_CLOCKEVENTS
|
2009-07-06 04:43:01 +07:00
|
|
|
select ARCH_WANT_OPTIONAL_GPIOLIB
|
2010-01-14 19:48:06 +07:00
|
|
|
select PLAT_VERSATILE
|
2011-01-19 03:12:10 +07:00
|
|
|
select PLAT_VERSATILE_CLCD
|
2011-01-19 22:32:15 +07:00
|
|
|
select PLAT_VERSATILE_FPGA_IRQ
|
2010-01-14 20:30:16 +07:00
|
|
|
select ARM_TIMER_SP804
|
2006-06-21 03:30:44 +07:00
|
|
|
help
|
|
|
|
This enables support for ARM Ltd Versatile board.
|
|
|
|
|
2010-02-12 04:44:53 +07:00
|
|
|
config ARCH_VEXPRESS
|
|
|
|
bool "ARM Ltd. Versatile Express family"
|
|
|
|
select ARCH_WANT_OPTIONAL_GPIOLIB
|
|
|
|
select ARM_AMBA
|
|
|
|
select ARM_TIMER_SP804
|
2010-11-17 16:04:33 +07:00
|
|
|
select CLKDEV_LOOKUP
|
2011-07-18 14:34:54 +07:00
|
|
|
select HAVE_MACH_CLKDEV
|
2010-02-12 04:44:53 +07:00
|
|
|
select GENERIC_CLOCKEVENTS
|
|
|
|
select HAVE_CLK
|
2011-01-21 21:51:06 +07:00
|
|
|
select HAVE_PATA_PLATFORM
|
2010-02-12 04:44:53 +07:00
|
|
|
select ICST
|
2012-02-15 18:55:22 +07:00
|
|
|
select NO_IOPORT
|
2010-02-12 04:44:53 +07:00
|
|
|
select PLAT_VERSATILE
|
2011-01-19 03:13:51 +07:00
|
|
|
select PLAT_VERSATILE_CLCD
|
2010-02-12 04:44:53 +07:00
|
|
|
help
|
|
|
|
This enables support for the ARM Ltd Versatile Express boards.
|
|
|
|
|
2006-06-29 22:06:33 +07:00
|
|
|
config ARCH_AT91
|
|
|
|
bool "Atmel AT91"
|
2009-02-11 03:02:08 +07:00
|
|
|
select ARCH_REQUIRE_GPIOLIB
|
2008-07-29 05:46:22 +07:00
|
|
|
select HAVE_CLK
|
2011-02-02 13:27:07 +07:00
|
|
|
select CLKDEV_LOOKUP
|
2011-11-23 04:26:09 +07:00
|
|
|
select IRQ_DOMAIN
|
2012-04-05 05:48:04 +07:00
|
|
|
select NEED_MACH_IO_H if PCCARD
|
2006-06-21 03:30:44 +07:00
|
|
|
help
|
2008-01-24 21:10:39 +07:00
|
|
|
This enables support for systems based on the Atmel AT91RM9200,
|
2012-01-26 20:07:09 +07:00
|
|
|
AT91SAM9 processors.
|
2006-06-21 03:30:44 +07:00
|
|
|
|
2010-03-16 02:03:06 +07:00
|
|
|
config ARCH_BCMRING
|
|
|
|
bool "Broadcom BCMRING"
|
|
|
|
depends on MMU
|
|
|
|
select CPU_V6
|
|
|
|
select ARM_AMBA
|
2011-05-12 19:43:39 +07:00
|
|
|
select ARM_TIMER_SP804
|
2010-11-17 16:04:33 +07:00
|
|
|
select CLKDEV_LOOKUP
|
2010-03-16 02:03:06 +07:00
|
|
|
select GENERIC_CLOCKEVENTS
|
|
|
|
select ARCH_WANT_OPTIONAL_GPIOLIB
|
|
|
|
help
|
|
|
|
Support for Broadcom's BCMRing platform.
|
|
|
|
|
2011-06-07 22:02:55 +07:00
|
|
|
config ARCH_HIGHBANK
|
|
|
|
bool "Calxeda Highbank-based"
|
|
|
|
select ARCH_WANT_OPTIONAL_GPIOLIB
|
|
|
|
select ARM_AMBA
|
|
|
|
select ARM_GIC
|
|
|
|
select ARM_TIMER_SP804
|
2011-12-12 23:17:34 +07:00
|
|
|
select CACHE_L2X0
|
2011-06-07 22:02:55 +07:00
|
|
|
select CLKDEV_LOOKUP
|
|
|
|
select CPU_V7
|
|
|
|
select GENERIC_CLOCKEVENTS
|
|
|
|
select HAVE_ARM_SCU
|
2011-12-07 22:38:04 +07:00
|
|
|
select HAVE_SMP
|
2012-01-04 03:44:31 +07:00
|
|
|
select SPARSE_IRQ
|
2011-06-07 22:02:55 +07:00
|
|
|
select USE_OF
|
|
|
|
help
|
|
|
|
Support for the Calxeda Highbank SoC based boards.
|
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
config ARCH_CLPS711X
|
2006-06-21 03:30:44 +07:00
|
|
|
bool "Cirrus Logic CLPS711x/EP721x-based"
|
2008-10-26 17:55:14 +07:00
|
|
|
select CPU_ARM720T
|
2010-03-24 07:22:36 +07:00
|
|
|
select ARCH_USES_GETTIMEOFFSET
|
2011-09-03 09:26:55 +07:00
|
|
|
select NEED_MACH_MEMORY_H
|
2006-02-09 04:09:05 +07:00
|
|
|
help
|
|
|
|
Support for Cirrus Logic 711x/721x based boards.
|
2005-04-17 05:20:36 +07:00
|
|
|
|
2010-03-25 21:12:41 +07:00
|
|
|
config ARCH_CNS3XXX
|
|
|
|
bool "Cavium Networks CNS3XXX family"
|
2011-07-07 17:19:09 +07:00
|
|
|
select CPU_V6K
|
2010-03-25 21:12:41 +07:00
|
|
|
select GENERIC_CLOCKEVENTS
|
|
|
|
select ARM_GIC
|
2011-11-29 22:56:19 +07:00
|
|
|
select MIGHT_HAVE_CACHE_L2X0
|
2010-12-02 18:32:15 +07:00
|
|
|
select MIGHT_HAVE_PCI
|
2010-05-28 16:10:52 +07:00
|
|
|
select PCI_DOMAINS if PCI
|
2010-03-25 21:12:41 +07:00
|
|
|
help
|
|
|
|
Support for Cavium Networks CNS3XXX platform.
|
|
|
|
|
2009-04-26 20:21:59 +07:00
|
|
|
config ARCH_GEMINI
|
|
|
|
bool "Cortina Systems Gemini"
|
|
|
|
select CPU_FA526
|
|
|
|
select ARCH_REQUIRE_GPIOLIB
|
2010-03-24 07:22:36 +07:00
|
|
|
select ARCH_USES_GETTIMEOFFSET
|
2009-04-26 20:21:59 +07:00
|
|
|
help
|
|
|
|
Support for the Cortina Systems Gemini family SoCs
|
|
|
|
|
2011-07-18 02:43:26 +07:00
|
|
|
config ARCH_PRIMA2
|
|
|
|
bool "CSR SiRFSoC PRIMA2 ARM Cortex A9 Platform"
|
|
|
|
select CPU_V7
|
|
|
|
select NO_IOPORT
|
|
|
|
select GENERIC_CLOCKEVENTS
|
|
|
|
select CLKDEV_LOOKUP
|
|
|
|
select GENERIC_IRQ_CHIP
|
2011-11-29 22:56:19 +07:00
|
|
|
select MIGHT_HAVE_CACHE_L2X0
|
2011-07-18 02:43:26 +07:00
|
|
|
select USE_OF
|
|
|
|
select ZONE_DMA
|
|
|
|
help
|
|
|
|
Support for CSR SiRFSoC ARM Cortex A9 Platform
|
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
config ARCH_EBSA110
|
|
|
|
bool "EBSA-110"
|
2008-10-26 17:55:14 +07:00
|
|
|
select CPU_SA110
|
2005-05-05 20:49:01 +07:00
|
|
|
select ISA
|
2007-03-03 18:54:19 +07:00
|
|
|
select NO_IOPORT
|
2010-03-24 07:22:36 +07:00
|
|
|
select ARCH_USES_GETTIMEOFFSET
|
2012-03-05 11:03:33 +07:00
|
|
|
select NEED_MACH_IO_H
|
2011-09-03 09:26:55 +07:00
|
|
|
select NEED_MACH_MEMORY_H
|
2005-04-17 05:20:36 +07:00
|
|
|
help
|
|
|
|
This is an evaluation board for the StrongARM processor available
|
2006-02-09 04:09:07 +07:00
|
|
|
from Digital. It has limited hardware on-board, including an
|
2005-04-17 05:20:36 +07:00
|
|
|
Ethernet interface, two PCMCIA sockets, two serial ports and a
|
|
|
|
parallel port.
|
|
|
|
|
[ARM] 3369/1: ep93xx: add core cirrus ep93xx support
Patch from Lennert Buytenhek
This patch adds support for the Cirrus ep93xx series of CPUs. The
ep93xx is an ARM920T based CPU with two VICs, PL010 based UARTs,
IrDA, MaverickCrunch floating point coprocessor, between 24 and 64
GPIOs, ethernet, OHCI USB and, depending on the model, pcmcia, raster
engine, graphics accelerator, IDE controller and a bunch of other
stuff.
This patch adds the core ep93xx support code, and support for the
Glomation GESBC-9312-sx and the Technologic Systems TS-72xx SBCs.
Signed-off-by: Lennert Buytenhek <buytenh@wantstofly.org>
Signed-off-by: Russell King <rmk+kernel@arm.linux.org.uk>
2006-03-21 00:10:13 +07:00
|
|
|
config ARCH_EP93XX
|
|
|
|
bool "EP93xx-based"
|
2008-10-26 17:55:14 +07:00
|
|
|
select CPU_ARM920T
|
[ARM] 3369/1: ep93xx: add core cirrus ep93xx support
Patch from Lennert Buytenhek
This patch adds support for the Cirrus ep93xx series of CPUs. The
ep93xx is an ARM920T based CPU with two VICs, PL010 based UARTs,
IrDA, MaverickCrunch floating point coprocessor, between 24 and 64
GPIOs, ethernet, OHCI USB and, depending on the model, pcmcia, raster
engine, graphics accelerator, IDE controller and a bunch of other
stuff.
This patch adds the core ep93xx support code, and support for the
Glomation GESBC-9312-sx and the Technologic Systems TS-72xx SBCs.
Signed-off-by: Lennert Buytenhek <buytenh@wantstofly.org>
Signed-off-by: Russell King <rmk+kernel@arm.linux.org.uk>
2006-03-21 00:10:13 +07:00
|
|
|
select ARM_AMBA
|
|
|
|
select ARM_VIC
|
2010-11-17 16:04:33 +07:00
|
|
|
select CLKDEV_LOOKUP
|
2008-07-25 15:46:11 +07:00
|
|
|
select ARCH_REQUIRE_GPIOLIB
|
2009-05-13 23:34:48 +07:00
|
|
|
select ARCH_HAS_HOLES_MEMORYMODEL
|
2010-03-24 07:22:36 +07:00
|
|
|
select ARCH_USES_GETTIMEOFFSET
|
2011-11-01 05:11:46 +07:00
|
|
|
select NEED_MACH_MEMORY_H
|
[ARM] 3369/1: ep93xx: add core cirrus ep93xx support
Patch from Lennert Buytenhek
This patch adds support for the Cirrus ep93xx series of CPUs. The
ep93xx is an ARM920T based CPU with two VICs, PL010 based UARTs,
IrDA, MaverickCrunch floating point coprocessor, between 24 and 64
GPIOs, ethernet, OHCI USB and, depending on the model, pcmcia, raster
engine, graphics accelerator, IDE controller and a bunch of other
stuff.
This patch adds the core ep93xx support code, and support for the
Glomation GESBC-9312-sx and the Technologic Systems TS-72xx SBCs.
Signed-off-by: Lennert Buytenhek <buytenh@wantstofly.org>
Signed-off-by: Russell King <rmk+kernel@arm.linux.org.uk>
2006-03-21 00:10:13 +07:00
|
|
|
help
|
|
|
|
This enables support for the Cirrus EP93xx series of CPUs.
|
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
config ARCH_FOOTBRIDGE
|
|
|
|
bool "FootBridge"
|
2008-10-26 17:55:14 +07:00
|
|
|
select CPU_SA110
|
2005-04-17 05:20:36 +07:00
|
|
|
select FOOTBRIDGE
|
2011-01-29 04:00:39 +07:00
|
|
|
select GENERIC_CLOCKEVENTS
|
2011-10-02 02:10:32 +07:00
|
|
|
select HAVE_IDE
|
2012-03-05 11:03:33 +07:00
|
|
|
select NEED_MACH_IO_H
|
2011-09-03 09:26:55 +07:00
|
|
|
select NEED_MACH_MEMORY_H
|
2006-02-09 04:09:05 +07:00
|
|
|
help
|
|
|
|
Support for systems based on the DC21285 companion chip
|
|
|
|
("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
|
2005-04-17 05:20:36 +07:00
|
|
|
|
2009-04-26 20:21:59 +07:00
|
|
|
config ARCH_MXC
|
|
|
|
bool "Freescale MXC/iMX-based"
|
|
|
|
select GENERIC_CLOCKEVENTS
|
|
|
|
select ARCH_REQUIRE_GPIOLIB
|
2010-11-17 16:04:33 +07:00
|
|
|
select CLKDEV_LOOKUP
|
2011-05-08 20:09:47 +07:00
|
|
|
select CLKSRC_MMIO
|
2011-06-07 12:59:14 +07:00
|
|
|
select GENERIC_IRQ_CHIP
|
2011-09-20 19:31:24 +07:00
|
|
|
select MULTI_IRQ_HANDLER
|
2009-04-26 20:21:59 +07:00
|
|
|
help
|
|
|
|
Support for Freescale MXC/iMX-based family of processors
|
|
|
|
|
2010-12-13 19:55:03 +07:00
|
|
|
config ARCH_MXS
|
|
|
|
bool "Freescale MXS-based"
|
|
|
|
select GENERIC_CLOCKEVENTS
|
|
|
|
select ARCH_REQUIRE_GPIOLIB
|
2011-01-13 22:59:25 +07:00
|
|
|
select CLKDEV_LOOKUP
|
2011-05-08 23:21:49 +07:00
|
|
|
select CLKSRC_MMIO
|
2011-12-20 15:12:34 +07:00
|
|
|
select HAVE_CLK_PREPARE
|
2010-12-13 19:55:03 +07:00
|
|
|
help
|
|
|
|
Support for Freescale MXS-based family of processors
|
|
|
|
|
2006-06-21 03:30:44 +07:00
|
|
|
config ARCH_NETX
|
|
|
|
bool "Hilscher NetX based"
|
2011-05-08 20:09:47 +07:00
|
|
|
select CLKSRC_MMIO
|
2008-10-26 17:55:14 +07:00
|
|
|
select CPU_ARM926T
|
2006-06-21 03:30:44 +07:00
|
|
|
select ARM_VIC
|
2008-12-10 03:57:24 +07:00
|
|
|
select GENERIC_CLOCKEVENTS
|
2006-02-09 04:09:05 +07:00
|
|
|
help
|
2006-06-21 03:30:44 +07:00
|
|
|
This enables support for systems based on the Hilscher NetX Soc
|
|
|
|
|
|
|
|
config ARCH_H720X
|
|
|
|
bool "Hynix HMS720x-based"
|
2008-10-26 17:55:14 +07:00
|
|
|
select CPU_ARM720T
|
2006-06-21 03:30:44 +07:00
|
|
|
select ISA_DMA_API
|
2010-03-24 07:22:36 +07:00
|
|
|
select ARCH_USES_GETTIMEOFFSET
|
2006-06-21 03:30:44 +07:00
|
|
|
help
|
|
|
|
This enables support for systems based on the Hynix HMS720x
|
|
|
|
|
2007-05-12 17:25:44 +07:00
|
|
|
config ARCH_IOP13XX
|
|
|
|
bool "IOP13xx-based"
|
|
|
|
depends on MMU
|
2008-10-26 17:55:14 +07:00
|
|
|
select CPU_XSC3
|
2007-05-12 17:25:44 +07:00
|
|
|
select PLAT_IOP
|
|
|
|
select PCI
|
|
|
|
select ARCH_SUPPORTS_MSI
|
2008-08-26 03:03:32 +07:00
|
|
|
select VMSPLIT_1G
|
2012-03-05 11:03:33 +07:00
|
|
|
select NEED_MACH_IO_H
|
2011-09-03 09:26:55 +07:00
|
|
|
select NEED_MACH_MEMORY_H
|
2012-02-07 22:28:22 +07:00
|
|
|
select NEED_RET_TO_USER
|
2007-05-12 17:25:44 +07:00
|
|
|
help
|
|
|
|
Support for Intel's IOP13XX (XScale) family of processors.
|
|
|
|
|
2006-09-19 05:10:26 +07:00
|
|
|
config ARCH_IOP32X
|
|
|
|
bool "IOP32x-based"
|
2006-06-28 18:52:41 +07:00
|
|
|
depends on MMU
|
2008-10-26 17:55:14 +07:00
|
|
|
select CPU_XSCALE
|
2012-03-05 11:03:33 +07:00
|
|
|
select NEED_MACH_IO_H
|
2012-02-07 22:28:22 +07:00
|
|
|
select NEED_RET_TO_USER
|
2006-09-19 05:12:53 +07:00
|
|
|
select PLAT_IOP
|
2005-05-05 20:49:01 +07:00
|
|
|
select PCI
|
2008-07-26 21:36:03 +07:00
|
|
|
select ARCH_REQUIRE_GPIOLIB
|
2006-02-09 04:09:05 +07:00
|
|
|
help
|
2006-09-19 05:10:26 +07:00
|
|
|
Support for Intel's 80219 and IOP32X (XScale) family of
|
|
|
|
processors.
|
|
|
|
|
|
|
|
config ARCH_IOP33X
|
|
|
|
bool "IOP33x-based"
|
|
|
|
depends on MMU
|
2008-10-26 17:55:14 +07:00
|
|
|
select CPU_XSCALE
|
2012-03-05 11:03:33 +07:00
|
|
|
select NEED_MACH_IO_H
|
2012-02-07 22:28:22 +07:00
|
|
|
select NEED_RET_TO_USER
|
2006-09-19 05:12:53 +07:00
|
|
|
select PLAT_IOP
|
2006-09-19 05:10:26 +07:00
|
|
|
select PCI
|
2008-07-26 21:36:03 +07:00
|
|
|
select ARCH_REQUIRE_GPIOLIB
|
2006-09-19 05:10:26 +07:00
|
|
|
help
|
|
|
|
Support for Intel's IOP33X (XScale) family of processors.
|
2005-04-17 05:20:36 +07:00
|
|
|
|
2007-05-12 17:25:44 +07:00
|
|
|
config ARCH_IXP23XX
|
|
|
|
bool "IXP23XX-based"
|
2006-06-28 18:52:41 +07:00
|
|
|
depends on MMU
|
2008-10-26 17:55:14 +07:00
|
|
|
select CPU_XSC3
|
2007-05-12 17:25:44 +07:00
|
|
|
select PCI
|
2010-03-24 07:22:36 +07:00
|
|
|
select ARCH_USES_GETTIMEOFFSET
|
2012-03-05 11:03:33 +07:00
|
|
|
select NEED_MACH_IO_H
|
2011-09-03 09:26:55 +07:00
|
|
|
select NEED_MACH_MEMORY_H
|
2006-02-09 04:09:05 +07:00
|
|
|
help
|
2007-05-12 17:25:44 +07:00
|
|
|
Support for Intel's IXP23xx (XScale) family of processors.
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
config ARCH_IXP2000
|
|
|
|
bool "IXP2400/2800-based"
|
2006-06-28 18:52:41 +07:00
|
|
|
depends on MMU
|
2008-10-26 17:55:14 +07:00
|
|
|
select CPU_XSCALE
|
2005-05-05 20:49:01 +07:00
|
|
|
select PCI
|
2010-03-24 07:22:36 +07:00
|
|
|
select ARCH_USES_GETTIMEOFFSET
|
2012-03-05 11:03:33 +07:00
|
|
|
select NEED_MACH_IO_H
|
2011-09-03 09:26:55 +07:00
|
|
|
select NEED_MACH_MEMORY_H
|
2006-02-09 04:09:05 +07:00
|
|
|
help
|
|
|
|
Support for Intel's IXP2400/2800 (XScale) family of processors.
|
2005-04-17 05:20:36 +07:00
|
|
|
|
2007-05-12 17:25:44 +07:00
|
|
|
config ARCH_IXP4XX
|
|
|
|
bool "IXP4xx-based"
|
2006-06-28 18:52:41 +07:00
|
|
|
depends on MMU
|
2012-03-21 02:33:01 +07:00
|
|
|
select ARCH_HAS_DMA_SET_COHERENT_MASK
|
2011-05-08 20:09:47 +07:00
|
|
|
select CLKSRC_MMIO
|
2008-10-26 17:55:14 +07:00
|
|
|
select CPU_XSCALE
|
2007-05-14 13:50:42 +07:00
|
|
|
select GENERIC_GPIO
|
2007-05-12 17:25:44 +07:00
|
|
|
select GENERIC_CLOCKEVENTS
|
2010-12-02 18:32:15 +07:00
|
|
|
select MIGHT_HAVE_PCI
|
2012-03-05 11:03:33 +07:00
|
|
|
select NEED_MACH_IO_H
|
2008-10-17 20:00:43 +07:00
|
|
|
select DMABOUNCE if PCI
|
[ARM] 3388/1: ixp23xx: add core ixp23xx support
Patch from Lennert Buytenhek
This patch adds support for the Intel ixp23xx series of CPUs. The
ixp23xx is an XSC3 based CPU with 512K of L2 cache, a 64bit 66MHz PCI
interface, two DDR RAM interfaces, QDR RAM interfaces, two gigabit
MACs, two 10/100 MACs, expansion bus, four microengines, a Media and
Switch Fabric unit almost identical to the one on the ixp2400, two
xscale (8250ish) UARTs and a bunch of other stuff.
This patch adds the core ixp23xx support code, and support for the
ADI Engineering Roadrunner, Intel IXDP2351, and IP Fabrics Double
Espresso platforms.
Signed-off-by: Deepak Saxena <dsaxena@plexity.net>
Signed-off-by: Lennert Buytenhek <buytenh@wantstofly.org>
Signed-off-by: Russell King <rmk+kernel@arm.linux.org.uk>
2006-03-29 03:18:54 +07:00
|
|
|
help
|
2007-05-12 17:25:44 +07:00
|
|
|
Support for Intel's IXP4XX (XScale) family of processors.
|
[ARM] 3388/1: ixp23xx: add core ixp23xx support
Patch from Lennert Buytenhek
This patch adds support for the Intel ixp23xx series of CPUs. The
ixp23xx is an XSC3 based CPU with 512K of L2 cache, a 64bit 66MHz PCI
interface, two DDR RAM interfaces, QDR RAM interfaces, two gigabit
MACs, two 10/100 MACs, expansion bus, four microengines, a Media and
Switch Fabric unit almost identical to the one on the ixp2400, two
xscale (8250ish) UARTs and a bunch of other stuff.
This patch adds the core ixp23xx support code, and support for the
ADI Engineering Roadrunner, Intel IXDP2351, and IP Fabrics Double
Espresso platforms.
Signed-off-by: Deepak Saxena <dsaxena@plexity.net>
Signed-off-by: Lennert Buytenhek <buytenh@wantstofly.org>
Signed-off-by: Russell King <rmk+kernel@arm.linux.org.uk>
2006-03-29 03:18:54 +07:00
|
|
|
|
2009-08-06 19:12:43 +07:00
|
|
|
config ARCH_DOVE
|
|
|
|
bool "Marvell Dove"
|
2011-04-07 17:49:41 +07:00
|
|
|
select CPU_V7
|
2009-08-06 19:12:43 +07:00
|
|
|
select PCI
|
|
|
|
select ARCH_REQUIRE_GPIOLIB
|
|
|
|
select GENERIC_CLOCKEVENTS
|
2012-03-05 11:03:33 +07:00
|
|
|
select NEED_MACH_IO_H
|
2009-08-06 19:12:43 +07:00
|
|
|
select PLAT_ORION
|
|
|
|
help
|
|
|
|
Support for the Marvell Dove SoC 88AP510
|
|
|
|
|
[ARM] add Marvell Kirkwood (88F6000) SoC support
The Marvell Kirkwood (88F6000) is a family of ARM SoCs based on a
Shiva CPU core, and features a DDR2 controller, a x1 PCIe interface,
a USB 2.0 interface, a SPI controller, a crypto accelerator, a TS
interface, and IDMA/XOR engines, and depending on the model, also
features one or two Gigabit Ethernet interfaces, two SATA II
interfaces, one or two TWSI interfaces, one or two UARTs, a
TDM/SLIC interface, a NAND controller, an I2S/SPDIF interface, and
an SDIO interface.
This patch adds supports for the Marvell DB-88F6281-BP Development
Board and the RD-88F6192-NAS and the RD-88F6281 Reference Designs,
enabling support for the PCIe interface, the USB interface, the
ethernet interfaces, the SATA interfaces, the TWSI interfaces, the
UARTs, and the NAND controller.
Signed-off-by: Saeed Bishara <saeed@marvell.com>
Signed-off-by: Lennert Buytenhek <buytenh@marvell.com>
2008-06-23 03:45:06 +07:00
|
|
|
config ARCH_KIRKWOOD
|
|
|
|
bool "Marvell Kirkwood"
|
2008-10-26 17:55:14 +07:00
|
|
|
select CPU_FEROCEON
|
[ARM] add Marvell Kirkwood (88F6000) SoC support
The Marvell Kirkwood (88F6000) is a family of ARM SoCs based on a
Shiva CPU core, and features a DDR2 controller, a x1 PCIe interface,
a USB 2.0 interface, a SPI controller, a crypto accelerator, a TS
interface, and IDMA/XOR engines, and depending on the model, also
features one or two Gigabit Ethernet interfaces, two SATA II
interfaces, one or two TWSI interfaces, one or two UARTs, a
TDM/SLIC interface, a NAND controller, an I2S/SPDIF interface, and
an SDIO interface.
This patch adds supports for the Marvell DB-88F6281-BP Development
Board and the RD-88F6192-NAS and the RD-88F6281 Reference Designs,
enabling support for the PCIe interface, the USB interface, the
ethernet interfaces, the SATA interfaces, the TWSI interfaces, the
UARTs, and the NAND controller.
Signed-off-by: Saeed Bishara <saeed@marvell.com>
Signed-off-by: Lennert Buytenhek <buytenh@marvell.com>
2008-06-23 03:45:06 +07:00
|
|
|
select PCI
|
2009-05-29 07:08:55 +07:00
|
|
|
select ARCH_REQUIRE_GPIOLIB
|
[ARM] add Marvell Kirkwood (88F6000) SoC support
The Marvell Kirkwood (88F6000) is a family of ARM SoCs based on a
Shiva CPU core, and features a DDR2 controller, a x1 PCIe interface,
a USB 2.0 interface, a SPI controller, a crypto accelerator, a TS
interface, and IDMA/XOR engines, and depending on the model, also
features one or two Gigabit Ethernet interfaces, two SATA II
interfaces, one or two TWSI interfaces, one or two UARTs, a
TDM/SLIC interface, a NAND controller, an I2S/SPDIF interface, and
an SDIO interface.
This patch adds supports for the Marvell DB-88F6281-BP Development
Board and the RD-88F6192-NAS and the RD-88F6281 Reference Designs,
enabling support for the PCIe interface, the USB interface, the
ethernet interfaces, the SATA interfaces, the TWSI interfaces, the
UARTs, and the NAND controller.
Signed-off-by: Saeed Bishara <saeed@marvell.com>
Signed-off-by: Lennert Buytenhek <buytenh@marvell.com>
2008-06-23 03:45:06 +07:00
|
|
|
select GENERIC_CLOCKEVENTS
|
2012-03-05 11:03:33 +07:00
|
|
|
select NEED_MACH_IO_H
|
[ARM] add Marvell Kirkwood (88F6000) SoC support
The Marvell Kirkwood (88F6000) is a family of ARM SoCs based on a
Shiva CPU core, and features a DDR2 controller, a x1 PCIe interface,
a USB 2.0 interface, a SPI controller, a crypto accelerator, a TS
interface, and IDMA/XOR engines, and depending on the model, also
features one or two Gigabit Ethernet interfaces, two SATA II
interfaces, one or two TWSI interfaces, one or two UARTs, a
TDM/SLIC interface, a NAND controller, an I2S/SPDIF interface, and
an SDIO interface.
This patch adds supports for the Marvell DB-88F6281-BP Development
Board and the RD-88F6192-NAS and the RD-88F6281 Reference Designs,
enabling support for the PCIe interface, the USB interface, the
ethernet interfaces, the SATA interfaces, the TWSI interfaces, the
UARTs, and the NAND controller.
Signed-off-by: Saeed Bishara <saeed@marvell.com>
Signed-off-by: Lennert Buytenhek <buytenh@marvell.com>
2008-06-23 03:45:06 +07:00
|
|
|
select PLAT_ORION
|
|
|
|
help
|
|
|
|
Support for the following Marvell Kirkwood series SoCs:
|
|
|
|
88F6180, 88F6192 and 88F6281.
|
|
|
|
|
2010-07-27 22:49:04 +07:00
|
|
|
config ARCH_LPC32XX
|
|
|
|
bool "NXP LPC32XX"
|
2011-05-08 20:09:47 +07:00
|
|
|
select CLKSRC_MMIO
|
2010-07-27 22:49:04 +07:00
|
|
|
select CPU_ARM926T
|
|
|
|
select ARCH_REQUIRE_GPIOLIB
|
|
|
|
select HAVE_IDE
|
|
|
|
select ARM_AMBA
|
|
|
|
select USB_ARCH_HAS_OHCI
|
2010-11-17 16:04:33 +07:00
|
|
|
select CLKDEV_LOOKUP
|
2010-07-27 22:49:04 +07:00
|
|
|
select GENERIC_CLOCKEVENTS
|
|
|
|
help
|
|
|
|
Support for the NXP LPC32XX family of processors
|
|
|
|
|
[ARM] add Marvell 78xx0 ARM SoC support
The Marvell Discovery Duo (MV78xx0) is a family of ARM SoCs featuring
(depending on the model) one or two Feroceon CPU cores with 512K of L2
cache and VFP coprocessors running at (depending on the model) between
800 MHz and 1.2 GHz, and features a DDR2 controller, two PCIe
interfaces that can each run either in x4 or quad x1 mode, three USB
2.0 interfaces, two 3Gb/s SATA II interfaces, a SPI interface, two
TWSI interfaces, a crypto accelerator, IDMA/XOR engines, a SPI
interface, four UARTs, and depending on the model, two or four gigabit
ethernet interfaces.
This patch adds basic support for the platform, and allows booting
on the MV78x00 development board, with functional UARTs, SATA, PCIe,
GigE and USB ports.
Signed-off-by: Stanislav Samsonov <samsonov@marvell.com>
Signed-off-by: Lennert Buytenhek <buytenh@marvell.com>
2008-06-23 03:45:10 +07:00
|
|
|
config ARCH_MV78XX0
|
|
|
|
bool "Marvell MV78xx0"
|
2008-10-26 17:55:14 +07:00
|
|
|
select CPU_FEROCEON
|
[ARM] add Marvell 78xx0 ARM SoC support
The Marvell Discovery Duo (MV78xx0) is a family of ARM SoCs featuring
(depending on the model) one or two Feroceon CPU cores with 512K of L2
cache and VFP coprocessors running at (depending on the model) between
800 MHz and 1.2 GHz, and features a DDR2 controller, two PCIe
interfaces that can each run either in x4 or quad x1 mode, three USB
2.0 interfaces, two 3Gb/s SATA II interfaces, a SPI interface, two
TWSI interfaces, a crypto accelerator, IDMA/XOR engines, a SPI
interface, four UARTs, and depending on the model, two or four gigabit
ethernet interfaces.
This patch adds basic support for the platform, and allows booting
on the MV78x00 development board, with functional UARTs, SATA, PCIe,
GigE and USB ports.
Signed-off-by: Stanislav Samsonov <samsonov@marvell.com>
Signed-off-by: Lennert Buytenhek <buytenh@marvell.com>
2008-06-23 03:45:10 +07:00
|
|
|
select PCI
|
2009-05-29 07:08:55 +07:00
|
|
|
select ARCH_REQUIRE_GPIOLIB
|
[ARM] add Marvell 78xx0 ARM SoC support
The Marvell Discovery Duo (MV78xx0) is a family of ARM SoCs featuring
(depending on the model) one or two Feroceon CPU cores with 512K of L2
cache and VFP coprocessors running at (depending on the model) between
800 MHz and 1.2 GHz, and features a DDR2 controller, two PCIe
interfaces that can each run either in x4 or quad x1 mode, three USB
2.0 interfaces, two 3Gb/s SATA II interfaces, a SPI interface, two
TWSI interfaces, a crypto accelerator, IDMA/XOR engines, a SPI
interface, four UARTs, and depending on the model, two or four gigabit
ethernet interfaces.
This patch adds basic support for the platform, and allows booting
on the MV78x00 development board, with functional UARTs, SATA, PCIe,
GigE and USB ports.
Signed-off-by: Stanislav Samsonov <samsonov@marvell.com>
Signed-off-by: Lennert Buytenhek <buytenh@marvell.com>
2008-06-23 03:45:10 +07:00
|
|
|
select GENERIC_CLOCKEVENTS
|
2012-03-05 11:03:33 +07:00
|
|
|
select NEED_MACH_IO_H
|
[ARM] add Marvell 78xx0 ARM SoC support
The Marvell Discovery Duo (MV78xx0) is a family of ARM SoCs featuring
(depending on the model) one or two Feroceon CPU cores with 512K of L2
cache and VFP coprocessors running at (depending on the model) between
800 MHz and 1.2 GHz, and features a DDR2 controller, two PCIe
interfaces that can each run either in x4 or quad x1 mode, three USB
2.0 interfaces, two 3Gb/s SATA II interfaces, a SPI interface, two
TWSI interfaces, a crypto accelerator, IDMA/XOR engines, a SPI
interface, four UARTs, and depending on the model, two or four gigabit
ethernet interfaces.
This patch adds basic support for the platform, and allows booting
on the MV78x00 development board, with functional UARTs, SATA, PCIe,
GigE and USB ports.
Signed-off-by: Stanislav Samsonov <samsonov@marvell.com>
Signed-off-by: Lennert Buytenhek <buytenh@marvell.com>
2008-06-23 03:45:10 +07:00
|
|
|
select PLAT_ORION
|
|
|
|
help
|
|
|
|
Support for the following Marvell MV78xx0 series SoCs:
|
|
|
|
MV781x0, MV782x0.
|
|
|
|
|
2008-03-28 01:51:41 +07:00
|
|
|
config ARCH_ORION5X
|
[ARM] basic support for the Marvell Orion SoC family
The Marvell Orion is a family of ARM SoCs with a DDR/DDR2 memory
controller, 10/100/1000 ethernet MAC, and USB 2.0 interfaces,
and, depending on the specific model, PCI-E interface, PCI-X
interface, SATA controllers, crypto unit, SPI interface, SDIO
interface, device bus, NAND controller, DMA engine and/or XOR
engine.
This contains the basic structure and architecture register definitions.
Signed-off-by: Tzachi Perelstein <tzachi@marvell.com>
Reviewed-by: Nicolas Pitre <nico@marvell.com>
Reviewed-by: Lennert Buytenhek <buytenh@marvell.com>
Acked-by: Russell King <rmk+kernel@arm.linux.org.uk>
2007-10-24 02:14:41 +07:00
|
|
|
bool "Marvell Orion"
|
|
|
|
depends on MMU
|
2008-10-26 17:55:14 +07:00
|
|
|
select CPU_FEROCEON
|
2007-10-24 02:14:42 +07:00
|
|
|
select PCI
|
2009-05-29 07:08:55 +07:00
|
|
|
select ARCH_REQUIRE_GPIOLIB
|
2007-10-24 02:14:42 +07:00
|
|
|
select GENERIC_CLOCKEVENTS
|
2008-03-28 01:51:39 +07:00
|
|
|
select PLAT_ORION
|
[ARM] basic support for the Marvell Orion SoC family
The Marvell Orion is a family of ARM SoCs with a DDR/DDR2 memory
controller, 10/100/1000 ethernet MAC, and USB 2.0 interfaces,
and, depending on the specific model, PCI-E interface, PCI-X
interface, SATA controllers, crypto unit, SPI interface, SDIO
interface, device bus, NAND controller, DMA engine and/or XOR
engine.
This contains the basic structure and architecture register definitions.
Signed-off-by: Tzachi Perelstein <tzachi@marvell.com>
Reviewed-by: Nicolas Pitre <nico@marvell.com>
Reviewed-by: Lennert Buytenhek <buytenh@marvell.com>
Acked-by: Russell King <rmk+kernel@arm.linux.org.uk>
2007-10-24 02:14:41 +07:00
|
|
|
help
|
2008-03-28 01:51:41 +07:00
|
|
|
Support for the following Marvell Orion 5x series SoCs:
|
2008-05-31 13:30:40 +07:00
|
|
|
Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
|
[ARM] Orion: add 88F6183 (Orion-1-90) support
The Orion-1-90 (88F6183) is another member of the Orion SoC family,
which has a 16 bit DDR2 interface, one x1 PCIe port (configurable as
Root Complex or Endpoint), one 10/100/1000 ethernet interface, one
USB 2.0 port with PHY, one SPDIF/I2S interface, one SDIO interface,
one TWSI interface, two UARTs, one SPI interface, a NAND controller,
a crypto engine, and a 4-channel DMA engine.
Signed-off-by: Lennert Buytenhek <buytenh@marvell.com>
2008-08-29 11:55:06 +07:00
|
|
|
Orion-2 (5281), Orion-1-90 (6183).
|
[ARM] basic support for the Marvell Orion SoC family
The Marvell Orion is a family of ARM SoCs with a DDR/DDR2 memory
controller, 10/100/1000 ethernet MAC, and USB 2.0 interfaces,
and, depending on the specific model, PCI-E interface, PCI-X
interface, SATA controllers, crypto unit, SPI interface, SDIO
interface, device bus, NAND controller, DMA engine and/or XOR
engine.
This contains the basic structure and architecture register definitions.
Signed-off-by: Tzachi Perelstein <tzachi@marvell.com>
Reviewed-by: Nicolas Pitre <nico@marvell.com>
Reviewed-by: Lennert Buytenhek <buytenh@marvell.com>
Acked-by: Russell King <rmk+kernel@arm.linux.org.uk>
2007-10-24 02:14:41 +07:00
|
|
|
|
2009-04-26 20:21:59 +07:00
|
|
|
config ARCH_MMP
|
2009-12-04 21:41:28 +07:00
|
|
|
bool "Marvell PXA168/910/MMP2"
|
2009-04-26 20:21:59 +07:00
|
|
|
depends on MMU
|
|
|
|
select ARCH_REQUIRE_GPIOLIB
|
2010-11-17 16:04:33 +07:00
|
|
|
select CLKDEV_LOOKUP
|
2009-04-26 20:21:59 +07:00
|
|
|
select GENERIC_CLOCKEVENTS
|
2011-10-17 19:37:52 +07:00
|
|
|
select GPIO_PXA
|
2009-04-26 20:21:59 +07:00
|
|
|
select TICK_ONESHOT
|
|
|
|
select PLAT_PXA
|
2010-09-08 20:42:42 +07:00
|
|
|
select SPARSE_IRQ
|
2011-08-15 10:09:52 +07:00
|
|
|
select GENERIC_ALLOCATOR
|
2009-04-26 20:21:59 +07:00
|
|
|
help
|
2009-12-04 21:41:28 +07:00
|
|
|
Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
|
2009-04-26 20:21:59 +07:00
|
|
|
|
|
|
|
config ARCH_KS8695
|
|
|
|
bool "Micrel/Kendin KS8695"
|
|
|
|
select CPU_ARM922T
|
2010-05-17 23:18:10 +07:00
|
|
|
select ARCH_REQUIRE_GPIOLIB
|
2010-03-24 07:22:36 +07:00
|
|
|
select ARCH_USES_GETTIMEOFFSET
|
2011-09-03 09:26:55 +07:00
|
|
|
select NEED_MACH_MEMORY_H
|
2009-04-26 20:21:59 +07:00
|
|
|
help
|
|
|
|
Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
|
|
|
|
System-on-Chip devices.
|
|
|
|
|
|
|
|
config ARCH_W90X900
|
|
|
|
bool "Nuvoton W90X900 CPU"
|
|
|
|
select CPU_ARM926T
|
2009-06-10 21:49:32 +07:00
|
|
|
select ARCH_REQUIRE_GPIOLIB
|
2010-11-17 16:04:33 +07:00
|
|
|
select CLKDEV_LOOKUP
|
2011-05-08 21:34:39 +07:00
|
|
|
select CLKSRC_MMIO
|
2009-08-14 21:36:44 +07:00
|
|
|
select GENERIC_CLOCKEVENTS
|
2009-04-26 20:21:59 +07:00
|
|
|
help
|
2009-08-14 21:38:29 +07:00
|
|
|
Support for Nuvoton (Winbond logic dept.) ARM9 processor,
|
|
|
|
At present, the w90x900 has been renamed nuc900, regarding
|
|
|
|
the ARM series product line, you can login the following
|
|
|
|
link address to know more.
|
|
|
|
|
|
|
|
<http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
|
|
|
|
ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
|
2009-04-26 20:21:59 +07:00
|
|
|
|
2010-01-22 07:53:02 +07:00
|
|
|
config ARCH_TEGRA
|
|
|
|
bool "NVIDIA Tegra"
|
2011-01-07 05:32:52 +07:00
|
|
|
select CLKDEV_LOOKUP
|
2011-05-08 20:09:47 +07:00
|
|
|
select CLKSRC_MMIO
|
2010-01-22 07:53:02 +07:00
|
|
|
select GENERIC_CLOCKEVENTS
|
|
|
|
select GENERIC_GPIO
|
|
|
|
select HAVE_CLK
|
2011-12-07 22:38:04 +07:00
|
|
|
select HAVE_SMP
|
2011-11-29 22:56:19 +07:00
|
|
|
select MIGHT_HAVE_CACHE_L2X0
|
2012-03-05 11:03:33 +07:00
|
|
|
select NEED_MACH_IO_H if PCI
|
2010-04-23 10:30:13 +07:00
|
|
|
select ARCH_HAS_CPUFREQ
|
2010-01-22 07:53:02 +07:00
|
|
|
help
|
|
|
|
This enables support for NVIDIA Tegra based systems (Tegra APX,
|
|
|
|
Tegra 6xx and Tegra 2 series).
|
|
|
|
|
2011-07-25 23:36:42 +07:00
|
|
|
config ARCH_PICOXCELL
|
|
|
|
bool "Picochip picoXcell"
|
|
|
|
select ARCH_REQUIRE_GPIOLIB
|
|
|
|
select ARM_PATCH_PHYS_VIRT
|
|
|
|
select ARM_VIC
|
|
|
|
select CPU_V6K
|
|
|
|
select DW_APB_TIMER
|
|
|
|
select GENERIC_CLOCKEVENTS
|
|
|
|
select GENERIC_GPIO
|
|
|
|
select HAVE_TCM
|
|
|
|
select NO_IOPORT
|
2011-12-13 03:17:37 +07:00
|
|
|
select SPARSE_IRQ
|
2011-07-25 23:36:42 +07:00
|
|
|
select USE_OF
|
|
|
|
help
|
|
|
|
This enables support for systems based on the Picochip picoXcell
|
|
|
|
family of Femtocell devices. The picoxcell support requires device tree
|
|
|
|
for all boards.
|
|
|
|
|
2006-06-21 03:30:44 +07:00
|
|
|
config ARCH_PNX4008
|
|
|
|
bool "Philips Nexperia PNX4008 Mobile"
|
2008-10-26 17:55:14 +07:00
|
|
|
select CPU_ARM926T
|
2010-11-17 16:04:33 +07:00
|
|
|
select CLKDEV_LOOKUP
|
2010-03-24 07:22:36 +07:00
|
|
|
select ARCH_USES_GETTIMEOFFSET
|
2006-06-21 03:30:44 +07:00
|
|
|
help
|
|
|
|
This enables support for Philips PNX4008 mobile platform.
|
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
config ARCH_PXA
|
2007-09-12 09:13:17 +07:00
|
|
|
bool "PXA2xx/PXA3xx-based"
|
2006-06-28 18:52:41 +07:00
|
|
|
depends on MMU
|
2005-12-20 04:27:59 +07:00
|
|
|
select ARCH_MTD_XIP
|
2009-07-31 05:23:24 +07:00
|
|
|
select ARCH_HAS_CPUFREQ
|
2010-11-17 16:04:33 +07:00
|
|
|
select CLKDEV_LOOKUP
|
2011-05-08 20:09:47 +07:00
|
|
|
select CLKSRC_MMIO
|
2008-07-25 15:46:11 +07:00
|
|
|
select ARCH_REQUIRE_GPIOLIB
|
2007-07-24 07:22:43 +07:00
|
|
|
select GENERIC_CLOCKEVENTS
|
2011-10-17 19:37:52 +07:00
|
|
|
select GPIO_PXA
|
2007-11-13 05:45:16 +07:00
|
|
|
select TICK_ONESHOT
|
2009-01-20 11:06:01 +07:00
|
|
|
select PLAT_PXA
|
2010-08-20 14:23:59 +07:00
|
|
|
select SPARSE_IRQ
|
2011-04-04 14:06:33 +07:00
|
|
|
select AUTO_ZRELADDR
|
2011-05-18 20:30:04 +07:00
|
|
|
select MULTI_IRQ_HANDLER
|
2011-10-02 02:09:39 +07:00
|
|
|
select ARM_CPU_SUSPEND if PM
|
2011-10-02 02:10:32 +07:00
|
|
|
select HAVE_IDE
|
2006-02-09 04:09:05 +07:00
|
|
|
help
|
2007-09-12 09:13:17 +07:00
|
|
|
Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
|
2005-04-17 05:20:36 +07:00
|
|
|
|
2009-04-26 20:21:59 +07:00
|
|
|
config ARCH_MSM
|
|
|
|
bool "Qualcomm MSM"
|
2008-12-30 04:17:22 +07:00
|
|
|
select HAVE_CLK
|
2009-01-20 13:15:18 +07:00
|
|
|
select GENERIC_CLOCKEVENTS
|
2010-06-03 01:11:12 +07:00
|
|
|
select ARCH_REQUIRE_GPIOLIB
|
2011-02-24 00:37:42 +07:00
|
|
|
select CLKDEV_LOOKUP
|
2009-01-20 13:15:18 +07:00
|
|
|
help
|
2010-01-02 06:11:43 +07:00
|
|
|
Support for Qualcomm MSM/QSD based systems. This runs on the
|
|
|
|
apps processor of the MSM/QSD and depends on a shared memory
|
|
|
|
interface to the modem processor which runs the baseband
|
|
|
|
stack and controls some vital subsystems
|
|
|
|
(clock and power control, etc).
|
2009-01-20 13:15:18 +07:00
|
|
|
|
2010-02-05 18:14:49 +07:00
|
|
|
config ARCH_SHMOBILE
|
2010-11-16 14:10:20 +07:00
|
|
|
bool "Renesas SH-Mobile / R-Mobile"
|
|
|
|
select HAVE_CLK
|
2011-01-07 08:29:26 +07:00
|
|
|
select CLKDEV_LOOKUP
|
2011-07-18 14:34:54 +07:00
|
|
|
select HAVE_MACH_CLKDEV
|
2011-12-07 22:38:04 +07:00
|
|
|
select HAVE_SMP
|
2010-11-16 14:10:20 +07:00
|
|
|
select GENERIC_CLOCKEVENTS
|
2011-11-29 22:56:19 +07:00
|
|
|
select MIGHT_HAVE_CACHE_L2X0
|
2010-11-16 14:10:20 +07:00
|
|
|
select NO_IOPORT
|
|
|
|
select SPARSE_IRQ
|
2010-12-28 15:26:52 +07:00
|
|
|
select MULTI_IRQ_HANDLER
|
2011-07-02 03:13:56 +07:00
|
|
|
select PM_GENERIC_DOMAINS if PM
|
2011-09-03 09:26:55 +07:00
|
|
|
select NEED_MACH_MEMORY_H
|
2010-02-05 18:14:49 +07:00
|
|
|
help
|
2010-11-16 14:10:20 +07:00
|
|
|
Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
|
2010-02-05 18:14:49 +07:00
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
config ARCH_RPC
|
|
|
|
bool "RiscPC"
|
|
|
|
select ARCH_ACORN
|
|
|
|
select FIQ
|
2005-09-06 07:48:42 +07:00
|
|
|
select ARCH_MAY_HAVE_PC_FDC
|
2008-07-01 20:16:49 +07:00
|
|
|
select HAVE_PATA_PLATFORM
|
2006-01-04 22:44:16 +07:00
|
|
|
select ISA_DMA_API
|
2007-02-11 22:41:31 +07:00
|
|
|
select NO_IOPORT
|
2008-10-01 23:11:06 +07:00
|
|
|
select ARCH_SPARSEMEM_ENABLE
|
2010-03-24 07:22:36 +07:00
|
|
|
select ARCH_USES_GETTIMEOFFSET
|
2011-10-02 02:10:32 +07:00
|
|
|
select HAVE_IDE
|
2012-03-05 11:03:33 +07:00
|
|
|
select NEED_MACH_IO_H
|
2011-09-03 09:26:55 +07:00
|
|
|
select NEED_MACH_MEMORY_H
|
2005-04-17 05:20:36 +07:00
|
|
|
help
|
|
|
|
On the Acorn Risc-PC, Linux can support the internal IDE disk and
|
|
|
|
CD-ROM interface, serial and parallel port, and the floppy drive.
|
|
|
|
|
|
|
|
config ARCH_SA1100
|
|
|
|
bool "SA1100-based"
|
2011-05-08 20:09:47 +07:00
|
|
|
select CLKSRC_MMIO
|
2008-10-26 17:55:14 +07:00
|
|
|
select CPU_SA1100
|
2005-05-05 20:49:01 +07:00
|
|
|
select ISA
|
2006-12-01 03:43:51 +07:00
|
|
|
select ARCH_SPARSEMEM_ENABLE
|
2005-12-20 04:27:59 +07:00
|
|
|
select ARCH_MTD_XIP
|
2009-07-31 05:23:24 +07:00
|
|
|
select ARCH_HAS_CPUFREQ
|
2009-12-12 23:20:57 +07:00
|
|
|
select CPU_FREQ
|
2008-04-15 05:03:10 +07:00
|
|
|
select GENERIC_CLOCKEVENTS
|
2011-11-30 13:32:36 +07:00
|
|
|
select CLKDEV_LOOKUP
|
2008-04-15 05:03:10 +07:00
|
|
|
select TICK_ONESHOT
|
2008-07-25 15:46:11 +07:00
|
|
|
select ARCH_REQUIRE_GPIOLIB
|
2011-10-02 02:10:32 +07:00
|
|
|
select HAVE_IDE
|
2011-09-03 09:26:55 +07:00
|
|
|
select NEED_MACH_MEMORY_H
|
2012-02-23 20:29:33 +07:00
|
|
|
select SPARSE_IRQ
|
2006-02-09 04:09:05 +07:00
|
|
|
help
|
|
|
|
Support for StrongARM 11x0 based boards.
|
2005-04-17 05:20:36 +07:00
|
|
|
|
2012-02-03 12:29:23 +07:00
|
|
|
config ARCH_S3C24XX
|
|
|
|
bool "Samsung S3C24XX SoCs"
|
2007-03-05 15:30:18 +07:00
|
|
|
select GENERIC_GPIO
|
2009-07-31 05:23:25 +07:00
|
|
|
select ARCH_HAS_CPUFREQ
|
2008-07-24 11:26:48 +07:00
|
|
|
select HAVE_CLK
|
2011-06-14 17:12:26 +07:00
|
|
|
select CLKDEV_LOOKUP
|
2010-03-24 07:22:36 +07:00
|
|
|
select ARCH_USES_GETTIMEOFFSET
|
2010-11-13 14:08:32 +07:00
|
|
|
select HAVE_S3C2410_I2C if I2C
|
2012-02-03 12:29:23 +07:00
|
|
|
select HAVE_S3C_RTC if RTC_CLASS
|
|
|
|
select HAVE_S3C2410_WATCHDOG if WATCHDOG
|
2012-03-05 11:03:33 +07:00
|
|
|
select NEED_MACH_IO_H
|
2005-04-17 05:20:36 +07:00
|
|
|
help
|
2012-02-03 12:29:23 +07:00
|
|
|
Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
|
|
|
|
and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
|
|
|
|
(<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
|
|
|
|
Samsung SMDK2410 development board (and derivatives).
|
2010-04-30 14:32:26 +07:00
|
|
|
|
2008-10-21 20:06:39 +07:00
|
|
|
config ARCH_S3C64XX
|
|
|
|
bool "Samsung S3C64XX"
|
2010-01-29 16:02:17 +07:00
|
|
|
select PLAT_SAMSUNG
|
2010-01-26 13:49:15 +07:00
|
|
|
select CPU_V6
|
|
|
|
select ARM_VIC
|
2008-10-21 20:06:39 +07:00
|
|
|
select HAVE_CLK
|
2011-10-11 06:57:11 +07:00
|
|
|
select HAVE_TCM
|
2011-06-14 17:12:26 +07:00
|
|
|
select CLKDEV_LOOKUP
|
2010-01-26 13:49:15 +07:00
|
|
|
select NO_IOPORT
|
2010-03-24 07:22:36 +07:00
|
|
|
select ARCH_USES_GETTIMEOFFSET
|
2009-07-31 05:23:24 +07:00
|
|
|
select ARCH_HAS_CPUFREQ
|
2010-01-26 13:49:15 +07:00
|
|
|
select ARCH_REQUIRE_GPIOLIB
|
|
|
|
select SAMSUNG_CLKSRC
|
|
|
|
select SAMSUNG_IRQ_VIC_TIMER
|
|
|
|
select S3C_GPIO_TRACK
|
|
|
|
select S3C_DEV_NAND
|
|
|
|
select USB_ARCH_HAS_OHCI
|
|
|
|
select SAMSUNG_GPIOLIB_4BIT
|
2010-11-13 14:08:32 +07:00
|
|
|
select HAVE_S3C2410_I2C if I2C
|
2010-11-13 14:01:59 +07:00
|
|
|
select HAVE_S3C2410_WATCHDOG if WATCHDOG
|
2008-10-21 20:06:39 +07:00
|
|
|
help
|
|
|
|
Samsung S3C64XX series based systems
|
|
|
|
|
2010-09-07 13:47:18 +07:00
|
|
|
config ARCH_S5P64X0
|
|
|
|
bool "Samsung S5P6440 S5P6450"
|
2010-01-14 06:19:36 +07:00
|
|
|
select CPU_V6
|
|
|
|
select GENERIC_GPIO
|
|
|
|
select HAVE_CLK
|
2011-06-14 17:12:27 +07:00
|
|
|
select CLKDEV_LOOKUP
|
2011-07-18 13:07:14 +07:00
|
|
|
select CLKSRC_MMIO
|
2010-11-13 14:01:59 +07:00
|
|
|
select HAVE_S3C2410_WATCHDOG if WATCHDOG
|
2011-03-12 06:05:19 +07:00
|
|
|
select GENERIC_CLOCKEVENTS
|
2010-11-13 14:08:32 +07:00
|
|
|
select HAVE_S3C2410_I2C if I2C
|
2010-11-13 14:11:46 +07:00
|
|
|
select HAVE_S3C_RTC if RTC_CLASS
|
2010-01-14 06:19:36 +07:00
|
|
|
help
|
2010-09-07 13:47:18 +07:00
|
|
|
Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
|
|
|
|
SMDK6450.
|
2010-01-14 06:19:36 +07:00
|
|
|
|
2010-05-20 12:51:08 +07:00
|
|
|
config ARCH_S5PC100
|
|
|
|
bool "Samsung S5PC100"
|
2009-06-23 19:39:42 +07:00
|
|
|
select GENERIC_GPIO
|
|
|
|
select HAVE_CLK
|
2011-06-14 17:12:27 +07:00
|
|
|
select CLKDEV_LOOKUP
|
2009-06-23 19:39:42 +07:00
|
|
|
select CPU_V7
|
2010-05-20 18:48:28 +07:00
|
|
|
select ARCH_USES_GETTIMEOFFSET
|
2010-11-13 14:08:32 +07:00
|
|
|
select HAVE_S3C2410_I2C if I2C
|
2010-11-13 14:11:46 +07:00
|
|
|
select HAVE_S3C_RTC if RTC_CLASS
|
2010-11-13 14:01:59 +07:00
|
|
|
select HAVE_S3C2410_WATCHDOG if WATCHDOG
|
2009-06-23 19:39:42 +07:00
|
|
|
help
|
2010-05-20 12:51:08 +07:00
|
|
|
Samsung S5PC100 series based systems
|
2009-06-23 19:39:42 +07:00
|
|
|
|
2010-02-24 14:40:44 +07:00
|
|
|
config ARCH_S5PV210
|
|
|
|
bool "Samsung S5PV210/S5PC110"
|
|
|
|
select CPU_V7
|
2010-09-29 19:29:27 +07:00
|
|
|
select ARCH_SPARSEMEM_ENABLE
|
2011-07-21 14:42:30 +07:00
|
|
|
select ARCH_HAS_HOLES_MEMORYMODEL
|
2010-02-24 14:40:44 +07:00
|
|
|
select GENERIC_GPIO
|
|
|
|
select HAVE_CLK
|
2011-06-14 17:12:27 +07:00
|
|
|
select CLKDEV_LOOKUP
|
2011-07-18 13:07:14 +07:00
|
|
|
select CLKSRC_MMIO
|
2010-10-12 07:23:19 +07:00
|
|
|
select ARCH_HAS_CPUFREQ
|
2011-03-12 06:05:19 +07:00
|
|
|
select GENERIC_CLOCKEVENTS
|
2010-11-13 14:08:32 +07:00
|
|
|
select HAVE_S3C2410_I2C if I2C
|
2010-11-13 14:11:46 +07:00
|
|
|
select HAVE_S3C_RTC if RTC_CLASS
|
2010-11-13 14:01:59 +07:00
|
|
|
select HAVE_S3C2410_WATCHDOG if WATCHDOG
|
2011-09-03 09:26:55 +07:00
|
|
|
select NEED_MACH_MEMORY_H
|
2010-02-24 14:40:44 +07:00
|
|
|
help
|
|
|
|
Samsung S5PV210/S5PC110 series based systems
|
|
|
|
|
2011-11-06 11:54:56 +07:00
|
|
|
config ARCH_EXYNOS
|
|
|
|
bool "SAMSUNG EXYNOS"
|
2010-07-16 10:15:38 +07:00
|
|
|
select CPU_V7
|
2010-09-29 19:33:29 +07:00
|
|
|
select ARCH_SPARSEMEM_ENABLE
|
2011-07-21 14:42:30 +07:00
|
|
|
select ARCH_HAS_HOLES_MEMORYMODEL
|
2010-07-16 10:15:38 +07:00
|
|
|
select GENERIC_GPIO
|
|
|
|
select HAVE_CLK
|
2011-06-14 17:12:27 +07:00
|
|
|
select CLKDEV_LOOKUP
|
2010-09-16 09:11:45 +07:00
|
|
|
select ARCH_HAS_CPUFREQ
|
2010-07-16 10:15:38 +07:00
|
|
|
select GENERIC_CLOCKEVENTS
|
2010-11-13 14:11:46 +07:00
|
|
|
select HAVE_S3C_RTC if RTC_CLASS
|
2010-11-13 14:08:32 +07:00
|
|
|
select HAVE_S3C2410_I2C if I2C
|
2010-11-13 14:01:59 +07:00
|
|
|
select HAVE_S3C2410_WATCHDOG if WATCHDOG
|
2011-09-03 09:26:55 +07:00
|
|
|
select NEED_MACH_MEMORY_H
|
2010-07-16 10:15:38 +07:00
|
|
|
help
|
2011-11-06 11:54:56 +07:00
|
|
|
Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
|
2010-07-16 10:15:38 +07:00
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
config ARCH_SHARK
|
|
|
|
bool "Shark"
|
2008-10-26 17:55:14 +07:00
|
|
|
select CPU_SA110
|
2005-05-05 20:49:01 +07:00
|
|
|
select ISA
|
|
|
|
select ISA_DMA
|
2008-10-08 02:14:55 +07:00
|
|
|
select ZONE_DMA
|
2005-05-05 20:49:01 +07:00
|
|
|
select PCI
|
2010-03-24 07:22:36 +07:00
|
|
|
select ARCH_USES_GETTIMEOFFSET
|
2011-09-03 09:26:55 +07:00
|
|
|
select NEED_MACH_MEMORY_H
|
2012-03-05 11:03:33 +07:00
|
|
|
select NEED_MACH_IO_H
|
2006-02-09 04:09:05 +07:00
|
|
|
help
|
|
|
|
Support for the StrongARM based Digital DNARD machine, also known
|
|
|
|
as "Shark" (<http://www.shark-linux.de/shark.html>).
|
2005-04-17 05:20:36 +07:00
|
|
|
|
2009-04-27 16:21:46 +07:00
|
|
|
config ARCH_U300
|
|
|
|
bool "ST-Ericsson U300 Series"
|
|
|
|
depends on MMU
|
2011-05-08 20:09:47 +07:00
|
|
|
select CLKSRC_MMIO
|
2009-04-27 16:21:46 +07:00
|
|
|
select CPU_ARM926T
|
2009-09-15 23:30:37 +07:00
|
|
|
select HAVE_TCM
|
2009-04-27 16:21:46 +07:00
|
|
|
select ARM_AMBA
|
2011-08-10 02:18:20 +07:00
|
|
|
select ARM_PATCH_PHYS_VIRT
|
2009-04-27 16:21:46 +07:00
|
|
|
select ARM_VIC
|
|
|
|
select GENERIC_CLOCKEVENTS
|
2010-11-17 16:04:33 +07:00
|
|
|
select CLKDEV_LOOKUP
|
2011-07-18 14:34:54 +07:00
|
|
|
select HAVE_MACH_CLKDEV
|
2009-04-27 16:21:46 +07:00
|
|
|
select GENERIC_GPIO
|
2011-09-08 15:04:51 +07:00
|
|
|
select ARCH_REQUIRE_GPIOLIB
|
2009-04-27 16:21:46 +07:00
|
|
|
help
|
|
|
|
Support for ST-Ericsson U300 series mobile platforms.
|
|
|
|
|
2010-03-16 02:03:06 +07:00
|
|
|
config ARCH_U8500
|
|
|
|
bool "ST-Ericsson U8500 Series"
|
2012-02-26 02:48:49 +07:00
|
|
|
depends on MMU
|
2010-03-16 02:03:06 +07:00
|
|
|
select CPU_V7
|
|
|
|
select ARM_AMBA
|
|
|
|
select GENERIC_CLOCKEVENTS
|
2010-11-17 16:04:33 +07:00
|
|
|
select CLKDEV_LOOKUP
|
2010-03-03 10:54:37 +07:00
|
|
|
select ARCH_REQUIRE_GPIOLIB
|
2010-12-08 21:13:42 +07:00
|
|
|
select ARCH_HAS_CPUFREQ
|
2011-12-07 22:38:04 +07:00
|
|
|
select HAVE_SMP
|
2011-11-29 22:56:19 +07:00
|
|
|
select MIGHT_HAVE_CACHE_L2X0
|
2010-03-16 02:03:06 +07:00
|
|
|
help
|
|
|
|
Support for ST-Ericsson's Ux500 architecture
|
|
|
|
|
|
|
|
config ARCH_NOMADIK
|
|
|
|
bool "STMicroelectronics Nomadik"
|
|
|
|
select ARM_AMBA
|
|
|
|
select ARM_VIC
|
|
|
|
select CPU_ARM926T
|
2010-11-17 16:04:33 +07:00
|
|
|
select CLKDEV_LOOKUP
|
2010-03-16 02:03:06 +07:00
|
|
|
select GENERIC_CLOCKEVENTS
|
2011-11-29 22:56:19 +07:00
|
|
|
select MIGHT_HAVE_CACHE_L2X0
|
2010-03-16 02:03:06 +07:00
|
|
|
select ARCH_REQUIRE_GPIOLIB
|
|
|
|
help
|
|
|
|
Support for the Nomadik platform by ST-Ericsson
|
|
|
|
|
2007-05-01 01:37:19 +07:00
|
|
|
config ARCH_DAVINCI
|
|
|
|
bool "TI DaVinci"
|
|
|
|
select GENERIC_CLOCKEVENTS
|
2008-09-08 13:41:04 +07:00
|
|
|
select ARCH_REQUIRE_GPIOLIB
|
2008-10-08 02:14:55 +07:00
|
|
|
select ZONE_DMA
|
2009-04-09 04:49:38 +07:00
|
|
|
select HAVE_IDE
|
2010-11-17 16:04:33 +07:00
|
|
|
select CLKDEV_LOOKUP
|
2009-05-07 23:31:42 +07:00
|
|
|
select GENERIC_ALLOCATOR
|
2011-05-22 16:01:21 +07:00
|
|
|
select GENERIC_IRQ_CHIP
|
2009-11-19 17:04:01 +07:00
|
|
|
select ARCH_HAS_HOLES_MEMORYMODEL
|
2007-05-01 01:37:19 +07:00
|
|
|
help
|
|
|
|
Support for TI's DaVinci platform.
|
|
|
|
|
2007-05-12 17:25:44 +07:00
|
|
|
config ARCH_OMAP
|
|
|
|
bool "TI OMAP"
|
2008-07-24 11:26:48 +07:00
|
|
|
select HAVE_CLK
|
2008-07-25 15:46:11 +07:00
|
|
|
select ARCH_REQUIRE_GPIOLIB
|
2009-07-31 05:23:24 +07:00
|
|
|
select ARCH_HAS_CPUFREQ
|
2011-07-11 13:05:34 +07:00
|
|
|
select CLKSRC_MMIO
|
2007-10-19 13:04:43 +07:00
|
|
|
select GENERIC_CLOCKEVENTS
|
2010-01-30 05:20:05 +07:00
|
|
|
select ARCH_HAS_HOLES_MEMORYMODEL
|
2007-05-12 17:25:44 +07:00
|
|
|
help
|
2010-09-23 01:40:57 +07:00
|
|
|
Support for TI's OMAP platform (OMAP1/2/3/4).
|
2007-05-12 17:25:44 +07:00
|
|
|
|
2010-04-01 18:31:05 +07:00
|
|
|
config PLAT_SPEAR
|
|
|
|
bool "ST SPEAr"
|
|
|
|
select ARM_AMBA
|
|
|
|
select ARCH_REQUIRE_GPIOLIB
|
2010-11-17 16:04:33 +07:00
|
|
|
select CLKDEV_LOOKUP
|
2011-05-08 23:10:14 +07:00
|
|
|
select CLKSRC_MMIO
|
2010-04-01 18:31:05 +07:00
|
|
|
select GENERIC_CLOCKEVENTS
|
|
|
|
select HAVE_CLK
|
|
|
|
help
|
|
|
|
Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
|
|
|
|
|
2010-12-23 19:11:21 +07:00
|
|
|
config ARCH_VT8500
|
|
|
|
bool "VIA/WonderMedia 85xx"
|
|
|
|
select CPU_ARM926T
|
|
|
|
select GENERIC_GPIO
|
|
|
|
select ARCH_HAS_CPUFREQ
|
|
|
|
select GENERIC_CLOCKEVENTS
|
|
|
|
select ARCH_REQUIRE_GPIOLIB
|
|
|
|
select HAVE_PWM
|
|
|
|
help
|
|
|
|
Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
|
2011-07-08 16:40:12 +07:00
|
|
|
|
2011-06-21 00:47:27 +07:00
|
|
|
config ARCH_ZYNQ
|
|
|
|
bool "Xilinx Zynq ARM Cortex A9 Platform"
|
2011-07-08 16:40:12 +07:00
|
|
|
select CPU_V7
|
|
|
|
select GENERIC_CLOCKEVENTS
|
|
|
|
select CLKDEV_LOOKUP
|
2011-06-21 00:47:27 +07:00
|
|
|
select ARM_GIC
|
|
|
|
select ARM_AMBA
|
|
|
|
select ICST
|
2011-11-29 22:56:19 +07:00
|
|
|
select MIGHT_HAVE_CACHE_L2X0
|
2011-07-08 16:40:12 +07:00
|
|
|
select USE_OF
|
|
|
|
help
|
2011-06-21 00:47:27 +07:00
|
|
|
Support for Xilinx Zynq ARM Cortex A9 Platform
|
2005-04-17 05:20:36 +07:00
|
|
|
endchoice
|
|
|
|
|
2010-03-16 02:03:06 +07:00
|
|
|
#
|
|
|
|
# This is sorted alphabetically by mach-* pathname. However, plat-*
|
|
|
|
# Kconfigs may be included either alphabetically (according to the
|
|
|
|
# plat- suffix) or along side the corresponding mach-* source.
|
|
|
|
#
|
2010-01-14 18:43:54 +07:00
|
|
|
source "arch/arm/mach-at91/Kconfig"
|
|
|
|
|
|
|
|
source "arch/arm/mach-bcmring/Kconfig"
|
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
source "arch/arm/mach-clps711x/Kconfig"
|
|
|
|
|
2010-03-25 21:12:41 +07:00
|
|
|
source "arch/arm/mach-cns3xxx/Kconfig"
|
|
|
|
|
2010-01-14 18:43:54 +07:00
|
|
|
source "arch/arm/mach-davinci/Kconfig"
|
|
|
|
|
|
|
|
source "arch/arm/mach-dove/Kconfig"
|
|
|
|
|
[ARM] 3369/1: ep93xx: add core cirrus ep93xx support
Patch from Lennert Buytenhek
This patch adds support for the Cirrus ep93xx series of CPUs. The
ep93xx is an ARM920T based CPU with two VICs, PL010 based UARTs,
IrDA, MaverickCrunch floating point coprocessor, between 24 and 64
GPIOs, ethernet, OHCI USB and, depending on the model, pcmcia, raster
engine, graphics accelerator, IDE controller and a bunch of other
stuff.
This patch adds the core ep93xx support code, and support for the
Glomation GESBC-9312-sx and the Technologic Systems TS-72xx SBCs.
Signed-off-by: Lennert Buytenhek <buytenh@wantstofly.org>
Signed-off-by: Russell King <rmk+kernel@arm.linux.org.uk>
2006-03-21 00:10:13 +07:00
|
|
|
source "arch/arm/mach-ep93xx/Kconfig"
|
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
source "arch/arm/mach-footbridge/Kconfig"
|
|
|
|
|
2009-03-26 15:06:08 +07:00
|
|
|
source "arch/arm/mach-gemini/Kconfig"
|
|
|
|
|
2010-01-14 18:43:54 +07:00
|
|
|
source "arch/arm/mach-h720x/Kconfig"
|
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
source "arch/arm/mach-integrator/Kconfig"
|
|
|
|
|
2006-09-19 05:10:26 +07:00
|
|
|
source "arch/arm/mach-iop32x/Kconfig"
|
|
|
|
|
|
|
|
source "arch/arm/mach-iop33x/Kconfig"
|
2005-04-17 05:20:36 +07:00
|
|
|
|
2006-12-07 08:59:39 +07:00
|
|
|
source "arch/arm/mach-iop13xx/Kconfig"
|
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
source "arch/arm/mach-ixp4xx/Kconfig"
|
|
|
|
|
|
|
|
source "arch/arm/mach-ixp2000/Kconfig"
|
|
|
|
|
[ARM] 3388/1: ixp23xx: add core ixp23xx support
Patch from Lennert Buytenhek
This patch adds support for the Intel ixp23xx series of CPUs. The
ixp23xx is an XSC3 based CPU with 512K of L2 cache, a 64bit 66MHz PCI
interface, two DDR RAM interfaces, QDR RAM interfaces, two gigabit
MACs, two 10/100 MACs, expansion bus, four microengines, a Media and
Switch Fabric unit almost identical to the one on the ixp2400, two
xscale (8250ish) UARTs and a bunch of other stuff.
This patch adds the core ixp23xx support code, and support for the
ADI Engineering Roadrunner, Intel IXDP2351, and IP Fabrics Double
Espresso platforms.
Signed-off-by: Deepak Saxena <dsaxena@plexity.net>
Signed-off-by: Lennert Buytenhek <buytenh@wantstofly.org>
Signed-off-by: Russell King <rmk+kernel@arm.linux.org.uk>
2006-03-29 03:18:54 +07:00
|
|
|
source "arch/arm/mach-ixp23xx/Kconfig"
|
|
|
|
|
2010-01-14 18:43:54 +07:00
|
|
|
source "arch/arm/mach-kirkwood/Kconfig"
|
|
|
|
|
|
|
|
source "arch/arm/mach-ks8695/Kconfig"
|
|
|
|
|
2010-07-27 22:49:04 +07:00
|
|
|
source "arch/arm/mach-lpc32xx/Kconfig"
|
|
|
|
|
2010-01-14 18:43:54 +07:00
|
|
|
source "arch/arm/mach-msm/Kconfig"
|
|
|
|
|
[ARM] add Marvell 78xx0 ARM SoC support
The Marvell Discovery Duo (MV78xx0) is a family of ARM SoCs featuring
(depending on the model) one or two Feroceon CPU cores with 512K of L2
cache and VFP coprocessors running at (depending on the model) between
800 MHz and 1.2 GHz, and features a DDR2 controller, two PCIe
interfaces that can each run either in x4 or quad x1 mode, three USB
2.0 interfaces, two 3Gb/s SATA II interfaces, a SPI interface, two
TWSI interfaces, a crypto accelerator, IDMA/XOR engines, a SPI
interface, four UARTs, and depending on the model, two or four gigabit
ethernet interfaces.
This patch adds basic support for the platform, and allows booting
on the MV78x00 development board, with functional UARTs, SATA, PCIe,
GigE and USB ports.
Signed-off-by: Stanislav Samsonov <samsonov@marvell.com>
Signed-off-by: Lennert Buytenhek <buytenh@marvell.com>
2008-06-23 03:45:10 +07:00
|
|
|
source "arch/arm/mach-mv78xx0/Kconfig"
|
|
|
|
|
2010-01-14 18:43:54 +07:00
|
|
|
source "arch/arm/plat-mxc/Kconfig"
|
2005-04-17 05:20:36 +07:00
|
|
|
|
2010-12-13 19:55:03 +07:00
|
|
|
source "arch/arm/mach-mxs/Kconfig"
|
|
|
|
|
2010-01-14 18:43:54 +07:00
|
|
|
source "arch/arm/mach-netx/Kconfig"
|
2009-01-20 13:15:18 +07:00
|
|
|
|
2010-01-14 18:43:54 +07:00
|
|
|
source "arch/arm/mach-nomadik/Kconfig"
|
|
|
|
source "arch/arm/plat-nomadik/Kconfig"
|
|
|
|
|
2005-07-11 01:58:17 +07:00
|
|
|
source "arch/arm/plat-omap/Kconfig"
|
|
|
|
|
|
|
|
source "arch/arm/mach-omap1/Kconfig"
|
2005-04-17 05:20:36 +07:00
|
|
|
|
2005-11-10 21:26:51 +07:00
|
|
|
source "arch/arm/mach-omap2/Kconfig"
|
|
|
|
|
2008-03-28 01:51:41 +07:00
|
|
|
source "arch/arm/mach-orion5x/Kconfig"
|
[ARM] basic support for the Marvell Orion SoC family
The Marvell Orion is a family of ARM SoCs with a DDR/DDR2 memory
controller, 10/100/1000 ethernet MAC, and USB 2.0 interfaces,
and, depending on the specific model, PCI-E interface, PCI-X
interface, SATA controllers, crypto unit, SPI interface, SDIO
interface, device bus, NAND controller, DMA engine and/or XOR
engine.
This contains the basic structure and architecture register definitions.
Signed-off-by: Tzachi Perelstein <tzachi@marvell.com>
Reviewed-by: Nicolas Pitre <nico@marvell.com>
Reviewed-by: Lennert Buytenhek <buytenh@marvell.com>
Acked-by: Russell King <rmk+kernel@arm.linux.org.uk>
2007-10-24 02:14:41 +07:00
|
|
|
|
2010-01-14 18:43:54 +07:00
|
|
|
source "arch/arm/mach-pxa/Kconfig"
|
|
|
|
source "arch/arm/plat-pxa/Kconfig"
|
[ARM] basic support for the Marvell Orion SoC family
The Marvell Orion is a family of ARM SoCs with a DDR/DDR2 memory
controller, 10/100/1000 ethernet MAC, and USB 2.0 interfaces,
and, depending on the specific model, PCI-E interface, PCI-X
interface, SATA controllers, crypto unit, SPI interface, SDIO
interface, device bus, NAND controller, DMA engine and/or XOR
engine.
This contains the basic structure and architecture register definitions.
Signed-off-by: Tzachi Perelstein <tzachi@marvell.com>
Reviewed-by: Nicolas Pitre <nico@marvell.com>
Reviewed-by: Lennert Buytenhek <buytenh@marvell.com>
Acked-by: Russell King <rmk+kernel@arm.linux.org.uk>
2007-10-24 02:14:41 +07:00
|
|
|
|
2010-01-14 18:43:54 +07:00
|
|
|
source "arch/arm/mach-mmp/Kconfig"
|
|
|
|
|
|
|
|
source "arch/arm/mach-realview/Kconfig"
|
|
|
|
|
|
|
|
source "arch/arm/mach-sa1100/Kconfig"
|
2009-08-06 19:12:43 +07:00
|
|
|
|
2009-11-10 07:14:58 +07:00
|
|
|
source "arch/arm/plat-samsung/Kconfig"
|
2007-02-12 00:31:01 +07:00
|
|
|
source "arch/arm/plat-s3c24xx/Kconfig"
|
2010-01-14 06:19:36 +07:00
|
|
|
source "arch/arm/plat-s5p/Kconfig"
|
2007-02-12 00:31:01 +07:00
|
|
|
|
2010-04-01 18:31:05 +07:00
|
|
|
source "arch/arm/plat-spear/Kconfig"
|
2007-02-12 00:31:01 +07:00
|
|
|
|
2012-02-06 07:38:19 +07:00
|
|
|
source "arch/arm/mach-s3c24xx/Kconfig"
|
2012-02-03 12:29:23 +07:00
|
|
|
if ARCH_S3C24XX
|
2007-02-12 00:31:01 +07:00
|
|
|
source "arch/arm/mach-s3c2412/Kconfig"
|
|
|
|
source "arch/arm/mach-s3c2440/Kconfig"
|
|
|
|
endif
|
2005-04-17 05:20:36 +07:00
|
|
|
|
2008-10-21 20:06:39 +07:00
|
|
|
if ARCH_S3C64XX
|
2010-01-26 08:11:04 +07:00
|
|
|
source "arch/arm/mach-s3c64xx/Kconfig"
|
2008-10-21 20:06:39 +07:00
|
|
|
endif
|
|
|
|
|
2010-09-07 13:47:18 +07:00
|
|
|
source "arch/arm/mach-s5p64x0/Kconfig"
|
2010-01-14 06:19:36 +07:00
|
|
|
|
2009-06-23 19:39:42 +07:00
|
|
|
source "arch/arm/mach-s5pc100/Kconfig"
|
|
|
|
|
2010-02-24 14:40:44 +07:00
|
|
|
source "arch/arm/mach-s5pv210/Kconfig"
|
|
|
|
|
2011-11-06 11:54:56 +07:00
|
|
|
source "arch/arm/mach-exynos/Kconfig"
|
2010-07-16 10:15:38 +07:00
|
|
|
|
2010-03-03 06:40:15 +07:00
|
|
|
source "arch/arm/mach-shmobile/Kconfig"
|
2007-07-10 04:06:53 +07:00
|
|
|
|
2010-01-22 07:53:02 +07:00
|
|
|
source "arch/arm/mach-tegra/Kconfig"
|
|
|
|
|
2010-01-14 18:43:54 +07:00
|
|
|
source "arch/arm/mach-u300/Kconfig"
|
2005-04-17 05:20:36 +07:00
|
|
|
|
2010-01-14 18:43:54 +07:00
|
|
|
source "arch/arm/mach-ux500/Kconfig"
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
source "arch/arm/mach-versatile/Kconfig"
|
|
|
|
|
2010-02-12 04:44:53 +07:00
|
|
|
source "arch/arm/mach-vexpress/Kconfig"
|
2011-01-19 03:08:06 +07:00
|
|
|
source "arch/arm/plat-versatile/Kconfig"
|
2010-02-12 04:44:53 +07:00
|
|
|
|
2010-12-23 19:11:21 +07:00
|
|
|
source "arch/arm/mach-vt8500/Kconfig"
|
|
|
|
|
2008-12-03 09:55:38 +07:00
|
|
|
source "arch/arm/mach-w90x900/Kconfig"
|
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
# Definitions to make life easier
|
|
|
|
config ARCH_ACORN
|
|
|
|
bool
|
|
|
|
|
2006-09-19 05:12:53 +07:00
|
|
|
config PLAT_IOP
|
|
|
|
bool
|
2009-10-30 01:46:54 +07:00
|
|
|
select GENERIC_CLOCKEVENTS
|
2006-09-19 05:12:53 +07:00
|
|
|
|
2008-03-28 01:51:39 +07:00
|
|
|
config PLAT_ORION
|
|
|
|
bool
|
2011-05-08 21:33:30 +07:00
|
|
|
select CLKSRC_MMIO
|
2011-05-22 16:01:21 +07:00
|
|
|
select GENERIC_IRQ_CHIP
|
2008-03-28 01:51:39 +07:00
|
|
|
|
2009-01-20 11:06:01 +07:00
|
|
|
config PLAT_PXA
|
|
|
|
bool
|
|
|
|
|
2010-01-14 19:48:06 +07:00
|
|
|
config PLAT_VERSATILE
|
|
|
|
bool
|
|
|
|
|
2010-01-14 20:30:16 +07:00
|
|
|
config ARM_TIMER_SP804
|
|
|
|
bool
|
2011-05-08 21:33:30 +07:00
|
|
|
select CLKSRC_MMIO
|
2011-12-13 04:29:08 +07:00
|
|
|
select HAVE_SCHED_CLOCK
|
2010-01-14 20:30:16 +07:00
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
source arch/arm/mm/Kconfig
|
|
|
|
|
2011-12-11 17:04:00 +07:00
|
|
|
config ARM_NR_BANKS
|
|
|
|
int
|
|
|
|
default 16 if ARCH_EP93XX
|
|
|
|
default 8
|
|
|
|
|
[ARM] 3881/4: xscale: clean up cp0/cp1 handling
XScale cores either have a DSP coprocessor (which contains a single
40 bit accumulator register), or an iWMMXt coprocessor (which contains
eight 64 bit registers.)
Because of the small amount of state in the DSP coprocessor, access to
the DSP coprocessor (CP0) is always enabled, and DSP context switching
is done unconditionally on every task switch. Access to the iWMMXt
coprocessor (CP0/CP1) is enabled only when an iWMMXt instruction is
first issued, and iWMMXt context switching is done lazily.
CONFIG_IWMMXT is supposed to mean 'the cpu we will be running on will
have iWMMXt support', but boards are supposed to select this config
symbol by hand, and at least one pxa27x board doesn't get this right,
so on that board, proc-xscale.S will incorrectly assume that we have a
DSP coprocessor, enable CP0 on boot, and we will then only save the
first iWMMXt register (wR0) on context switches, which is Bad.
This patch redefines CONFIG_IWMMXT as 'the cpu we will be running on
might have iWMMXt support, and we will enable iWMMXt context switching
if it does.' This means that with this patch, running a CONFIG_IWMMXT=n
kernel on an iWMMXt-capable CPU will no longer potentially corrupt iWMMXt
state over context switches, and running a CONFIG_IWMMXT=y kernel on a
non-iWMMXt capable CPU will still do DSP context save/restore.
These changes should make iWMMXt work on PXA3xx, and as a side effect,
enable proper acc0 save/restore on non-iWMMXt capable xsc3 cores such
as IOP13xx and IXP23xx (which will not have CONFIG_CPU_XSCALE defined),
as well as setting and using HWCAP_IWMMXT properly.
Signed-off-by: Lennert Buytenhek <buytenh@wantstofly.org>
Acked-by: Dan Williams <dan.j.williams@intel.com>
Signed-off-by: Russell King <rmk+kernel@arm.linux.org.uk>
2006-12-04 00:51:14 +07:00
|
|
|
config IWMMXT
|
|
|
|
bool "Enable iWMMXt support"
|
2010-11-24 10:54:25 +07:00
|
|
|
depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
|
|
|
|
default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
|
[ARM] 3881/4: xscale: clean up cp0/cp1 handling
XScale cores either have a DSP coprocessor (which contains a single
40 bit accumulator register), or an iWMMXt coprocessor (which contains
eight 64 bit registers.)
Because of the small amount of state in the DSP coprocessor, access to
the DSP coprocessor (CP0) is always enabled, and DSP context switching
is done unconditionally on every task switch. Access to the iWMMXt
coprocessor (CP0/CP1) is enabled only when an iWMMXt instruction is
first issued, and iWMMXt context switching is done lazily.
CONFIG_IWMMXT is supposed to mean 'the cpu we will be running on will
have iWMMXt support', but boards are supposed to select this config
symbol by hand, and at least one pxa27x board doesn't get this right,
so on that board, proc-xscale.S will incorrectly assume that we have a
DSP coprocessor, enable CP0 on boot, and we will then only save the
first iWMMXt register (wR0) on context switches, which is Bad.
This patch redefines CONFIG_IWMMXT as 'the cpu we will be running on
might have iWMMXt support, and we will enable iWMMXt context switching
if it does.' This means that with this patch, running a CONFIG_IWMMXT=n
kernel on an iWMMXt-capable CPU will no longer potentially corrupt iWMMXt
state over context switches, and running a CONFIG_IWMMXT=y kernel on a
non-iWMMXt capable CPU will still do DSP context save/restore.
These changes should make iWMMXt work on PXA3xx, and as a side effect,
enable proper acc0 save/restore on non-iWMMXt capable xsc3 cores such
as IOP13xx and IXP23xx (which will not have CONFIG_CPU_XSCALE defined),
as well as setting and using HWCAP_IWMMXT properly.
Signed-off-by: Lennert Buytenhek <buytenh@wantstofly.org>
Acked-by: Dan Williams <dan.j.williams@intel.com>
Signed-off-by: Russell King <rmk+kernel@arm.linux.org.uk>
2006-12-04 00:51:14 +07:00
|
|
|
help
|
|
|
|
Enable support for iWMMXt context switching at run time if
|
|
|
|
running on a CPU that supports it.
|
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
config XSCALE_PMU
|
|
|
|
bool
|
2011-10-30 18:51:41 +07:00
|
|
|
depends on CPU_XSCALE
|
2005-04-17 05:20:36 +07:00
|
|
|
default y
|
|
|
|
|
2010-02-03 02:23:15 +07:00
|
|
|
config CPU_HAS_PMU
|
2011-01-17 22:08:32 +07:00
|
|
|
depends on (CPU_V6 || CPU_V6K || CPU_V7 || XSCALE_PMU) && \
|
2010-06-21 21:32:54 +07:00
|
|
|
(!ARCH_OMAP3 || OMAP3_EMU)
|
2010-02-03 02:23:15 +07:00
|
|
|
default y
|
|
|
|
bool
|
|
|
|
|
2010-12-13 15:42:34 +07:00
|
|
|
config MULTI_IRQ_HANDLER
|
|
|
|
bool
|
|
|
|
help
|
|
|
|
Allow each machine to specify it's own IRQ handler at run time.
|
|
|
|
|
2006-06-22 17:48:56 +07:00
|
|
|
if !MMU
|
|
|
|
source "arch/arm/Kconfig-nommu"
|
|
|
|
endif
|
|
|
|
|
2009-04-30 23:06:03 +07:00
|
|
|
config ARM_ERRATA_411920
|
|
|
|
bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
|
2011-01-17 22:08:32 +07:00
|
|
|
depends on CPU_V6 || CPU_V6K
|
2009-04-30 23:06:03 +07:00
|
|
|
help
|
|
|
|
Invalidation of the Instruction Cache operation can
|
|
|
|
fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
|
|
|
|
It does not affect the MPCore. This option enables the ARM Ltd.
|
|
|
|
recommended workaround.
|
|
|
|
|
2009-04-30 23:06:09 +07:00
|
|
|
config ARM_ERRATA_430973
|
|
|
|
bool "ARM errata: Stale prediction on replaced interworking branch"
|
|
|
|
depends on CPU_V7
|
|
|
|
help
|
|
|
|
This option enables the workaround for the 430973 Cortex-A8
|
|
|
|
(r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
|
|
|
|
interworking branch is replaced with another code sequence at the
|
|
|
|
same virtual address, whether due to self-modifying code or virtual
|
|
|
|
to physical address re-mapping, Cortex-A8 does not recover from the
|
|
|
|
stale interworking branch prediction. This results in Cortex-A8
|
|
|
|
executing the new code sequence in the incorrect ARM or Thumb state.
|
|
|
|
The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
|
|
|
|
and also flushes the branch target cache at every context switch.
|
|
|
|
Note that setting specific bits in the ACTLR register may not be
|
|
|
|
available in non-secure mode.
|
|
|
|
|
2009-04-30 23:06:15 +07:00
|
|
|
config ARM_ERRATA_458693
|
|
|
|
bool "ARM errata: Processor deadlock when a false hazard is created"
|
|
|
|
depends on CPU_V7
|
|
|
|
help
|
|
|
|
This option enables the workaround for the 458693 Cortex-A8 (r2p0)
|
|
|
|
erratum. For very specific sequences of memory operations, it is
|
|
|
|
possible for a hazard condition intended for a cache line to instead
|
|
|
|
be incorrectly associated with a different cache line. This false
|
|
|
|
hazard might then cause a processor deadlock. The workaround enables
|
|
|
|
the L1 caching of the NEON accesses and disables the PLD instruction
|
|
|
|
in the ACTLR register. Note that setting specific bits in the ACTLR
|
|
|
|
register may not be available in non-secure mode.
|
|
|
|
|
2009-04-30 23:06:20 +07:00
|
|
|
config ARM_ERRATA_460075
|
|
|
|
bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
|
|
|
|
depends on CPU_V7
|
|
|
|
help
|
|
|
|
This option enables the workaround for the 460075 Cortex-A8 (r2p0)
|
|
|
|
erratum. Any asynchronous access to the L2 cache may encounter a
|
|
|
|
situation in which recent store transactions to the L2 cache are lost
|
|
|
|
and overwritten with stale memory contents from external memory. The
|
|
|
|
workaround disables the write-allocate mode for the L2 cache via the
|
|
|
|
ACTLR register. Note that setting specific bits in the ACTLR register
|
|
|
|
may not be available in non-secure mode.
|
|
|
|
|
2010-09-14 15:51:43 +07:00
|
|
|
config ARM_ERRATA_742230
|
|
|
|
bool "ARM errata: DMB operation may be faulty"
|
|
|
|
depends on CPU_V7 && SMP
|
|
|
|
help
|
|
|
|
This option enables the workaround for the 742230 Cortex-A9
|
|
|
|
(r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
|
|
|
|
between two write operations may not ensure the correct visibility
|
|
|
|
ordering of the two writes. This workaround sets a specific bit in
|
|
|
|
the diagnostic register of the Cortex-A9 which causes the DMB
|
|
|
|
instruction to behave as a DSB, ensuring the correct behaviour of
|
|
|
|
the two writes.
|
|
|
|
|
2010-09-14 15:53:02 +07:00
|
|
|
config ARM_ERRATA_742231
|
|
|
|
bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
|
|
|
|
depends on CPU_V7 && SMP
|
|
|
|
help
|
|
|
|
This option enables the workaround for the 742231 Cortex-A9
|
|
|
|
(r2p0..r2p2) erratum. Under certain conditions, specific to the
|
|
|
|
Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
|
|
|
|
accessing some data located in the same cache line, may get corrupted
|
|
|
|
data due to bad handling of the address hazard when the line gets
|
|
|
|
replaced from one of the CPUs at the same time as another CPU is
|
|
|
|
accessing it. This workaround sets specific bits in the diagnostic
|
|
|
|
register of the Cortex-A9 which reduces the linefill issuing
|
|
|
|
capabilities of the processor.
|
|
|
|
|
2010-02-05 01:42:42 +07:00
|
|
|
config PL310_ERRATA_588369
|
2011-11-14 23:24:57 +07:00
|
|
|
bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
|
2011-03-08 12:59:54 +07:00
|
|
|
depends on CACHE_L2X0
|
2010-02-05 01:42:42 +07:00
|
|
|
help
|
|
|
|
The PL310 L2 cache controller implements three types of Clean &
|
|
|
|
Invalidate maintenance operations: by Physical Address
|
|
|
|
(offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
|
|
|
|
They are architecturally defined to behave as the execution of a
|
|
|
|
clean operation followed immediately by an invalidate operation,
|
|
|
|
both performing to the same memory location. This functionality
|
|
|
|
is not correctly implemented in PL310 as clean lines are not
|
2011-03-08 12:59:54 +07:00
|
|
|
invalidated as a result of these operations.
|
2010-08-05 17:20:51 +07:00
|
|
|
|
|
|
|
config ARM_ERRATA_720789
|
|
|
|
bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
|
2011-12-08 19:37:46 +07:00
|
|
|
depends on CPU_V7
|
2010-08-05 17:20:51 +07:00
|
|
|
help
|
|
|
|
This option enables the workaround for the 720789 Cortex-A9 (prior to
|
|
|
|
r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
|
|
|
|
broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
|
|
|
|
As a consequence of this erratum, some TLB entries which should be
|
|
|
|
invalidated are not, resulting in an incoherency in the system page
|
|
|
|
tables. The workaround changes the TLB flushing routines to invalidate
|
|
|
|
entries regardless of the ASID.
|
2010-09-28 20:02:02 +07:00
|
|
|
|
2011-03-17 06:35:25 +07:00
|
|
|
config PL310_ERRATA_727915
|
2011-11-14 23:24:57 +07:00
|
|
|
bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
|
2011-03-17 06:35:25 +07:00
|
|
|
depends on CACHE_L2X0
|
|
|
|
help
|
|
|
|
PL310 implements the Clean & Invalidate by Way L2 cache maintenance
|
|
|
|
operation (offset 0x7FC). This operation runs in background so that
|
|
|
|
PL310 can handle normal accesses while it is in progress. Under very
|
|
|
|
rare circumstances, due to this erratum, write data can be lost when
|
|
|
|
PL310 treats a cacheable write transaction during a Clean &
|
|
|
|
Invalidate by Way operation.
|
|
|
|
|
2010-09-28 20:02:02 +07:00
|
|
|
config ARM_ERRATA_743622
|
|
|
|
bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
|
|
|
|
depends on CPU_V7
|
|
|
|
help
|
|
|
|
This option enables the workaround for the 743622 Cortex-A9
|
2012-02-24 18:12:38 +07:00
|
|
|
(r2p*) erratum. Under very rare conditions, a faulty
|
2010-09-28 20:02:02 +07:00
|
|
|
optimisation in the Cortex-A9 Store Buffer may lead to data
|
|
|
|
corruption. This workaround sets a specific bit in the diagnostic
|
|
|
|
register of the Cortex-A9 which disables the Store Buffer
|
|
|
|
optimisation, preventing the defect from occurring. This has no
|
|
|
|
visible impact on the overall performance or power consumption of the
|
|
|
|
processor.
|
|
|
|
|
2011-02-18 22:36:35 +07:00
|
|
|
config ARM_ERRATA_751472
|
|
|
|
bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
|
2011-12-08 19:41:06 +07:00
|
|
|
depends on CPU_V7
|
2011-02-18 22:36:35 +07:00
|
|
|
help
|
|
|
|
This option enables the workaround for the 751472 Cortex-A9 (prior
|
|
|
|
to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
|
|
|
|
completion of a following broadcasted operation if the second
|
|
|
|
operation is received by a CPU before the ICIALLUIS has completed,
|
|
|
|
potentially leading to corrupted entries in the cache or TLB.
|
|
|
|
|
2011-11-14 23:24:57 +07:00
|
|
|
config PL310_ERRATA_753970
|
|
|
|
bool "PL310 errata: cache sync operation may be faulty"
|
2011-02-17 13:03:51 +07:00
|
|
|
depends on CACHE_PL310
|
|
|
|
help
|
|
|
|
This option enables the workaround for the 753970 PL310 (r3p0) erratum.
|
|
|
|
|
|
|
|
Under some condition the effect of cache sync operation on
|
|
|
|
the store buffer still remains when the operation completes.
|
|
|
|
This means that the store buffer is always asked to drain and
|
|
|
|
this prevents it from merging any further writes. The workaround
|
|
|
|
is to replace the normal offset of cache sync operation (0x730)
|
|
|
|
by another offset targeting an unmapped PL310 register 0x740.
|
|
|
|
This has the same effect as the cache sync operation: store buffer
|
|
|
|
drain and waiting for all buffers empty.
|
|
|
|
|
2011-03-01 00:15:16 +07:00
|
|
|
config ARM_ERRATA_754322
|
|
|
|
bool "ARM errata: possible faulty MMU translations following an ASID switch"
|
|
|
|
depends on CPU_V7
|
|
|
|
help
|
|
|
|
This option enables the workaround for the 754322 Cortex-A9 (r2p*,
|
|
|
|
r3p*) erratum. A speculative memory access may cause a page table walk
|
|
|
|
which starts prior to an ASID switch but completes afterwards. This
|
|
|
|
can populate the micro-TLB with a stale entry which may be hit with
|
|
|
|
the new ASID. This workaround places two dsb instructions in the mm
|
|
|
|
switching code so that no page table walks can cross the ASID switch.
|
|
|
|
|
2011-03-04 18:38:54 +07:00
|
|
|
config ARM_ERRATA_754327
|
|
|
|
bool "ARM errata: no automatic Store Buffer drain"
|
|
|
|
depends on CPU_V7 && SMP
|
|
|
|
help
|
|
|
|
This option enables the workaround for the 754327 Cortex-A9 (prior to
|
|
|
|
r2p0) erratum. The Store Buffer does not have any automatic draining
|
|
|
|
mechanism and therefore a livelock may occur if an external agent
|
|
|
|
continuously polls a memory location waiting to observe an update.
|
|
|
|
This workaround defines cpu_relax() as smp_mb(), preventing correctly
|
|
|
|
written polling loops from denying visibility of updates to memory.
|
|
|
|
|
2011-08-15 17:04:41 +07:00
|
|
|
config ARM_ERRATA_364296
|
|
|
|
bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
|
|
|
|
depends on CPU_V6 && !SMP
|
|
|
|
help
|
|
|
|
This options enables the workaround for the 364296 ARM1136
|
|
|
|
r0p2 erratum (possible cache data corruption with
|
|
|
|
hit-under-miss enabled). It sets the undocumented bit 31 in
|
|
|
|
the auxiliary control register and the FI bit in the control
|
|
|
|
register, thus disabling hit-under-miss without putting the
|
|
|
|
processor into full low interrupt latency mode. ARM11MPCore
|
|
|
|
is not affected.
|
|
|
|
|
2011-09-15 17:45:15 +07:00
|
|
|
config ARM_ERRATA_764369
|
|
|
|
bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
|
|
|
|
depends on CPU_V7 && SMP
|
|
|
|
help
|
|
|
|
This option enables the workaround for erratum 764369
|
|
|
|
affecting Cortex-A9 MPCore with two or more processors (all
|
|
|
|
current revisions). Under certain timing circumstances, a data
|
|
|
|
cache line maintenance operation by MVA targeting an Inner
|
|
|
|
Shareable memory region may fail to proceed up to either the
|
|
|
|
Point of Coherency or to the Point of Unification of the
|
|
|
|
system. This workaround adds a DSB instruction before the
|
|
|
|
relevant cache maintenance functions and sets a specific bit
|
|
|
|
in the diagnostic control register of the SCU.
|
|
|
|
|
2011-11-14 23:24:58 +07:00
|
|
|
config PL310_ERRATA_769419
|
|
|
|
bool "PL310 errata: no automatic Store Buffer drain"
|
|
|
|
depends on CACHE_L2X0
|
|
|
|
help
|
|
|
|
On revisions of the PL310 prior to r3p2, the Store Buffer does
|
|
|
|
not automatically drain. This can cause normal, non-cacheable
|
|
|
|
writes to be retained when the memory system is idle, leading
|
|
|
|
to suboptimal I/O performance for drivers using coherent DMA.
|
|
|
|
This option adds a write barrier to the cpu_idle loop so that,
|
|
|
|
on systems with an outer cache, the store buffer is drained
|
|
|
|
explicitly.
|
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
endmenu
|
|
|
|
|
|
|
|
source "arch/arm/common/Kconfig"
|
|
|
|
|
|
|
|
menu "Bus support"
|
|
|
|
|
|
|
|
config ARM_AMBA
|
|
|
|
bool
|
|
|
|
|
|
|
|
config ISA
|
|
|
|
bool
|
|
|
|
help
|
|
|
|
Find out whether you have ISA slots on your motherboard. ISA is the
|
|
|
|
name of a bus system, i.e. the way the CPU talks to the other stuff
|
|
|
|
inside your box. Other bus systems are PCI, EISA, MicroChannel
|
|
|
|
(MCA) or VESA. ISA is an older system, now being displaced by PCI;
|
|
|
|
newer boards don't support it. If you have ISA, say Y, otherwise N.
|
|
|
|
|
2006-01-04 22:44:16 +07:00
|
|
|
# Select ISA DMA controller support
|
2005-04-17 05:20:36 +07:00
|
|
|
config ISA_DMA
|
|
|
|
bool
|
2006-01-04 22:44:16 +07:00
|
|
|
select ISA_DMA_API
|
2005-04-17 05:20:36 +07:00
|
|
|
|
2006-01-04 22:44:16 +07:00
|
|
|
# Select ISA DMA interface
|
2005-05-04 11:39:22 +07:00
|
|
|
config ISA_DMA_API
|
|
|
|
bool
|
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
config PCI
|
2010-12-02 18:32:15 +07:00
|
|
|
bool "PCI support" if MIGHT_HAVE_PCI
|
2005-04-17 05:20:36 +07:00
|
|
|
help
|
|
|
|
Find out whether you have a PCI motherboard. PCI is the name of a
|
|
|
|
bus system, i.e. the way the CPU talks to the other stuff inside
|
|
|
|
your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
|
|
|
|
VESA. If you have PCI, say Y, otherwise N.
|
|
|
|
|
2010-04-19 19:20:49 +07:00
|
|
|
config PCI_DOMAINS
|
|
|
|
bool
|
|
|
|
depends on PCI
|
|
|
|
|
2010-12-17 03:34:51 +07:00
|
|
|
config PCI_NANOENGINE
|
|
|
|
bool "BSE nanoEngine PCI support"
|
|
|
|
depends on SA1100_NANOENGINE
|
|
|
|
help
|
|
|
|
Enable PCI on the BSE nanoEngine board.
|
|
|
|
|
2007-07-10 23:54:40 +07:00
|
|
|
config PCI_SYSCALL
|
|
|
|
def_bool PCI
|
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
# Select the host bridge type
|
|
|
|
config PCI_HOST_VIA82C505
|
|
|
|
bool
|
|
|
|
depends on PCI && ARCH_SHARK
|
|
|
|
default y
|
|
|
|
|
2007-11-25 14:55:34 +07:00
|
|
|
config PCI_HOST_ITE8152
|
|
|
|
bool
|
|
|
|
depends on PCI && MACH_ARMCORE
|
|
|
|
default y
|
|
|
|
select DMABOUNCE
|
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
source "drivers/pci/Kconfig"
|
|
|
|
|
|
|
|
source "drivers/pcmcia/Kconfig"
|
|
|
|
|
|
|
|
endmenu
|
|
|
|
|
|
|
|
menu "Kernel Features"
|
|
|
|
|
2007-03-14 02:29:24 +07:00
|
|
|
source "kernel/time/Kconfig"
|
|
|
|
|
2011-12-07 22:38:04 +07:00
|
|
|
config HAVE_SMP
|
|
|
|
bool
|
|
|
|
help
|
|
|
|
This option should be selected by machines which have an SMP-
|
|
|
|
capable CPU.
|
|
|
|
|
|
|
|
The only effect of this option is to make the SMP-related
|
|
|
|
options available to the user for configuration.
|
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
config SMP
|
2011-05-12 15:52:02 +07:00
|
|
|
bool "Symmetric Multi-Processing"
|
2011-01-18 01:01:58 +07:00
|
|
|
depends on CPU_V6K || CPU_V7
|
2009-05-18 00:58:34 +07:00
|
|
|
depends on GENERIC_CLOCKEVENTS
|
2011-12-07 22:38:04 +07:00
|
|
|
depends on HAVE_SMP
|
2011-06-10 21:05:22 +07:00
|
|
|
depends on MMU
|
2008-06-11 01:48:30 +07:00
|
|
|
select USE_GENERIC_SMP_HELPERS
|
2010-11-23 03:35:41 +07:00
|
|
|
select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
|
2005-04-17 05:20:36 +07:00
|
|
|
help
|
|
|
|
This enables support for systems with more than one CPU. If you have
|
|
|
|
a system with only one CPU, like most personal computers, say N. If
|
|
|
|
you have a system with more than one CPU, say Y.
|
|
|
|
|
|
|
|
If you say N here, the kernel will run on single and multiprocessor
|
|
|
|
machines, but will use only one CPU of a multiprocessor machine. If
|
|
|
|
you say Y here, the kernel will run on many, but not all, single
|
|
|
|
processor machines. On a single processor machine, the kernel will
|
|
|
|
run faster if you say N here.
|
|
|
|
|
2011-08-15 07:02:26 +07:00
|
|
|
See also <file:Documentation/x86/i386/IO-APIC.txt>,
|
2005-04-17 05:20:36 +07:00
|
|
|
<file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
|
2010-10-17 00:36:23 +07:00
|
|
|
<http://tldp.org/HOWTO/SMP-HOWTO.html>.
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
If you don't know what to do here, say N.
|
|
|
|
|
2010-09-04 16:47:48 +07:00
|
|
|
config SMP_ON_UP
|
|
|
|
bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
|
|
|
|
depends on EXPERIMENTAL
|
2011-01-14 13:33:24 +07:00
|
|
|
depends on SMP && !XIP_KERNEL
|
2010-09-04 16:47:48 +07:00
|
|
|
default y
|
|
|
|
help
|
|
|
|
SMP kernels contain instructions which fail on non-SMP processors.
|
|
|
|
Enabling this option allows the kernel to modify itself to make
|
|
|
|
these instructions safe. Disabling it allows about 1K of space
|
|
|
|
savings.
|
|
|
|
|
|
|
|
If you don't know what to do here, say Y.
|
|
|
|
|
2011-08-08 19:21:59 +07:00
|
|
|
config ARM_CPU_TOPOLOGY
|
|
|
|
bool "Support cpu topology definition"
|
|
|
|
depends on SMP && CPU_V7
|
|
|
|
default y
|
|
|
|
help
|
|
|
|
Support ARM cpu topology definition. The MPIDR register defines
|
|
|
|
affinity between processors which is then used to describe the cpu
|
|
|
|
topology of an ARM System.
|
|
|
|
|
|
|
|
config SCHED_MC
|
|
|
|
bool "Multi-core scheduler support"
|
|
|
|
depends on ARM_CPU_TOPOLOGY
|
|
|
|
help
|
|
|
|
Multi-core scheduler support improves the CPU scheduler's decision
|
|
|
|
making when dealing with multi-core CPU chips at a cost of slightly
|
|
|
|
increased overhead in some places. If unsure say N here.
|
|
|
|
|
|
|
|
config SCHED_SMT
|
|
|
|
bool "SMT scheduler support"
|
|
|
|
depends on ARM_CPU_TOPOLOGY
|
|
|
|
help
|
|
|
|
Improves the CPU scheduler's decision making when dealing with
|
|
|
|
MultiThreading at a cost of slightly increased overhead in some
|
|
|
|
places. If unsure say N here.
|
|
|
|
|
2009-05-16 17:51:14 +07:00
|
|
|
config HAVE_ARM_SCU
|
|
|
|
bool
|
|
|
|
help
|
|
|
|
This option enables support for the ARM system coherency unit
|
|
|
|
|
2009-05-16 18:14:21 +07:00
|
|
|
config HAVE_ARM_TWD
|
|
|
|
bool
|
|
|
|
depends on SMP
|
2011-01-02 22:05:21 +07:00
|
|
|
select TICK_ONESHOT
|
2009-05-16 18:14:21 +07:00
|
|
|
help
|
|
|
|
This options enables support for the ARM timer and watchdog unit
|
|
|
|
|
2008-08-26 03:03:32 +07:00
|
|
|
choice
|
|
|
|
prompt "Memory split"
|
|
|
|
default VMSPLIT_3G
|
|
|
|
help
|
|
|
|
Select the desired split between kernel and user memory.
|
|
|
|
|
|
|
|
If you are not absolutely sure what you are doing, leave this
|
|
|
|
option alone!
|
|
|
|
|
|
|
|
config VMSPLIT_3G
|
|
|
|
bool "3G/1G user/kernel split"
|
|
|
|
config VMSPLIT_2G
|
|
|
|
bool "2G/2G user/kernel split"
|
|
|
|
config VMSPLIT_1G
|
|
|
|
bool "1G/3G user/kernel split"
|
|
|
|
endchoice
|
|
|
|
|
|
|
|
config PAGE_OFFSET
|
|
|
|
hex
|
|
|
|
default 0x40000000 if VMSPLIT_1G
|
|
|
|
default 0x80000000 if VMSPLIT_2G
|
|
|
|
default 0xC0000000
|
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
config NR_CPUS
|
|
|
|
int "Maximum number of CPUs (2-32)"
|
|
|
|
range 2 32
|
|
|
|
depends on SMP
|
|
|
|
default "4"
|
|
|
|
|
2005-11-03 05:24:33 +07:00
|
|
|
config HOTPLUG_CPU
|
|
|
|
bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
|
|
|
|
depends on SMP && HOTPLUG && EXPERIMENTAL
|
|
|
|
help
|
|
|
|
Say Y here to experiment with turning CPUs off and on. CPUs
|
|
|
|
can be controlled through /sys/devices/system/cpu.
|
|
|
|
|
2005-11-09 02:08:05 +07:00
|
|
|
config LOCAL_TIMERS
|
|
|
|
bool "Use local timer interrupts"
|
2010-09-04 14:16:30 +07:00
|
|
|
depends on SMP
|
2005-11-09 02:08:05 +07:00
|
|
|
default y
|
2011-03-11 08:39:57 +07:00
|
|
|
select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
|
2005-11-09 02:08:05 +07:00
|
|
|
help
|
|
|
|
Enable support for local timers on SMP platforms, rather then the
|
|
|
|
legacy IPI broadcast method. Local timers allows the system
|
|
|
|
accounting to be spread across the timer interval, preventing a
|
|
|
|
"thundering herd" at every timer tick.
|
|
|
|
|
2011-12-21 16:48:45 +07:00
|
|
|
config ARCH_NR_GPIO
|
|
|
|
int
|
2011-12-21 21:14:52 +07:00
|
|
|
default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
|
2012-02-13 16:51:22 +07:00
|
|
|
default 355 if ARCH_U8500
|
2012-02-27 08:58:45 +07:00
|
|
|
default 264 if MACH_H4700
|
2011-12-21 16:48:45 +07:00
|
|
|
default 0
|
|
|
|
help
|
|
|
|
Maximum number of GPIOs in the system.
|
|
|
|
|
|
|
|
If unsure, leave the default value.
|
|
|
|
|
2009-08-14 01:38:17 +07:00
|
|
|
source kernel/Kconfig.preempt
|
2005-04-17 05:20:36 +07:00
|
|
|
|
2006-03-03 05:41:59 +07:00
|
|
|
config HZ
|
|
|
|
int
|
2012-02-03 12:29:23 +07:00
|
|
|
default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
|
2011-05-11 14:27:51 +07:00
|
|
|
ARCH_S5PV210 || ARCH_EXYNOS4
|
2006-03-04 18:01:53 +07:00
|
|
|
default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
|
2007-11-12 23:59:10 +07:00
|
|
|
default AT91_TIMER_HZ if ARCH_AT91
|
2010-07-29 20:03:04 +07:00
|
|
|
default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
|
2006-03-03 05:41:59 +07:00
|
|
|
default 100
|
|
|
|
|
2009-07-24 18:33:02 +07:00
|
|
|
config THUMB2_KERNEL
|
2010-12-06 06:06:22 +07:00
|
|
|
bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
|
2011-01-17 22:08:32 +07:00
|
|
|
depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
|
2009-07-24 18:33:02 +07:00
|
|
|
select AEABI
|
|
|
|
select ARM_ASM_UNIFIED
|
2011-06-10 21:12:21 +07:00
|
|
|
select ARM_UNWIND
|
2009-07-24 18:33:02 +07:00
|
|
|
help
|
|
|
|
By enabling this option, the kernel will be compiled in
|
|
|
|
Thumb-2 mode. A compiler/assembler that understand the unified
|
|
|
|
ARM-Thumb syntax is needed.
|
|
|
|
|
|
|
|
If unsure, say N.
|
|
|
|
|
2011-03-03 17:41:12 +07:00
|
|
|
config THUMB2_AVOID_R_ARM_THM_JUMP11
|
|
|
|
bool "Work around buggy Thumb-2 short branch relocations in gas"
|
|
|
|
depends on THUMB2_KERNEL && MODULES
|
|
|
|
default y
|
|
|
|
help
|
|
|
|
Various binutils versions can resolve Thumb-2 branches to
|
|
|
|
locally-defined, preemptible global symbols as short-range "b.n"
|
|
|
|
branch instructions.
|
|
|
|
|
|
|
|
This is a problem, because there's no guarantee the final
|
|
|
|
destination of the symbol, or any candidate locations for a
|
|
|
|
trampoline, are within range of the branch. For this reason, the
|
|
|
|
kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
|
|
|
|
relocation in modules at all, and it makes little sense to add
|
|
|
|
support.
|
|
|
|
|
|
|
|
The symptom is that the kernel fails with an "unsupported
|
|
|
|
relocation" error when loading some modules.
|
|
|
|
|
|
|
|
Until fixed tools are available, passing
|
|
|
|
-fno-optimize-sibling-calls to gcc should prevent gcc generating
|
|
|
|
code which hits this problem, at the cost of a bit of extra runtime
|
|
|
|
stack usage in some cases.
|
|
|
|
|
|
|
|
The problem is described in more detail at:
|
|
|
|
https://bugs.launchpad.net/binutils-linaro/+bug/725126
|
|
|
|
|
|
|
|
Only Thumb-2 kernels are affected.
|
|
|
|
|
|
|
|
Unless you are sure your tools don't have this problem, say Y.
|
|
|
|
|
2009-07-24 18:32:53 +07:00
|
|
|
config ARM_ASM_UNIFIED
|
|
|
|
bool
|
|
|
|
|
2006-01-14 23:33:50 +07:00
|
|
|
config AEABI
|
|
|
|
bool "Use the ARM EABI to compile the kernel"
|
|
|
|
help
|
|
|
|
This option allows for the kernel to be compiled using the latest
|
|
|
|
ARM ABI (aka EABI). This is only useful if you are using a user
|
|
|
|
space environment that is also compiled with EABI.
|
|
|
|
|
|
|
|
Since there are major incompatibilities between the legacy ABI and
|
|
|
|
EABI, especially with regard to structure member alignment, this
|
|
|
|
option also changes the kernel syscall calling convention to
|
|
|
|
disambiguate both ABIs and allow for backward compatibility support
|
|
|
|
(selected with CONFIG_OABI_COMPAT).
|
|
|
|
|
|
|
|
To use this you need GCC version 4.0.0 or later.
|
|
|
|
|
2006-01-14 23:37:15 +07:00
|
|
|
config OABI_COMPAT
|
2006-02-09 04:09:55 +07:00
|
|
|
bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
|
2011-02-11 22:41:20 +07:00
|
|
|
depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
|
2006-01-14 23:37:15 +07:00
|
|
|
default y
|
|
|
|
help
|
|
|
|
This option preserves the old syscall interface along with the
|
|
|
|
new (ARM EABI) one. It also provides a compatibility layer to
|
|
|
|
intercept syscalls that have structure arguments which layout
|
|
|
|
in memory differs between the legacy ABI and the new ARM EABI
|
|
|
|
(only for non "thumb" binaries). This option adds a tiny
|
|
|
|
overhead to all syscalls and produces a slightly larger kernel.
|
|
|
|
If you know you'll be using only pure EABI user space then you
|
|
|
|
can say N here. If this option is not selected and you attempt
|
|
|
|
to execute a legacy ABI binary then the result will be
|
|
|
|
UNPREDICTABLE (in fact it can be predicted that it won't work
|
|
|
|
at all). If in doubt say Y.
|
|
|
|
|
2009-05-13 23:34:48 +07:00
|
|
|
config ARCH_HAS_HOLES_MEMORYMODEL
|
2008-08-14 17:10:14 +07:00
|
|
|
bool
|
|
|
|
|
2006-12-01 03:43:51 +07:00
|
|
|
config ARCH_SPARSEMEM_ENABLE
|
|
|
|
bool
|
|
|
|
|
2008-10-02 03:39:58 +07:00
|
|
|
config ARCH_SPARSEMEM_DEFAULT
|
|
|
|
def_bool ARCH_SPARSEMEM_ENABLE
|
|
|
|
|
2006-12-01 03:43:51 +07:00
|
|
|
config ARCH_SELECT_MEMORY_MODEL
|
2010-05-07 23:40:33 +07:00
|
|
|
def_bool ARCH_SPARSEMEM_ENABLE
|
2006-04-11 12:53:53 +07:00
|
|
|
|
ARM: 6913/1: sparsemem: allow pfn_valid to be overridden when using SPARSEMEM
In commit eb33575c ("[ARM] Double check memmap is actually valid with a
memmap has unexpected holes V2"), a new function, memmap_valid_within,
was introduced to mmzone.h so that holes in the memmap which pass
pfn_valid in SPARSEMEM configurations can be detected and avoided.
The fix to this problem checks that the pfn <-> page linkages are
correct by calculating the page for the pfn and then checking that
page_to_pfn on that page returns the original pfn. Unfortunately, in
SPARSEMEM configurations, this results in reading from the page flags to
determine the correct section. Since the memmap here has been freed,
junk is read from memory and the check is no longer robust.
In the best case, reading from /proc/pagetypeinfo will give you the
wrong answer. In the worst case, you get SEGVs, Kernel OOPses and hung
CPUs. Furthermore, ioremap implementations that use pfn_valid to
disallow the remapping of normal memory will break.
This patch allows architectures to provide their own pfn_valid function
instead of using the default implementation used by sparsemem. The
architecture-specific version is aware of the memmap state and will
return false when passed a pfn for a freed page within a valid section.
Acked-by: Mel Gorman <mgorman@suse.de>
Acked-by: Catalin Marinas <catalin.marinas@arm.com>
Tested-by: H Hartley Sweeten <hsweeten@visionengravers.com>
Signed-off-by: Will Deacon <will.deacon@arm.com>
Signed-off-by: Russell King <rmk+kernel@arm.linux.org.uk>
2011-05-19 19:21:14 +07:00
|
|
|
config HAVE_ARCH_PFN_VALID
|
|
|
|
def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
|
|
|
|
|
2008-09-19 11:36:12 +07:00
|
|
|
config HIGHMEM
|
2011-05-12 15:53:05 +07:00
|
|
|
bool "High Memory Support"
|
|
|
|
depends on MMU
|
2008-09-19 11:36:12 +07:00
|
|
|
help
|
|
|
|
The address space of ARM processors is only 4 Gigabytes large
|
|
|
|
and it has to accommodate user address space, kernel address
|
|
|
|
space as well as some memory mapped IO. That means that, if you
|
|
|
|
have a large amount of physical memory and/or IO, not all of the
|
|
|
|
memory can be "permanently mapped" by the kernel. The physical
|
|
|
|
memory that is not permanently mapped is called "high memory".
|
|
|
|
|
|
|
|
Depending on the selected kernel/user memory split, minimum
|
|
|
|
vmalloc space and actual amount of RAM, you may not need this
|
|
|
|
option which should result in a slightly faster kernel.
|
|
|
|
|
|
|
|
If unsure, say n.
|
|
|
|
|
2009-08-18 02:02:06 +07:00
|
|
|
config HIGHPTE
|
|
|
|
bool "Allocate 2nd-level pagetables from highmem"
|
|
|
|
depends on HIGHMEM
|
|
|
|
|
2010-02-03 02:25:44 +07:00
|
|
|
config HW_PERF_EVENTS
|
|
|
|
bool "Enable hardware performance counter support for perf events"
|
2010-04-30 17:37:51 +07:00
|
|
|
depends on PERF_EVENTS && CPU_HAS_PMU
|
2010-02-03 02:25:44 +07:00
|
|
|
default y
|
|
|
|
help
|
|
|
|
Enable hardware performance counter support for perf events. If
|
|
|
|
disabled, perf events will use software events only.
|
|
|
|
|
2005-06-23 14:07:43 +07:00
|
|
|
source "mm/Kconfig"
|
|
|
|
|
2010-07-05 16:00:11 +07:00
|
|
|
config FORCE_MAX_ZONEORDER
|
|
|
|
int "Maximum zone order" if ARCH_SHMOBILE
|
|
|
|
range 11 64 if ARCH_SHMOBILE
|
|
|
|
default "9" if SA1111
|
|
|
|
default "11"
|
|
|
|
help
|
|
|
|
The kernel memory allocator divides physically contiguous memory
|
|
|
|
blocks into "zones", where each zone is a power of two number of
|
|
|
|
pages. This option selects the largest power of two that the kernel
|
|
|
|
keeps in the memory allocator. If you need to allocate very large
|
|
|
|
blocks of physically contiguous memory, then you may need to
|
|
|
|
increase this value.
|
|
|
|
|
|
|
|
This config option is actually maximum order plus one. For example,
|
|
|
|
a value of 11 means that the largest free memory block is 2^10 pages.
|
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
config LEDS
|
|
|
|
bool "Timer and CPU usage LEDs"
|
2008-04-22 07:43:27 +07:00
|
|
|
depends on ARCH_CDB89712 || ARCH_EBSA110 || \
|
2009-04-01 17:40:15 +07:00
|
|
|
ARCH_EBSA285 || ARCH_INTEGRATOR || \
|
2005-04-17 05:20:36 +07:00
|
|
|
ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \
|
|
|
|
ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \
|
2006-01-10 00:05:41 +07:00
|
|
|
ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \
|
2008-09-17 03:36:30 +07:00
|
|
|
ARCH_AT91 || ARCH_DAVINCI || \
|
2009-05-30 19:56:13 +07:00
|
|
|
ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW
|
2005-04-17 05:20:36 +07:00
|
|
|
help
|
|
|
|
If you say Y here, the LEDs on your machine will be used
|
|
|
|
to provide useful information about your current system status.
|
|
|
|
|
|
|
|
If you are compiling a kernel for a NetWinder or EBSA-285, you will
|
|
|
|
be able to select which LEDs are active using the options below. If
|
|
|
|
you are compiling a kernel for the EBSA-110 or the LART however, the
|
|
|
|
red LED will simply flash regularly to indicate that the system is
|
|
|
|
still functional. It is safe to say Y here if you have a CATS
|
|
|
|
system, but the driver will do nothing.
|
|
|
|
|
|
|
|
config LEDS_TIMER
|
|
|
|
bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \
|
2007-04-03 02:48:10 +07:00
|
|
|
OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
|
|
|
|
|| MACH_OMAP_PERSEUS2
|
2005-04-17 05:20:36 +07:00
|
|
|
depends on LEDS
|
2007-03-14 02:29:24 +07:00
|
|
|
depends on !GENERIC_CLOCKEVENTS
|
2005-04-17 05:20:36 +07:00
|
|
|
default y if ARCH_EBSA110
|
|
|
|
help
|
|
|
|
If you say Y here, one of the system LEDs (the green one on the
|
|
|
|
NetWinder, the amber one on the EBSA285, or the red one on the LART)
|
|
|
|
will flash regularly to indicate that the system is still
|
|
|
|
operational. This is mainly useful to kernel hackers who are
|
|
|
|
debugging unstable kernels.
|
|
|
|
|
|
|
|
The LART uses the same LED for both Timer LED and CPU usage LED
|
|
|
|
functions. You may choose to use both, but the Timer LED function
|
|
|
|
will overrule the CPU usage LED.
|
|
|
|
|
|
|
|
config LEDS_CPU
|
|
|
|
bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \
|
2007-04-03 02:48:10 +07:00
|
|
|
!ARCH_OMAP) \
|
|
|
|
|| OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
|
|
|
|
|| MACH_OMAP_PERSEUS2
|
2005-04-17 05:20:36 +07:00
|
|
|
depends on LEDS
|
|
|
|
help
|
|
|
|
If you say Y here, the red LED will be used to give a good real
|
|
|
|
time indication of CPU usage, by lighting whenever the idle task
|
|
|
|
is not currently executing.
|
|
|
|
|
|
|
|
The LART uses the same LED for both Timer LED and CPU usage LED
|
|
|
|
functions. You may choose to use both, but the Timer LED function
|
|
|
|
will overrule the CPU usage LED.
|
|
|
|
|
|
|
|
config ALIGNMENT_TRAP
|
|
|
|
bool
|
2006-09-26 15:36:37 +07:00
|
|
|
depends on CPU_CP15_MMU
|
2005-04-17 05:20:36 +07:00
|
|
|
default y if !ARCH_EBSA110
|
2010-01-11 00:23:29 +07:00
|
|
|
select HAVE_PROC_CPU if PROC_FS
|
2005-04-17 05:20:36 +07:00
|
|
|
help
|
2006-10-04 03:53:09 +07:00
|
|
|
ARM processors cannot fetch/store information which is not
|
2005-04-17 05:20:36 +07:00
|
|
|
naturally aligned on the bus, i.e., a 4 byte fetch must start at an
|
|
|
|
address divisible by 4. On 32-bit ARM processors, these non-aligned
|
|
|
|
fetch/store instructions will be emulated in software if you say
|
|
|
|
here, which has a severe performance impact. This is necessary for
|
|
|
|
correct operation of some network protocols. With an IP-only
|
|
|
|
configuration it is safe to say N, otherwise say Y.
|
|
|
|
|
2009-03-10 01:30:09 +07:00
|
|
|
config UACCESS_WITH_MEMCPY
|
|
|
|
bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)"
|
|
|
|
depends on MMU && EXPERIMENTAL
|
|
|
|
default y if CPU_FEROCEON
|
|
|
|
help
|
|
|
|
Implement faster copy_to_user and clear_user methods for CPU
|
|
|
|
cores where a 8-word STM instruction give significantly higher
|
|
|
|
memory write throughput than a sequence of individual 32bit stores.
|
|
|
|
|
|
|
|
A possible side effect is a slight increase in scheduling latency
|
|
|
|
between threads sharing the same address space if they invoke
|
|
|
|
such copy operations with large buffers.
|
|
|
|
|
|
|
|
However, if the CPU data cache is using a write-allocate mode,
|
|
|
|
this option is unlikely to provide any performance gain.
|
|
|
|
|
2010-08-27 05:08:35 +07:00
|
|
|
config SECCOMP
|
|
|
|
bool
|
|
|
|
prompt "Enable seccomp to safely compute untrusted bytecode"
|
|
|
|
---help---
|
|
|
|
This kernel feature is useful for number crunching applications
|
|
|
|
that may need to compute untrusted bytecode during their
|
|
|
|
execution. By using pipes or other transports made available to
|
|
|
|
the process as file descriptors supporting the read/write
|
|
|
|
syscalls, it's possible to isolate those applications in
|
|
|
|
their own address space using seccomp. Once seccomp is
|
|
|
|
enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
|
|
|
|
and the task is only allowed to execute a few safe syscalls
|
|
|
|
defined by each seccomp mode.
|
|
|
|
|
2010-05-25 10:55:42 +07:00
|
|
|
config CC_STACKPROTECTOR
|
|
|
|
bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
|
2010-12-06 06:06:22 +07:00
|
|
|
depends on EXPERIMENTAL
|
2010-05-25 10:55:42 +07:00
|
|
|
help
|
|
|
|
This option turns on the -fstack-protector GCC feature. This
|
|
|
|
feature puts, at the beginning of functions, a canary value on
|
|
|
|
the stack just before the return address, and validates
|
|
|
|
the value just before actually returning. Stack based buffer
|
|
|
|
overflows (that need to overwrite this return address) now also
|
|
|
|
overwrite the canary, which gets detected and the attack is then
|
|
|
|
neutralized via a kernel panic.
|
|
|
|
This feature requires gcc version 4.2 or above.
|
|
|
|
|
2010-01-19 16:13:14 +07:00
|
|
|
config DEPRECATED_PARAM_STRUCT
|
|
|
|
bool "Provide old way to pass kernel parameters"
|
|
|
|
help
|
|
|
|
This was deprecated in 2001 and announced to live on for 5 years.
|
|
|
|
Some old boot loaders still use this way.
|
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
endmenu
|
|
|
|
|
|
|
|
menu "Boot options"
|
|
|
|
|
2011-04-29 03:27:20 +07:00
|
|
|
config USE_OF
|
|
|
|
bool "Flattened Device Tree support"
|
|
|
|
select OF
|
|
|
|
select OF_EARLY_FLATTREE
|
2011-07-26 16:19:06 +07:00
|
|
|
select IRQ_DOMAIN
|
2011-04-29 03:27:20 +07:00
|
|
|
help
|
|
|
|
Include support for flattened device tree machine descriptions.
|
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
# Compressed boot loader in ROM. Yes, we really want to ask about
|
|
|
|
# TEXT and BSS so we preserve their values in the config files.
|
|
|
|
config ZBOOT_ROM_TEXT
|
|
|
|
hex "Compressed ROM boot loader base address"
|
|
|
|
default "0"
|
|
|
|
help
|
|
|
|
The physical address at which the ROM-able zImage is to be
|
|
|
|
placed in the target. Platforms which normally make use of
|
|
|
|
ROM-able zImage formats normally set this to a suitable
|
|
|
|
value in their defconfig file.
|
|
|
|
|
|
|
|
If ZBOOT_ROM is not enabled, this has no effect.
|
|
|
|
|
|
|
|
config ZBOOT_ROM_BSS
|
|
|
|
hex "Compressed ROM boot loader BSS address"
|
|
|
|
default "0"
|
|
|
|
help
|
2006-09-21 05:28:51 +07:00
|
|
|
The base address of an area of read/write memory in the target
|
|
|
|
for the ROM-able zImage which must be available while the
|
|
|
|
decompressor is running. It must be large enough to hold the
|
|
|
|
entire decompressed kernel plus an additional 128 KiB.
|
|
|
|
Platforms which normally make use of ROM-able zImage formats
|
|
|
|
normally set this to a suitable value in their defconfig file.
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
If ZBOOT_ROM is not enabled, this has no effect.
|
|
|
|
|
|
|
|
config ZBOOT_ROM
|
|
|
|
bool "Compressed boot loader in ROM/flash"
|
|
|
|
depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
|
|
|
|
help
|
|
|
|
Say Y here if you intend to execute your compressed kernel image
|
|
|
|
(zImage) directly from ROM or flash. If unsure, say N.
|
|
|
|
|
2011-04-26 12:29:53 +07:00
|
|
|
choice
|
|
|
|
prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
|
|
|
|
depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
|
|
|
|
default ZBOOT_ROM_NONE
|
|
|
|
help
|
|
|
|
Include experimental SD/MMC loading code in the ROM-able zImage.
|
|
|
|
With this enabled it is possible to write the the ROM-able zImage
|
|
|
|
kernel image to an MMC or SD card and boot the kernel straight
|
|
|
|
from the reset vector. At reset the processor Mask ROM will load
|
|
|
|
the first part of the the ROM-able zImage which in turn loads the
|
|
|
|
rest the kernel image to RAM.
|
|
|
|
|
|
|
|
config ZBOOT_ROM_NONE
|
|
|
|
bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
|
|
|
|
help
|
|
|
|
Do not load image from SD or MMC
|
|
|
|
|
2011-01-11 10:01:08 +07:00
|
|
|
config ZBOOT_ROM_MMCIF
|
|
|
|
bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
|
|
|
|
help
|
2011-04-26 12:29:53 +07:00
|
|
|
Load image from MMCIF hardware block.
|
|
|
|
|
|
|
|
config ZBOOT_ROM_SH_MOBILE_SDHI
|
|
|
|
bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
|
|
|
|
help
|
|
|
|
Load image from SDHI hardware block
|
|
|
|
|
|
|
|
endchoice
|
2011-01-11 10:01:08 +07:00
|
|
|
|
2011-05-28 05:45:50 +07:00
|
|
|
config ARM_APPENDED_DTB
|
|
|
|
bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
|
|
|
|
depends on OF && !ZBOOT_ROM && EXPERIMENTAL
|
|
|
|
help
|
|
|
|
With this option, the boot code will look for a device tree binary
|
|
|
|
(DTB) appended to zImage
|
|
|
|
(e.g. cat zImage <filename>.dtb > zImage_w_dtb).
|
|
|
|
|
|
|
|
This is meant as a backward compatibility convenience for those
|
|
|
|
systems with a bootloader that can't be upgraded to accommodate
|
|
|
|
the documented boot protocol using a device tree.
|
|
|
|
|
|
|
|
Beware that there is very little in terms of protection against
|
|
|
|
this option being confused by leftover garbage in memory that might
|
|
|
|
look like a DTB header after a reboot if no actual DTB is appended
|
|
|
|
to zImage. Do not leave this option active in a production kernel
|
|
|
|
if you don't intend to always append a DTB. Proper passing of the
|
|
|
|
location into r2 of a bootloader provided DTB is always preferable
|
|
|
|
to this option.
|
|
|
|
|
2011-09-14 09:37:07 +07:00
|
|
|
config ARM_ATAG_DTB_COMPAT
|
|
|
|
bool "Supplement the appended DTB with traditional ATAG information"
|
|
|
|
depends on ARM_APPENDED_DTB
|
|
|
|
help
|
|
|
|
Some old bootloaders can't be updated to a DTB capable one, yet
|
|
|
|
they provide ATAGs with memory configuration, the ramdisk address,
|
|
|
|
the kernel cmdline string, etc. Such information is dynamically
|
|
|
|
provided by the bootloader and can't always be stored in a static
|
|
|
|
DTB. To allow a device tree enabled kernel to be used with such
|
|
|
|
bootloaders, this option allows zImage to extract the information
|
|
|
|
from the ATAG list and store it at run time into the appended DTB.
|
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
config CMDLINE
|
|
|
|
string "Default kernel command string"
|
|
|
|
default ""
|
|
|
|
help
|
|
|
|
On some architectures (EBSA110 and CATS), there is currently no way
|
|
|
|
for the boot loader to pass arguments to the kernel. For these
|
|
|
|
architectures, you should supply some command-line options at build
|
|
|
|
time by entering them here. As a minimum, you should specify the
|
|
|
|
memory size and the root device (e.g., mem=64M root=/dev/nfs).
|
|
|
|
|
2011-05-04 23:07:55 +07:00
|
|
|
choice
|
|
|
|
prompt "Kernel command line type" if CMDLINE != ""
|
|
|
|
default CMDLINE_FROM_BOOTLOADER
|
|
|
|
|
|
|
|
config CMDLINE_FROM_BOOTLOADER
|
|
|
|
bool "Use bootloader kernel arguments if available"
|
|
|
|
help
|
|
|
|
Uses the command-line options passed by the boot loader. If
|
|
|
|
the boot loader doesn't provide any, the default kernel command
|
|
|
|
string provided in CMDLINE will be used.
|
|
|
|
|
|
|
|
config CMDLINE_EXTEND
|
|
|
|
bool "Extend bootloader kernel arguments"
|
|
|
|
help
|
|
|
|
The command-line arguments provided by the boot loader will be
|
|
|
|
appended to the default kernel command string.
|
|
|
|
|
2010-02-17 01:04:53 +07:00
|
|
|
config CMDLINE_FORCE
|
|
|
|
bool "Always use the default kernel command string"
|
|
|
|
help
|
|
|
|
Always use the default kernel command string, even if the boot
|
|
|
|
loader passes other arguments to the kernel.
|
|
|
|
This is useful if you cannot or don't want to change the
|
|
|
|
command-line options your boot loader passes to the kernel.
|
2011-05-04 23:07:55 +07:00
|
|
|
endchoice
|
2010-02-17 01:04:53 +07:00
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
config XIP_KERNEL
|
|
|
|
bool "Kernel Execute-In-Place from ROM"
|
2011-11-23 00:30:32 +07:00
|
|
|
depends on !ZBOOT_ROM && !ARM_LPAE
|
2005-04-17 05:20:36 +07:00
|
|
|
help
|
|
|
|
Execute-In-Place allows the kernel to run from non-volatile storage
|
|
|
|
directly addressable by the CPU, such as NOR flash. This saves RAM
|
|
|
|
space since the text section of the kernel is not loaded from flash
|
|
|
|
to RAM. Read-write sections, such as the data section and stack,
|
|
|
|
are still copied to RAM. The XIP kernel is not compressed since
|
|
|
|
it has to run directly from flash, so it will take more space to
|
|
|
|
store it. The flash address used to link the kernel object files,
|
|
|
|
and for storing it, is configuration dependent. Therefore, if you
|
|
|
|
say Y here, you must know the proper physical address where to
|
|
|
|
store the kernel image depending on your own flash memory usage.
|
|
|
|
|
|
|
|
Also note that the make target becomes "make xipImage" rather than
|
|
|
|
"make zImage" or "make Image". The final kernel binary to put in
|
|
|
|
ROM memory will be arch/arm/boot/xipImage.
|
|
|
|
|
|
|
|
If unsure, say N.
|
|
|
|
|
|
|
|
config XIP_PHYS_ADDR
|
|
|
|
hex "XIP Kernel Physical Location"
|
|
|
|
depends on XIP_KERNEL
|
|
|
|
default "0x00080000"
|
|
|
|
help
|
|
|
|
This is the physical address in your flash memory the kernel will
|
|
|
|
be linked for and stored to. This address is dependent on your
|
|
|
|
own flash usage.
|
|
|
|
|
2007-02-07 03:29:00 +07:00
|
|
|
config KEXEC
|
|
|
|
bool "Kexec system call (EXPERIMENTAL)"
|
2011-06-06 21:49:23 +07:00
|
|
|
depends on EXPERIMENTAL && (!SMP || HOTPLUG_CPU)
|
2007-02-07 03:29:00 +07:00
|
|
|
help
|
|
|
|
kexec is a system call that implements the ability to shutdown your
|
|
|
|
current kernel, and to start another kernel. It is like a reboot
|
2007-10-20 06:34:40 +07:00
|
|
|
but it is independent of the system firmware. And like a reboot
|
2007-02-07 03:29:00 +07:00
|
|
|
you can start any kernel with it, not just Linux.
|
|
|
|
|
|
|
|
It is an ongoing process to be certain the hardware in a machine
|
|
|
|
is properly shutdown, so do not be surprised if this code does not
|
|
|
|
initially work for you. It may help to enable device hotplugging
|
|
|
|
support.
|
|
|
|
|
2008-01-02 06:56:46 +07:00
|
|
|
config ATAGS_PROC
|
|
|
|
bool "Export atags in procfs"
|
2008-02-22 22:45:18 +07:00
|
|
|
depends on KEXEC
|
|
|
|
default y
|
2008-01-02 06:56:46 +07:00
|
|
|
help
|
|
|
|
Should the atags used to boot the kernel be exported in an "atags"
|
|
|
|
file in procfs. Useful with kexec.
|
|
|
|
|
2010-11-19 01:14:52 +07:00
|
|
|
config CRASH_DUMP
|
|
|
|
bool "Build kdump crash kernel (EXPERIMENTAL)"
|
|
|
|
depends on EXPERIMENTAL
|
|
|
|
help
|
|
|
|
Generate crash dump after being started by kexec. This should
|
|
|
|
be normally only set in special crash dump kernels which are
|
|
|
|
loaded in the main kernel with kexec-tools into a specially
|
|
|
|
reserved region and then later executed after a crash by
|
|
|
|
kdump/kexec. The crash dump kernel must be compiled to a
|
|
|
|
memory address not used by the main kernel
|
|
|
|
|
|
|
|
For more details see Documentation/kdump/kdump.txt
|
|
|
|
|
2010-07-05 20:56:50 +07:00
|
|
|
config AUTO_ZRELADDR
|
|
|
|
bool "Auto calculation of the decompressed kernel image address"
|
|
|
|
depends on !ZBOOT_ROM && !ARCH_U300
|
|
|
|
help
|
|
|
|
ZRELADDR is the physical address where the decompressed kernel
|
|
|
|
image will be placed. If AUTO_ZRELADDR is selected, the address
|
|
|
|
will be determined at run-time by masking the current IP with
|
|
|
|
0xf8000000. This assumes the zImage being placed in the first 128MB
|
|
|
|
from start of memory.
|
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
endmenu
|
|
|
|
|
2008-08-18 23:26:00 +07:00
|
|
|
menu "CPU Power Management"
|
2005-04-17 05:20:36 +07:00
|
|
|
|
2009-07-31 05:23:24 +07:00
|
|
|
if ARCH_HAS_CPUFREQ
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
source "drivers/cpufreq/Kconfig"
|
|
|
|
|
2010-10-21 20:18:59 +07:00
|
|
|
config CPU_FREQ_IMX
|
|
|
|
tristate "CPUfreq driver for i.MX CPUs"
|
|
|
|
depends on ARCH_MXC && CPU_FREQ
|
|
|
|
help
|
|
|
|
This enables the CPUfreq driver for i.MX CPUs.
|
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
config CPU_FREQ_SA1100
|
|
|
|
bool
|
|
|
|
|
|
|
|
config CPU_FREQ_SA1110
|
|
|
|
bool
|
|
|
|
|
|
|
|
config CPU_FREQ_INTEGRATOR
|
|
|
|
tristate "CPUfreq driver for ARM Integrator CPUs"
|
|
|
|
depends on ARCH_INTEGRATOR && CPU_FREQ
|
|
|
|
default y
|
|
|
|
help
|
|
|
|
This enables the CPUfreq driver for ARM Integrator CPUs.
|
|
|
|
|
|
|
|
For details, take a look at <file:Documentation/cpu-freq>.
|
|
|
|
|
|
|
|
If in doubt, say Y.
|
|
|
|
|
2007-12-14 20:30:14 +07:00
|
|
|
config CPU_FREQ_PXA
|
|
|
|
bool
|
|
|
|
depends on CPU_FREQ && ARCH_PXA && PXA25x
|
|
|
|
default y
|
2011-10-02 03:03:51 +07:00
|
|
|
select CPU_FREQ_TABLE
|
2007-12-14 20:30:14 +07:00
|
|
|
select CPU_FREQ_DEFAULT_GOV_USERSPACE
|
|
|
|
|
2009-07-31 05:23:25 +07:00
|
|
|
config CPU_FREQ_S3C
|
|
|
|
bool
|
|
|
|
help
|
|
|
|
Internal configuration node for common cpufreq on Samsung SoC
|
|
|
|
|
|
|
|
config CPU_FREQ_S3C24XX
|
2010-12-06 06:06:22 +07:00
|
|
|
bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
|
2012-02-03 12:29:23 +07:00
|
|
|
depends on ARCH_S3C24XX && CPU_FREQ && EXPERIMENTAL
|
2009-07-31 05:23:25 +07:00
|
|
|
select CPU_FREQ_S3C
|
|
|
|
help
|
|
|
|
This enables the CPUfreq driver for the Samsung S3C24XX family
|
|
|
|
of CPUs.
|
|
|
|
|
|
|
|
For details, take a look at <file:Documentation/cpu-freq>.
|
|
|
|
|
|
|
|
If in doubt, say N.
|
|
|
|
|
|
|
|
config CPU_FREQ_S3C24XX_PLL
|
2010-12-06 06:06:22 +07:00
|
|
|
bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
|
2009-07-31 05:23:25 +07:00
|
|
|
depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
|
|
|
|
help
|
|
|
|
Compile in support for changing the PLL frequency from the
|
|
|
|
S3C24XX series CPUfreq driver. The PLL takes time to settle
|
|
|
|
after a frequency change, so by default it is not enabled.
|
|
|
|
|
|
|
|
This also means that the PLL tables for the selected CPU(s) will
|
|
|
|
be built which may increase the size of the kernel image.
|
|
|
|
|
|
|
|
config CPU_FREQ_S3C24XX_DEBUG
|
|
|
|
bool "Debug CPUfreq Samsung driver core"
|
|
|
|
depends on CPU_FREQ_S3C24XX
|
|
|
|
help
|
|
|
|
Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
|
|
|
|
|
|
|
|
config CPU_FREQ_S3C24XX_IODEBUG
|
|
|
|
bool "Debug CPUfreq Samsung driver IO timing"
|
|
|
|
depends on CPU_FREQ_S3C24XX
|
|
|
|
help
|
|
|
|
Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
|
|
|
|
|
2009-07-31 05:23:42 +07:00
|
|
|
config CPU_FREQ_S3C24XX_DEBUGFS
|
|
|
|
bool "Export debugfs for CPUFreq"
|
|
|
|
depends on CPU_FREQ_S3C24XX && DEBUG_FS
|
|
|
|
help
|
|
|
|
Export status information via debugfs.
|
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
endif
|
|
|
|
|
2008-08-18 23:26:00 +07:00
|
|
|
source "drivers/cpuidle/Kconfig"
|
|
|
|
|
|
|
|
endmenu
|
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
menu "Floating point emulation"
|
|
|
|
|
|
|
|
comment "At least one emulation must be selected"
|
|
|
|
|
|
|
|
config FPE_NWFPE
|
|
|
|
bool "NWFPE math emulation"
|
2010-12-14 03:56:03 +07:00
|
|
|
depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
|
2005-04-17 05:20:36 +07:00
|
|
|
---help---
|
|
|
|
Say Y to include the NWFPE floating point emulator in the kernel.
|
|
|
|
This is necessary to run most binaries. Linux does not currently
|
|
|
|
support floating point hardware so you need to say Y here even if
|
|
|
|
your machine has an FPA or floating point co-processor podule.
|
|
|
|
|
|
|
|
You may say N here if you are going to load the Acorn FPEmulator
|
|
|
|
early in the bootup.
|
|
|
|
|
|
|
|
config FPE_NWFPE_XP
|
|
|
|
bool "Support extended precision"
|
2005-11-08 04:12:08 +07:00
|
|
|
depends on FPE_NWFPE
|
2005-04-17 05:20:36 +07:00
|
|
|
help
|
|
|
|
Say Y to include 80-bit support in the kernel floating-point
|
|
|
|
emulator. Otherwise, only 32 and 64-bit support is compiled in.
|
|
|
|
Note that gcc does not generate 80-bit operations by default,
|
|
|
|
so in most cases this option only enlarges the size of the
|
|
|
|
floating point emulator without any good reason.
|
|
|
|
|
|
|
|
You almost surely want to say N here.
|
|
|
|
|
|
|
|
config FPE_FASTFPE
|
|
|
|
bool "FastFPE math emulation (EXPERIMENTAL)"
|
2006-01-14 23:36:50 +07:00
|
|
|
depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
|
2005-04-17 05:20:36 +07:00
|
|
|
---help---
|
|
|
|
Say Y here to include the FAST floating point emulator in the kernel.
|
|
|
|
This is an experimental much faster emulator which now also has full
|
|
|
|
precision for the mantissa. It does not support any exceptions.
|
|
|
|
It is very simple, and approximately 3-6 times faster than NWFPE.
|
|
|
|
|
|
|
|
It should be sufficient for most programs. It may be not suitable
|
|
|
|
for scientific calculations, but you have to check this for yourself.
|
|
|
|
If you do not feel you need a faster FP emulation you should better
|
|
|
|
choose NWFPE.
|
|
|
|
|
|
|
|
config VFP
|
|
|
|
bool "VFP-format floating point maths"
|
2011-01-17 22:08:32 +07:00
|
|
|
depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
|
2005-04-17 05:20:36 +07:00
|
|
|
help
|
|
|
|
Say Y to include VFP support code in the kernel. This is needed
|
|
|
|
if your hardware includes a VFP unit.
|
|
|
|
|
|
|
|
Please see <file:Documentation/arm/VFP/release-notes.txt> for
|
|
|
|
release notes and additional status information.
|
|
|
|
|
|
|
|
Say N if your target does not have VFP hardware.
|
|
|
|
|
2007-09-25 21:22:24 +07:00
|
|
|
config VFPv3
|
|
|
|
bool
|
|
|
|
depends on VFP
|
|
|
|
default y if CPU_V7
|
|
|
|
|
2008-01-11 01:16:17 +07:00
|
|
|
config NEON
|
|
|
|
bool "Advanced SIMD (NEON) Extension support"
|
|
|
|
depends on VFPv3 && CPU_V7
|
|
|
|
help
|
|
|
|
Say Y to include support code for NEON, the ARMv7 Advanced SIMD
|
|
|
|
Extension.
|
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
endmenu
|
|
|
|
|
|
|
|
menu "Userspace binary formats"
|
|
|
|
|
|
|
|
source "fs/Kconfig.binfmt"
|
|
|
|
|
|
|
|
config ARTHUR
|
|
|
|
tristate "RISC OS personality"
|
2006-01-14 23:33:50 +07:00
|
|
|
depends on !AEABI
|
2005-04-17 05:20:36 +07:00
|
|
|
help
|
|
|
|
Say Y here to include the kernel code necessary if you want to run
|
|
|
|
Acorn RISC OS/Arthur binaries under Linux. This code is still very
|
|
|
|
experimental; if this sounds frightening, say N and sleep in peace.
|
|
|
|
You can also say M here to compile this support as a module (which
|
|
|
|
will be called arthur).
|
|
|
|
|
|
|
|
endmenu
|
|
|
|
|
|
|
|
menu "Power management options"
|
|
|
|
|
2005-11-15 18:31:41 +07:00
|
|
|
source "kernel/power/Kconfig"
|
2005-04-17 05:20:36 +07:00
|
|
|
|
2007-12-08 08:14:00 +07:00
|
|
|
config ARCH_SUSPEND_POSSIBLE
|
2011-10-04 18:30:22 +07:00
|
|
|
depends on !ARCH_S5PC100
|
2011-04-02 16:15:28 +07:00
|
|
|
depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
|
|
|
|
CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE
|
2007-12-08 08:14:00 +07:00
|
|
|
def_bool y
|
|
|
|
|
2011-10-02 02:09:39 +07:00
|
|
|
config ARM_CPU_SUSPEND
|
|
|
|
def_bool PM_SLEEP
|
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
endmenu
|
|
|
|
|
2005-07-12 11:03:49 +07:00
|
|
|
source "net/Kconfig"
|
|
|
|
|
2009-08-14 02:09:21 +07:00
|
|
|
source "drivers/Kconfig"
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
source "fs/Kconfig"
|
|
|
|
|
|
|
|
source "arch/arm/Kconfig.debug"
|
|
|
|
|
|
|
|
source "security/Kconfig"
|
|
|
|
|
|
|
|
source "crypto/Kconfig"
|
|
|
|
|
|
|
|
source "lib/Kconfig"
|