2013-07-17 15:07:10 +07:00
|
|
|
/*
|
|
|
|
* Copyright 2013 Maxime Ripard
|
|
|
|
*
|
|
|
|
* Maxime Ripard <maxime.ripard@free-electrons.com>
|
|
|
|
*
|
2014-09-03 00:25:26 +07:00
|
|
|
* This file is dual-licensed: you can use it either under the terms
|
|
|
|
* of the GPL or the X11 license, at your option. Note that this dual
|
|
|
|
* licensing only applies to this file, and not this project as a
|
|
|
|
* whole.
|
2013-07-17 15:07:10 +07:00
|
|
|
*
|
2014-10-17 16:38:23 +07:00
|
|
|
* a) This file is free software; you can redistribute it and/or
|
2014-09-03 00:25:26 +07:00
|
|
|
* modify it under the terms of the GNU General Public License as
|
|
|
|
* published by the Free Software Foundation; either version 2 of the
|
|
|
|
* License, or (at your option) any later version.
|
|
|
|
*
|
2014-10-17 16:38:23 +07:00
|
|
|
* This file is distributed in the hope that it will be useful,
|
2014-09-03 00:25:26 +07:00
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* Or, alternatively,
|
|
|
|
*
|
|
|
|
* b) Permission is hereby granted, free of charge, to any person
|
|
|
|
* obtaining a copy of this software and associated documentation
|
|
|
|
* files (the "Software"), to deal in the Software without
|
|
|
|
* restriction, including without limitation the rights to use,
|
|
|
|
* copy, modify, merge, publish, distribute, sublicense, and/or
|
|
|
|
* sell copies of the Software, and to permit persons to whom the
|
|
|
|
* Software is furnished to do so, subject to the following
|
|
|
|
* conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice shall be
|
|
|
|
* included in all copies or substantial portions of the Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
|
|
|
|
* EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
|
|
|
|
* OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
|
|
|
|
* NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
|
|
|
|
* HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
|
|
|
|
* WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
|
|
|
|
* FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
|
|
|
|
* OTHER DEALINGS IN THE SOFTWARE.
|
2013-07-17 15:07:10 +07:00
|
|
|
*/
|
|
|
|
|
2014-12-17 04:59:58 +07:00
|
|
|
#include <dt-bindings/interrupt-controller/arm-gic.h>
|
2015-01-12 11:34:03 +07:00
|
|
|
#include <dt-bindings/thermal/thermal.h>
|
2014-12-17 04:59:56 +07:00
|
|
|
#include <dt-bindings/dma/sun4i-a10.h>
|
2018-02-01 02:31:26 +07:00
|
|
|
#include <dt-bindings/clock/sun7i-a20-ccu.h>
|
2017-08-24 00:23:32 +07:00
|
|
|
#include <dt-bindings/reset/sun4i-a10-ccu.h>
|
2013-07-17 15:07:10 +07:00
|
|
|
|
|
|
|
/ {
|
|
|
|
interrupt-parent = <&gic>;
|
2018-11-21 15:39:24 +07:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
2013-07-17 15:07:10 +07:00
|
|
|
|
2013-11-17 01:17:29 +07:00
|
|
|
aliases {
|
2014-02-10 17:35:54 +07:00
|
|
|
ethernet0 = &gmac;
|
2013-11-17 01:17:29 +07:00
|
|
|
};
|
|
|
|
|
2014-11-14 22:34:37 +07:00
|
|
|
chosen {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
ranges;
|
|
|
|
|
2018-11-21 16:39:42 +07:00
|
|
|
framebuffer-lcd0-hdmi {
|
2015-05-03 16:53:07 +07:00
|
|
|
compatible = "allwinner,simple-framebuffer",
|
|
|
|
"simple-framebuffer";
|
2014-11-18 18:07:13 +07:00
|
|
|
allwinner,pipeline = "de_be0-lcd0-hdmi";
|
2017-08-24 00:23:32 +07:00
|
|
|
clocks = <&ccu CLK_AHB_LCD0>, <&ccu CLK_AHB_HDMI0>,
|
|
|
|
<&ccu CLK_AHB_DE_BE0>, <&ccu CLK_DE_BE0>,
|
|
|
|
<&ccu CLK_TCON0_CH1>, <&ccu CLK_DRAM_DE_BE0>,
|
|
|
|
<&ccu CLK_HDMI>;
|
2014-11-14 22:34:37 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
2015-01-19 20:05:12 +07:00
|
|
|
|
2018-11-21 16:39:42 +07:00
|
|
|
framebuffer-lcd0 {
|
2015-01-19 20:05:12 +07:00
|
|
|
compatible = "allwinner,simple-framebuffer",
|
|
|
|
"simple-framebuffer";
|
|
|
|
allwinner,pipeline = "de_be0-lcd0";
|
2017-08-24 00:23:32 +07:00
|
|
|
clocks = <&ccu CLK_AHB_LCD0>, <&ccu CLK_AHB_DE_BE0>,
|
|
|
|
<&ccu CLK_DE_BE0>, <&ccu CLK_TCON0_CH0>,
|
|
|
|
<&ccu CLK_DRAM_DE_BE0>;
|
2015-01-19 20:05:12 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2018-11-21 16:39:42 +07:00
|
|
|
framebuffer-lcd0-tve0 {
|
2015-01-19 20:05:12 +07:00
|
|
|
compatible = "allwinner,simple-framebuffer",
|
|
|
|
"simple-framebuffer";
|
|
|
|
allwinner,pipeline = "de_be0-lcd0-tve0";
|
2017-08-24 00:23:32 +07:00
|
|
|
clocks = <&ccu CLK_AHB_TVE0>, <&ccu CLK_AHB_LCD0>,
|
|
|
|
<&ccu CLK_AHB_DE_BE0>,
|
|
|
|
<&ccu CLK_DE_BE0>, <&ccu CLK_TCON0_CH1>,
|
|
|
|
<&ccu CLK_DRAM_TVE0>, <&ccu CLK_DRAM_DE_BE0>;
|
2015-01-19 20:05:12 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
2014-11-14 22:34:37 +07:00
|
|
|
};
|
|
|
|
|
2013-07-17 15:07:10 +07:00
|
|
|
cpus {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
|
2015-01-06 09:35:16 +07:00
|
|
|
cpu0: cpu@0 {
|
2013-07-17 15:07:10 +07:00
|
|
|
compatible = "arm,cortex-a7";
|
|
|
|
device_type = "cpu";
|
|
|
|
reg = <0>;
|
2017-08-24 00:23:32 +07:00
|
|
|
clocks = <&ccu CLK_CPU>;
|
2015-01-06 09:35:16 +07:00
|
|
|
clock-latency = <244144>; /* 8 32k periods */
|
|
|
|
operating-points = <
|
2015-05-03 16:54:35 +07:00
|
|
|
/* kHz uV */
|
|
|
|
960000 1400000
|
|
|
|
912000 1400000
|
|
|
|
864000 1300000
|
|
|
|
720000 1200000
|
|
|
|
528000 1100000
|
|
|
|
312000 1000000
|
2015-08-05 04:08:01 +07:00
|
|
|
144000 1000000
|
2015-01-06 09:35:16 +07:00
|
|
|
>;
|
|
|
|
#cooling-cells = <2>;
|
2013-07-17 15:07:10 +07:00
|
|
|
};
|
|
|
|
|
2018-11-16 17:01:14 +07:00
|
|
|
cpu1: cpu@1 {
|
2013-07-17 15:07:10 +07:00
|
|
|
compatible = "arm,cortex-a7";
|
|
|
|
device_type = "cpu";
|
|
|
|
reg = <1>;
|
2018-06-05 11:47:49 +07:00
|
|
|
clocks = <&ccu CLK_CPU>;
|
|
|
|
clock-latency = <244144>; /* 8 32k periods */
|
|
|
|
operating-points = <
|
|
|
|
/* kHz uV */
|
|
|
|
960000 1400000
|
|
|
|
912000 1400000
|
|
|
|
864000 1300000
|
|
|
|
720000 1200000
|
|
|
|
528000 1100000
|
|
|
|
312000 1000000
|
|
|
|
144000 1000000
|
|
|
|
>;
|
|
|
|
#cooling-cells = <2>;
|
2013-07-17 15:07:10 +07:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2015-01-12 11:34:03 +07:00
|
|
|
thermal-zones {
|
|
|
|
cpu_thermal {
|
|
|
|
/* milliseconds */
|
|
|
|
polling-delay-passive = <250>;
|
|
|
|
polling-delay = <1000>;
|
|
|
|
thermal-sensors = <&rtp>;
|
|
|
|
|
|
|
|
cooling-maps {
|
|
|
|
map0 {
|
|
|
|
trip = <&cpu_alert0>;
|
2018-11-16 17:01:14 +07:00
|
|
|
cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
|
|
|
<&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
|
2015-01-12 11:34:03 +07:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
trips {
|
|
|
|
cpu_alert0: cpu_alert0 {
|
|
|
|
/* milliCelsius */
|
|
|
|
temperature = <75000>;
|
|
|
|
hysteresis = <2000>;
|
|
|
|
type = "passive";
|
|
|
|
};
|
|
|
|
|
|
|
|
cpu_crit: cpu_crit {
|
|
|
|
/* milliCelsius */
|
|
|
|
temperature = <100000>;
|
|
|
|
hysteresis = <2000>;
|
|
|
|
type = "critical";
|
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2018-09-07 05:24:40 +07:00
|
|
|
reserved-memory {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
ranges;
|
|
|
|
|
|
|
|
/* Address must be kept in the lower 256 MiBs of DRAM for VE. */
|
2018-11-07 21:30:17 +07:00
|
|
|
default-pool {
|
2018-09-07 05:24:40 +07:00
|
|
|
compatible = "shared-dma-pool";
|
|
|
|
size = <0x6000000>;
|
|
|
|
alloc-ranges = <0x4a000000 0x6000000>;
|
|
|
|
reusable;
|
|
|
|
linux,cma-default;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2014-02-18 21:04:44 +07:00
|
|
|
timer {
|
|
|
|
compatible = "arm,armv7-timer";
|
2014-12-17 04:59:58 +07:00
|
|
|
interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
|
|
|
|
<GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
|
|
|
|
<GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
|
|
|
|
<GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
|
2014-02-18 21:04:44 +07:00
|
|
|
};
|
|
|
|
|
2014-04-18 02:54:41 +07:00
|
|
|
pmu {
|
|
|
|
compatible = "arm,cortex-a7-pmu", "arm,cortex-a15-pmu";
|
2014-12-17 04:59:58 +07:00
|
|
|
interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>;
|
2014-04-18 02:54:41 +07:00
|
|
|
};
|
|
|
|
|
2013-07-17 15:07:10 +07:00
|
|
|
clocks {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
ranges;
|
|
|
|
|
2018-11-21 20:03:42 +07:00
|
|
|
osc24M: clk-24M {
|
2013-07-17 15:07:10 +07:00
|
|
|
#clock-cells = <0>;
|
2017-08-24 00:23:32 +07:00
|
|
|
compatible = "fixed-clock";
|
2013-07-17 15:07:10 +07:00
|
|
|
clock-frequency = <24000000>;
|
2014-02-03 08:51:44 +07:00
|
|
|
clock-output-names = "osc24M";
|
2013-07-17 15:07:10 +07:00
|
|
|
};
|
|
|
|
|
2018-11-21 20:03:42 +07:00
|
|
|
osc32k: clk-32k {
|
2013-07-17 15:07:10 +07:00
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "fixed-clock";
|
|
|
|
clock-frequency = <32768>;
|
2014-01-01 09:30:47 +07:00
|
|
|
clock-output-names = "osc32k";
|
2013-07-17 15:07:10 +07:00
|
|
|
};
|
2013-07-26 02:12:52 +07:00
|
|
|
|
2014-02-10 17:35:48 +07:00
|
|
|
/*
|
2015-05-03 16:53:07 +07:00
|
|
|
* The following two are dummy clocks, placeholders
|
|
|
|
* used in the gmac_tx clock. The gmac driver will
|
|
|
|
* choose one parent depending on the PHY interface
|
|
|
|
* mode, using clk_set_rate auto-reparenting.
|
|
|
|
*
|
|
|
|
* The actual TX clock rate is not controlled by the
|
|
|
|
* gmac_tx clock.
|
2014-02-10 17:35:48 +07:00
|
|
|
*/
|
2018-11-21 20:03:42 +07:00
|
|
|
mii_phy_tx_clk: clk-mii-phy-tx {
|
2014-02-10 17:35:48 +07:00
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "fixed-clock";
|
|
|
|
clock-frequency = <25000000>;
|
|
|
|
clock-output-names = "mii_phy_tx";
|
|
|
|
};
|
|
|
|
|
2018-11-21 20:03:42 +07:00
|
|
|
gmac_int_tx_clk: clk-gmac-int-tx {
|
2014-02-10 17:35:48 +07:00
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "fixed-clock";
|
|
|
|
clock-frequency = <125000000>;
|
|
|
|
clock-output-names = "gmac_int_tx";
|
|
|
|
};
|
|
|
|
|
2017-10-14 00:54:51 +07:00
|
|
|
gmac_tx_clk: clk@1c20164 {
|
2014-02-10 17:35:48 +07:00
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "allwinner,sun7i-a20-gmac-clk";
|
|
|
|
reg = <0x01c20164 0x4>;
|
|
|
|
clocks = <&mii_phy_tx_clk>, <&gmac_int_tx_clk>;
|
|
|
|
clock-output-names = "gmac_tx";
|
|
|
|
};
|
2013-07-17 15:07:10 +07:00
|
|
|
};
|
2014-02-10 17:35:48 +07:00
|
|
|
|
2014-01-01 09:30:48 +07:00
|
|
|
|
2017-10-17 19:18:06 +07:00
|
|
|
de: display-engine {
|
|
|
|
compatible = "allwinner,sun7i-a20-display-engine";
|
|
|
|
allwinner,pipelines = <&fe0>, <&fe1>;
|
|
|
|
status = "disabled";
|
2013-07-17 15:07:10 +07:00
|
|
|
};
|
|
|
|
|
2018-11-21 15:40:48 +07:00
|
|
|
soc {
|
2013-07-17 15:07:10 +07:00
|
|
|
compatible = "simple-bus";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
ranges;
|
|
|
|
|
2018-07-10 15:01:02 +07:00
|
|
|
system-control@1c00000 {
|
|
|
|
compatible = "allwinner,sun7i-a20-system-control",
|
|
|
|
"allwinner,sun4i-a10-system-control";
|
2015-03-26 21:53:44 +07:00
|
|
|
reg = <0x01c00000 0x30>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
ranges;
|
|
|
|
|
2017-10-14 00:54:51 +07:00
|
|
|
sram_a: sram@0 {
|
2015-03-26 21:53:44 +07:00
|
|
|
compatible = "mmio-sram";
|
|
|
|
reg = <0x00000000 0xc000>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
ranges = <0 0x00000000 0xc000>;
|
|
|
|
|
|
|
|
emac_sram: sram-section@8000 {
|
2018-07-10 15:01:02 +07:00
|
|
|
compatible = "allwinner,sun7i-a20-sram-a3-a4",
|
|
|
|
"allwinner,sun4i-a10-sram-a3-a4";
|
2015-03-26 21:53:44 +07:00
|
|
|
reg = <0x8000 0x4000>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2017-10-14 00:54:51 +07:00
|
|
|
sram_d: sram@10000 {
|
2015-03-26 21:53:44 +07:00
|
|
|
compatible = "mmio-sram";
|
|
|
|
reg = <0x00010000 0x1000>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
ranges = <0 0x00010000 0x1000>;
|
|
|
|
|
2017-10-14 00:54:51 +07:00
|
|
|
otg_sram: sram-section@0 {
|
2018-07-10 15:01:02 +07:00
|
|
|
compatible = "allwinner,sun7i-a20-sram-d",
|
|
|
|
"allwinner,sun4i-a10-sram-d";
|
2015-03-26 21:53:44 +07:00
|
|
|
reg = <0x0000 0x1000>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
};
|
2018-07-10 15:01:04 +07:00
|
|
|
|
|
|
|
sram_c: sram@1d00000 {
|
|
|
|
compatible = "mmio-sram";
|
|
|
|
reg = <0x01d00000 0xd0000>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
ranges = <0 0x01d00000 0xd0000>;
|
|
|
|
|
|
|
|
ve_sram: sram-section@0 {
|
|
|
|
compatible = "allwinner,sun7i-a20-sram-c1",
|
|
|
|
"allwinner,sun4i-a10-sram-c1";
|
|
|
|
reg = <0x000000 0x80000>;
|
|
|
|
};
|
|
|
|
};
|
2015-03-26 21:53:44 +07:00
|
|
|
};
|
|
|
|
|
2017-10-14 00:54:51 +07:00
|
|
|
nmi_intc: interrupt-controller@1c00030 {
|
2014-03-20 02:21:18 +07:00
|
|
|
compatible = "allwinner,sun7i-a20-sc-nmi";
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
reg = <0x01c00030 0x0c>;
|
2014-12-17 04:59:58 +07:00
|
|
|
interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>;
|
2014-03-20 02:21:18 +07:00
|
|
|
};
|
|
|
|
|
2017-10-14 00:54:51 +07:00
|
|
|
dma: dma-controller@1c02000 {
|
2014-08-05 03:09:59 +07:00
|
|
|
compatible = "allwinner,sun4i-a10-dma";
|
|
|
|
reg = <0x01c02000 0x1000>;
|
2014-12-17 04:59:58 +07:00
|
|
|
interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>;
|
2017-08-24 00:23:32 +07:00
|
|
|
clocks = <&ccu CLK_AHB_DMA>;
|
2014-08-05 03:09:59 +07:00
|
|
|
#dma-cells = <2>;
|
|
|
|
};
|
|
|
|
|
2017-10-14 00:54:51 +07:00
|
|
|
nfc: nand@1c03000 {
|
2016-06-14 18:17:38 +07:00
|
|
|
compatible = "allwinner,sun4i-a10-nand";
|
|
|
|
reg = <0x01c03000 0x1000>;
|
|
|
|
interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
|
2017-08-24 00:23:32 +07:00
|
|
|
clocks = <&ccu CLK_AHB_NAND>, <&ccu CLK_NAND>;
|
2016-06-14 18:17:38 +07:00
|
|
|
clock-names = "ahb", "mod";
|
|
|
|
dmas = <&dma SUN4I_DMA_DEDICATED 3>;
|
|
|
|
dma-names = "rxtx";
|
|
|
|
status = "disabled";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
};
|
|
|
|
|
2017-10-14 00:54:51 +07:00
|
|
|
spi0: spi@1c05000 {
|
2014-02-23 04:35:54 +07:00
|
|
|
compatible = "allwinner,sun4i-a10-spi";
|
|
|
|
reg = <0x01c05000 0x1000>;
|
2014-12-17 04:59:58 +07:00
|
|
|
interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
|
2017-08-24 00:23:32 +07:00
|
|
|
clocks = <&ccu CLK_AHB_SPI0>, <&ccu CLK_SPI0>;
|
2014-02-23 04:35:54 +07:00
|
|
|
clock-names = "ahb", "mod";
|
2014-12-17 04:59:56 +07:00
|
|
|
dmas = <&dma SUN4I_DMA_DEDICATED 27>,
|
|
|
|
<&dma SUN4I_DMA_DEDICATED 26>;
|
2014-08-05 03:10:02 +07:00
|
|
|
dma-names = "rx", "tx";
|
2014-02-23 04:35:54 +07:00
|
|
|
status = "disabled";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2016-12-27 17:28:07 +07:00
|
|
|
num-cs = <4>;
|
2014-02-23 04:35:54 +07:00
|
|
|
};
|
|
|
|
|
2017-10-14 00:54:51 +07:00
|
|
|
spi1: spi@1c06000 {
|
2014-02-23 04:35:54 +07:00
|
|
|
compatible = "allwinner,sun4i-a10-spi";
|
|
|
|
reg = <0x01c06000 0x1000>;
|
2014-12-17 04:59:58 +07:00
|
|
|
interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
|
2017-08-24 00:23:32 +07:00
|
|
|
clocks = <&ccu CLK_AHB_SPI1>, <&ccu CLK_SPI1>;
|
2014-02-23 04:35:54 +07:00
|
|
|
clock-names = "ahb", "mod";
|
2014-12-17 04:59:56 +07:00
|
|
|
dmas = <&dma SUN4I_DMA_DEDICATED 9>,
|
|
|
|
<&dma SUN4I_DMA_DEDICATED 8>;
|
2014-08-05 03:10:02 +07:00
|
|
|
dma-names = "rx", "tx";
|
2014-02-23 04:35:54 +07:00
|
|
|
status = "disabled";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2016-12-27 17:28:07 +07:00
|
|
|
num-cs = <1>;
|
2014-02-23 04:35:54 +07:00
|
|
|
};
|
|
|
|
|
2017-10-14 00:54:51 +07:00
|
|
|
emac: ethernet@1c0b000 {
|
2014-02-02 20:49:13 +07:00
|
|
|
compatible = "allwinner,sun4i-a10-emac";
|
2013-09-11 16:10:06 +07:00
|
|
|
reg = <0x01c0b000 0x1000>;
|
2014-12-17 04:59:58 +07:00
|
|
|
interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>;
|
2017-08-24 00:23:32 +07:00
|
|
|
clocks = <&ccu CLK_AHB_EMAC>;
|
2015-03-26 21:53:44 +07:00
|
|
|
allwinner,sram = <&emac_sram 1>;
|
2013-09-11 16:10:06 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2017-10-14 00:54:51 +07:00
|
|
|
mdio: mdio@1c0b080 {
|
2014-02-02 20:49:13 +07:00
|
|
|
compatible = "allwinner,sun4i-a10-mdio";
|
2013-09-11 16:10:06 +07:00
|
|
|
reg = <0x01c0b080 0x14>;
|
|
|
|
status = "disabled";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
};
|
|
|
|
|
2017-10-17 19:18:06 +07:00
|
|
|
tcon0: lcd-controller@1c0c000 {
|
|
|
|
compatible = "allwinner,sun7i-a20-tcon";
|
|
|
|
reg = <0x01c0c000 0x1000>;
|
|
|
|
interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
resets = <&ccu RST_TCON0>;
|
|
|
|
reset-names = "lcd";
|
|
|
|
clocks = <&ccu CLK_AHB_LCD0>,
|
|
|
|
<&ccu CLK_TCON0_CH0>,
|
|
|
|
<&ccu CLK_TCON0_CH1>;
|
|
|
|
clock-names = "ahb",
|
|
|
|
"tcon-ch0",
|
|
|
|
"tcon-ch1";
|
|
|
|
clock-output-names = "tcon0-pixel-clock";
|
|
|
|
dmas = <&dma SUN4I_DMA_DEDICATED 14>;
|
|
|
|
|
|
|
|
ports {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
|
|
|
|
tcon0_in: port@0 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
reg = <0>;
|
|
|
|
|
|
|
|
tcon0_in_be0: endpoint@0 {
|
|
|
|
reg = <0>;
|
|
|
|
remote-endpoint = <&be0_out_tcon0>;
|
|
|
|
};
|
|
|
|
|
|
|
|
tcon0_in_be1: endpoint@1 {
|
|
|
|
reg = <1>;
|
|
|
|
remote-endpoint = <&be1_out_tcon0>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
tcon0_out: port@1 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
reg = <1>;
|
|
|
|
|
|
|
|
tcon0_out_hdmi: endpoint@1 {
|
|
|
|
reg = <1>;
|
|
|
|
remote-endpoint = <&hdmi_in_tcon0>;
|
|
|
|
allwinner,tcon-channel = <1>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
tcon1: lcd-controller@1c0d000 {
|
|
|
|
compatible = "allwinner,sun7i-a20-tcon";
|
|
|
|
reg = <0x01c0d000 0x1000>;
|
|
|
|
interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
resets = <&ccu RST_TCON1>;
|
|
|
|
reset-names = "lcd";
|
|
|
|
clocks = <&ccu CLK_AHB_LCD1>,
|
|
|
|
<&ccu CLK_TCON1_CH0>,
|
|
|
|
<&ccu CLK_TCON1_CH1>;
|
|
|
|
clock-names = "ahb",
|
|
|
|
"tcon-ch0",
|
|
|
|
"tcon-ch1";
|
|
|
|
clock-output-names = "tcon1-pixel-clock";
|
|
|
|
dmas = <&dma SUN4I_DMA_DEDICATED 15>;
|
|
|
|
|
|
|
|
ports {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
|
|
|
|
tcon1_in: port@0 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
reg = <0>;
|
|
|
|
|
|
|
|
tcon1_in_be0: endpoint@0 {
|
|
|
|
reg = <0>;
|
|
|
|
remote-endpoint = <&be0_out_tcon1>;
|
|
|
|
};
|
|
|
|
|
|
|
|
tcon1_in_be1: endpoint@1 {
|
|
|
|
reg = <1>;
|
|
|
|
remote-endpoint = <&be1_out_tcon1>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
tcon1_out: port@1 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
reg = <1>;
|
|
|
|
|
|
|
|
tcon1_out_hdmi: endpoint@1 {
|
|
|
|
reg = <1>;
|
|
|
|
remote-endpoint = <&hdmi_in_tcon1>;
|
|
|
|
allwinner,tcon-channel = <1>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2018-09-07 05:24:40 +07:00
|
|
|
video-codec@1c0e000 {
|
|
|
|
compatible = "allwinner,sun7i-a20-video-engine";
|
|
|
|
reg = <0x01c0e000 0x1000>;
|
|
|
|
clocks = <&ccu CLK_AHB_VE>, <&ccu CLK_VE>,
|
|
|
|
<&ccu CLK_DRAM_VE>;
|
|
|
|
clock-names = "ahb", "mod", "ram";
|
|
|
|
resets = <&ccu RST_VE>;
|
|
|
|
interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
allwinner,sram = <&ve_sram 1>;
|
|
|
|
};
|
|
|
|
|
2017-10-14 00:54:51 +07:00
|
|
|
mmc0: mmc@1c0f000 {
|
2016-07-30 21:25:48 +07:00
|
|
|
compatible = "allwinner,sun7i-a20-mmc";
|
2014-05-02 22:57:26 +07:00
|
|
|
reg = <0x01c0f000 0x1000>;
|
2017-08-24 00:23:32 +07:00
|
|
|
clocks = <&ccu CLK_AHB_MMC0>,
|
|
|
|
<&ccu CLK_MMC0>,
|
|
|
|
<&ccu CLK_MMC0_OUTPUT>,
|
|
|
|
<&ccu CLK_MMC0_SAMPLE>;
|
2014-07-12 00:39:06 +07:00
|
|
|
clock-names = "ahb",
|
|
|
|
"mmc",
|
|
|
|
"output",
|
|
|
|
"sample";
|
2014-12-17 04:59:58 +07:00
|
|
|
interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
|
2018-11-21 04:03:28 +07:00
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&mmc0_pins>;
|
2014-05-02 22:57:26 +07:00
|
|
|
status = "disabled";
|
2015-03-10 22:27:09 +07:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2014-05-02 22:57:26 +07:00
|
|
|
};
|
|
|
|
|
2017-10-14 00:54:51 +07:00
|
|
|
mmc1: mmc@1c10000 {
|
2016-07-30 21:25:48 +07:00
|
|
|
compatible = "allwinner,sun7i-a20-mmc";
|
2014-05-02 22:57:26 +07:00
|
|
|
reg = <0x01c10000 0x1000>;
|
2017-08-24 00:23:32 +07:00
|
|
|
clocks = <&ccu CLK_AHB_MMC1>,
|
|
|
|
<&ccu CLK_MMC1>,
|
|
|
|
<&ccu CLK_MMC1_OUTPUT>,
|
|
|
|
<&ccu CLK_MMC1_SAMPLE>;
|
2014-07-12 00:39:06 +07:00
|
|
|
clock-names = "ahb",
|
|
|
|
"mmc",
|
|
|
|
"output",
|
|
|
|
"sample";
|
2014-12-17 04:59:58 +07:00
|
|
|
interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
|
2014-05-02 22:57:26 +07:00
|
|
|
status = "disabled";
|
2015-03-10 22:27:09 +07:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2014-05-02 22:57:26 +07:00
|
|
|
};
|
|
|
|
|
2017-10-14 00:54:51 +07:00
|
|
|
mmc2: mmc@1c11000 {
|
2016-07-30 21:25:48 +07:00
|
|
|
compatible = "allwinner,sun7i-a20-mmc";
|
2014-05-02 22:57:26 +07:00
|
|
|
reg = <0x01c11000 0x1000>;
|
2017-08-24 00:23:32 +07:00
|
|
|
clocks = <&ccu CLK_AHB_MMC2>,
|
|
|
|
<&ccu CLK_MMC2>,
|
|
|
|
<&ccu CLK_MMC2_OUTPUT>,
|
|
|
|
<&ccu CLK_MMC2_SAMPLE>;
|
2014-07-12 00:39:06 +07:00
|
|
|
clock-names = "ahb",
|
|
|
|
"mmc",
|
|
|
|
"output",
|
|
|
|
"sample";
|
2014-12-17 04:59:58 +07:00
|
|
|
interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
|
2018-11-21 04:03:28 +07:00
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&mmc2_pins>;
|
2014-05-02 22:57:26 +07:00
|
|
|
status = "disabled";
|
2015-03-10 22:27:09 +07:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2014-05-02 22:57:26 +07:00
|
|
|
};
|
|
|
|
|
2017-10-14 00:54:51 +07:00
|
|
|
mmc3: mmc@1c12000 {
|
2016-07-30 21:25:48 +07:00
|
|
|
compatible = "allwinner,sun7i-a20-mmc";
|
2014-05-02 22:57:26 +07:00
|
|
|
reg = <0x01c12000 0x1000>;
|
2017-08-24 00:23:32 +07:00
|
|
|
clocks = <&ccu CLK_AHB_MMC3>,
|
|
|
|
<&ccu CLK_MMC3>,
|
|
|
|
<&ccu CLK_MMC3_OUTPUT>,
|
|
|
|
<&ccu CLK_MMC3_SAMPLE>;
|
2014-07-12 00:39:06 +07:00
|
|
|
clock-names = "ahb",
|
|
|
|
"mmc",
|
|
|
|
"output",
|
|
|
|
"sample";
|
2014-12-17 04:59:58 +07:00
|
|
|
interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
|
2018-11-21 04:03:28 +07:00
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&mmc3_pins>;
|
2014-05-02 22:57:26 +07:00
|
|
|
status = "disabled";
|
2015-03-10 22:27:09 +07:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2014-05-02 22:57:26 +07:00
|
|
|
};
|
|
|
|
|
2017-10-14 00:54:51 +07:00
|
|
|
usb_otg: usb@1c13000 {
|
2014-10-22 05:14:03 +07:00
|
|
|
compatible = "allwinner,sun4i-a10-musb";
|
|
|
|
reg = <0x01c13000 0x0400>;
|
2017-08-24 00:23:32 +07:00
|
|
|
clocks = <&ccu CLK_AHB_OTG>;
|
2014-10-22 05:14:03 +07:00
|
|
|
interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
interrupt-names = "mc";
|
|
|
|
phys = <&usbphy 0>;
|
|
|
|
phy-names = "usb";
|
|
|
|
extcon = <&usbphy 0>;
|
|
|
|
allwinner,sram = <&otg_sram 1>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2017-10-14 00:54:51 +07:00
|
|
|
usbphy: phy@1c13400 {
|
2014-03-02 02:26:25 +07:00
|
|
|
#phy-cells = <1>;
|
|
|
|
compatible = "allwinner,sun7i-a20-usb-phy";
|
|
|
|
reg = <0x01c13400 0x10 0x01c14800 0x4 0x01c1c800 0x4>;
|
|
|
|
reg-names = "phy_ctrl", "pmu1", "pmu2";
|
2017-08-24 00:23:32 +07:00
|
|
|
clocks = <&ccu CLK_USB_PHY>;
|
2014-03-02 02:26:25 +07:00
|
|
|
clock-names = "usb_phy";
|
2017-08-24 00:23:32 +07:00
|
|
|
resets = <&ccu RST_USB_PHY0>,
|
|
|
|
<&ccu RST_USB_PHY1>,
|
|
|
|
<&ccu RST_USB_PHY2>;
|
2014-11-11 01:55:08 +07:00
|
|
|
reset-names = "usb0_reset", "usb1_reset", "usb2_reset";
|
2014-03-02 02:26:25 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2017-10-14 00:54:51 +07:00
|
|
|
ehci0: usb@1c14000 {
|
2014-03-02 02:26:25 +07:00
|
|
|
compatible = "allwinner,sun7i-a20-ehci", "generic-ehci";
|
|
|
|
reg = <0x01c14000 0x100>;
|
2014-12-17 04:59:58 +07:00
|
|
|
interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
|
2017-08-24 00:23:32 +07:00
|
|
|
clocks = <&ccu CLK_AHB_EHCI0>;
|
2014-03-02 02:26:25 +07:00
|
|
|
phys = <&usbphy 1>;
|
|
|
|
phy-names = "usb";
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2017-10-14 00:54:51 +07:00
|
|
|
ohci0: usb@1c14400 {
|
2014-03-02 02:26:25 +07:00
|
|
|
compatible = "allwinner,sun7i-a20-ohci", "generic-ohci";
|
|
|
|
reg = <0x01c14400 0x100>;
|
2014-12-17 04:59:58 +07:00
|
|
|
interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>;
|
2017-08-24 00:23:32 +07:00
|
|
|
clocks = <&ccu CLK_USB_OHCI0>, <&ccu CLK_AHB_OHCI0>;
|
2014-03-02 02:26:25 +07:00
|
|
|
phys = <&usbphy 1>;
|
|
|
|
phy-names = "usb";
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2017-10-14 00:54:51 +07:00
|
|
|
crypto: crypto-engine@1c15000 {
|
2017-06-02 02:39:05 +07:00
|
|
|
compatible = "allwinner,sun7i-a20-crypto",
|
|
|
|
"allwinner,sun4i-a10-crypto";
|
2015-07-17 21:39:39 +07:00
|
|
|
reg = <0x01c15000 0x1000>;
|
|
|
|
interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
|
2017-08-24 00:23:32 +07:00
|
|
|
clocks = <&ccu CLK_AHB_SS>, <&ccu CLK_SS>;
|
2015-07-17 21:39:39 +07:00
|
|
|
clock-names = "ahb", "mod";
|
|
|
|
};
|
|
|
|
|
2017-10-17 19:18:06 +07:00
|
|
|
hdmi: hdmi@1c16000 {
|
|
|
|
compatible = "allwinner,sun7i-a20-hdmi",
|
|
|
|
"allwinner,sun5i-a10s-hdmi";
|
|
|
|
reg = <0x01c16000 0x1000>;
|
|
|
|
interrupts = <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&ccu CLK_AHB_HDMI0>, <&ccu CLK_HDMI>,
|
2017-12-04 15:44:01 +07:00
|
|
|
<&ccu CLK_PLL_VIDEO0_2X>,
|
|
|
|
<&ccu CLK_PLL_VIDEO1_2X>;
|
2017-10-17 19:18:06 +07:00
|
|
|
clock-names = "ahb", "mod", "pll-0", "pll-1";
|
|
|
|
dmas = <&dma SUN4I_DMA_NORMAL 16>,
|
|
|
|
<&dma SUN4I_DMA_NORMAL 16>,
|
|
|
|
<&dma SUN4I_DMA_DEDICATED 24>;
|
|
|
|
dma-names = "ddc-tx", "ddc-rx", "audio-tx";
|
|
|
|
status = "disabled";
|
|
|
|
|
|
|
|
ports {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
|
|
|
|
hdmi_in: port@0 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
reg = <0>;
|
|
|
|
|
|
|
|
hdmi_in_tcon0: endpoint@0 {
|
|
|
|
reg = <0>;
|
|
|
|
remote-endpoint = <&tcon0_out_hdmi>;
|
|
|
|
};
|
|
|
|
|
|
|
|
hdmi_in_tcon1: endpoint@1 {
|
|
|
|
reg = <1>;
|
|
|
|
remote-endpoint = <&tcon1_out_hdmi>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
hdmi_out: port@1 {
|
|
|
|
reg = <1>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2017-10-14 00:54:51 +07:00
|
|
|
spi2: spi@1c17000 {
|
2014-02-23 04:35:54 +07:00
|
|
|
compatible = "allwinner,sun4i-a10-spi";
|
|
|
|
reg = <0x01c17000 0x1000>;
|
2014-12-17 04:59:58 +07:00
|
|
|
interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>;
|
2017-08-24 00:23:32 +07:00
|
|
|
clocks = <&ccu CLK_AHB_SPI2>, <&ccu CLK_SPI2>;
|
2014-02-23 04:35:54 +07:00
|
|
|
clock-names = "ahb", "mod";
|
2014-12-17 04:59:56 +07:00
|
|
|
dmas = <&dma SUN4I_DMA_DEDICATED 29>,
|
|
|
|
<&dma SUN4I_DMA_DEDICATED 28>;
|
2014-08-05 03:10:02 +07:00
|
|
|
dma-names = "rx", "tx";
|
2014-02-23 04:35:54 +07:00
|
|
|
status = "disabled";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2016-12-27 17:28:07 +07:00
|
|
|
num-cs = <1>;
|
2014-02-23 04:35:54 +07:00
|
|
|
};
|
|
|
|
|
2017-10-14 00:54:51 +07:00
|
|
|
ahci: sata@1c18000 {
|
2014-03-02 02:26:22 +07:00
|
|
|
compatible = "allwinner,sun4i-a10-ahci";
|
|
|
|
reg = <0x01c18000 0x1000>;
|
2014-12-17 04:59:58 +07:00
|
|
|
interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
|
2017-08-24 00:23:32 +07:00
|
|
|
clocks = <&ccu CLK_AHB_SATA>, <&ccu CLK_SATA>;
|
2014-03-02 02:26:22 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2017-10-14 00:54:51 +07:00
|
|
|
ehci1: usb@1c1c000 {
|
2014-03-02 02:26:25 +07:00
|
|
|
compatible = "allwinner,sun7i-a20-ehci", "generic-ehci";
|
|
|
|
reg = <0x01c1c000 0x100>;
|
2014-12-17 04:59:58 +07:00
|
|
|
interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
|
2017-08-24 00:23:32 +07:00
|
|
|
clocks = <&ccu CLK_AHB_EHCI1>;
|
2014-03-02 02:26:25 +07:00
|
|
|
phys = <&usbphy 2>;
|
|
|
|
phy-names = "usb";
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2017-10-14 00:54:51 +07:00
|
|
|
ohci1: usb@1c1c400 {
|
2014-03-02 02:26:25 +07:00
|
|
|
compatible = "allwinner,sun7i-a20-ohci", "generic-ohci";
|
|
|
|
reg = <0x01c1c400 0x100>;
|
2014-12-17 04:59:58 +07:00
|
|
|
interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
|
2017-08-24 00:23:32 +07:00
|
|
|
clocks = <&ccu CLK_USB_OHCI1>, <&ccu CLK_AHB_OHCI1>;
|
2014-03-02 02:26:25 +07:00
|
|
|
phys = <&usbphy 2>;
|
|
|
|
phy-names = "usb";
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2017-10-14 00:54:51 +07:00
|
|
|
spi3: spi@1c1f000 {
|
2014-02-23 04:35:54 +07:00
|
|
|
compatible = "allwinner,sun4i-a10-spi";
|
|
|
|
reg = <0x01c1f000 0x1000>;
|
2014-12-17 04:59:58 +07:00
|
|
|
interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>;
|
2017-08-24 00:23:32 +07:00
|
|
|
clocks = <&ccu CLK_AHB_SPI3>, <&ccu CLK_SPI3>;
|
2014-02-23 04:35:54 +07:00
|
|
|
clock-names = "ahb", "mod";
|
2014-12-17 04:59:56 +07:00
|
|
|
dmas = <&dma SUN4I_DMA_DEDICATED 31>,
|
|
|
|
<&dma SUN4I_DMA_DEDICATED 30>;
|
2014-08-05 03:10:02 +07:00
|
|
|
dma-names = "rx", "tx";
|
2014-02-23 04:35:54 +07:00
|
|
|
status = "disabled";
|
2013-09-11 16:10:06 +07:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2016-12-27 17:28:07 +07:00
|
|
|
num-cs = <1>;
|
2013-09-11 16:10:06 +07:00
|
|
|
};
|
|
|
|
|
2017-10-05 17:49:36 +07:00
|
|
|
ccu: clock@1c20000 {
|
2017-08-24 00:23:32 +07:00
|
|
|
compatible = "allwinner,sun7i-a20-ccu";
|
|
|
|
reg = <0x01c20000 0x400>;
|
|
|
|
clocks = <&osc24M>, <&osc32k>;
|
|
|
|
clock-names = "hosc", "losc";
|
|
|
|
#clock-cells = <1>;
|
|
|
|
#reset-cells = <1>;
|
|
|
|
};
|
|
|
|
|
2017-10-14 00:54:51 +07:00
|
|
|
pio: pinctrl@1c20800 {
|
2013-07-25 04:46:11 +07:00
|
|
|
compatible = "allwinner,sun7i-a20-pinctrl";
|
|
|
|
reg = <0x01c20800 0x400>;
|
2014-12-17 04:59:58 +07:00
|
|
|
interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
|
2017-08-24 00:23:32 +07:00
|
|
|
clocks = <&ccu CLK_APB0_PIO>, <&osc24M>, <&osc32k>;
|
2016-10-19 16:15:27 +07:00
|
|
|
clock-names = "apb", "hosc", "losc";
|
2013-07-25 04:46:11 +07:00
|
|
|
gpio-controller;
|
|
|
|
interrupt-controller;
|
2015-06-17 16:44:24 +07:00
|
|
|
#interrupt-cells = <3>;
|
2013-07-25 04:46:11 +07:00
|
|
|
#gpio-cells = <3>;
|
2013-07-25 05:09:47 +07:00
|
|
|
|
2018-11-07 16:58:01 +07:00
|
|
|
can_ph_pins: can-ph-pins {
|
2017-04-04 00:00:14 +07:00
|
|
|
pins = "PH20", "PH21";
|
|
|
|
function = "can";
|
|
|
|
};
|
|
|
|
|
2018-11-07 16:58:01 +07:00
|
|
|
clk_out_a_pin: clk-out-a-pin {
|
2016-09-23 18:28:10 +07:00
|
|
|
pins = "PI12";
|
|
|
|
function = "clk_out_a";
|
2014-04-28 23:17:12 +07:00
|
|
|
};
|
|
|
|
|
2018-11-07 16:58:01 +07:00
|
|
|
clk_out_b_pin: clk-out-b-pin {
|
2016-09-23 18:28:10 +07:00
|
|
|
pins = "PI13";
|
|
|
|
function = "clk_out_b";
|
2014-04-28 23:17:12 +07:00
|
|
|
};
|
|
|
|
|
2018-11-07 16:58:01 +07:00
|
|
|
emac_pa_pins: emac-pa-pins {
|
2016-09-23 18:28:10 +07:00
|
|
|
pins = "PA0", "PA1", "PA2",
|
|
|
|
"PA3", "PA4", "PA5", "PA6",
|
|
|
|
"PA7", "PA8", "PA9", "PA10",
|
|
|
|
"PA11", "PA12", "PA13", "PA14",
|
|
|
|
"PA15", "PA16";
|
|
|
|
function = "emac";
|
2013-07-25 05:09:47 +07:00
|
|
|
};
|
|
|
|
|
2018-11-07 16:58:01 +07:00
|
|
|
gmac_mii_pins: gmac-mii-pins {
|
2016-09-23 18:28:10 +07:00
|
|
|
pins = "PA0", "PA1", "PA2",
|
|
|
|
"PA3", "PA4", "PA5", "PA6",
|
|
|
|
"PA7", "PA8", "PA9", "PA10",
|
|
|
|
"PA11", "PA12", "PA13", "PA14",
|
|
|
|
"PA15", "PA16";
|
|
|
|
function = "gmac";
|
2014-01-14 21:49:50 +07:00
|
|
|
};
|
|
|
|
|
2018-11-07 16:58:01 +07:00
|
|
|
gmac_rgmii_pins: gmac-rgmii-pins {
|
2016-09-23 18:28:10 +07:00
|
|
|
pins = "PA0", "PA1", "PA2",
|
|
|
|
"PA3", "PA4", "PA5", "PA6",
|
|
|
|
"PA7", "PA8", "PA10",
|
|
|
|
"PA11", "PA12", "PA13",
|
|
|
|
"PA15", "PA16";
|
|
|
|
function = "gmac";
|
2016-06-10 15:05:19 +07:00
|
|
|
/*
|
|
|
|
* data lines in RGMII mode use DDR mode
|
|
|
|
* and need a higher signal drive strength
|
|
|
|
*/
|
2016-09-23 18:28:10 +07:00
|
|
|
drive-strength = <40>;
|
2014-08-19 14:33:00 +07:00
|
|
|
};
|
|
|
|
|
2018-11-07 16:58:01 +07:00
|
|
|
i2c0_pins: i2c0-pins {
|
2016-09-23 18:28:10 +07:00
|
|
|
pins = "PB0", "PB1";
|
|
|
|
function = "i2c0";
|
2014-10-01 14:26:05 +07:00
|
|
|
};
|
|
|
|
|
2018-11-07 16:58:01 +07:00
|
|
|
i2c1_pins: i2c1-pins {
|
2016-09-23 18:28:10 +07:00
|
|
|
pins = "PB18", "PB19";
|
|
|
|
function = "i2c1";
|
2014-08-19 14:33:00 +07:00
|
|
|
};
|
|
|
|
|
2018-11-07 16:58:01 +07:00
|
|
|
i2c2_pins: i2c2-pins {
|
2016-09-23 18:28:10 +07:00
|
|
|
pins = "PB20", "PB21";
|
|
|
|
function = "i2c2";
|
2015-05-21 19:32:33 +07:00
|
|
|
};
|
|
|
|
|
2018-11-07 16:58:01 +07:00
|
|
|
i2c3_pins: i2c3-pins {
|
2016-09-23 18:28:10 +07:00
|
|
|
pins = "PI0", "PI1";
|
|
|
|
function = "i2c3";
|
2014-08-19 14:33:00 +07:00
|
|
|
};
|
|
|
|
|
2018-11-07 16:58:01 +07:00
|
|
|
ir0_rx_pin: ir0-rx-pin {
|
2016-09-23 18:28:10 +07:00
|
|
|
pins = "PB4";
|
|
|
|
function = "ir0";
|
2013-07-25 05:09:47 +07:00
|
|
|
};
|
|
|
|
|
2018-11-07 16:58:01 +07:00
|
|
|
ir0_tx_pin: ir0-tx-pin {
|
2016-09-23 18:28:10 +07:00
|
|
|
pins = "PB3";
|
|
|
|
function = "ir0";
|
2013-07-25 05:09:47 +07:00
|
|
|
};
|
2013-09-11 16:10:07 +07:00
|
|
|
|
2018-11-07 16:58:01 +07:00
|
|
|
ir1_rx_pin: ir1-rx-pin {
|
2016-09-23 18:28:10 +07:00
|
|
|
pins = "PB23";
|
|
|
|
function = "ir1";
|
2013-09-01 04:08:49 +07:00
|
|
|
};
|
|
|
|
|
2018-11-07 16:58:01 +07:00
|
|
|
ir1_tx_pin: ir1-tx-pin {
|
2016-09-23 18:28:10 +07:00
|
|
|
pins = "PB22";
|
|
|
|
function = "ir1";
|
2013-09-01 04:08:49 +07:00
|
|
|
};
|
|
|
|
|
2018-11-07 16:58:01 +07:00
|
|
|
mmc0_pins: mmc0-pins {
|
2016-09-23 18:28:10 +07:00
|
|
|
pins = "PF0", "PF1", "PF2",
|
|
|
|
"PF3", "PF4", "PF5";
|
|
|
|
function = "mmc0";
|
|
|
|
drive-strength = <30>;
|
2016-11-17 16:34:38 +07:00
|
|
|
bias-pull-up;
|
2013-09-01 04:08:49 +07:00
|
|
|
};
|
|
|
|
|
2018-11-07 16:58:01 +07:00
|
|
|
mmc2_pins: mmc2-pins {
|
2016-09-23 18:28:10 +07:00
|
|
|
pins = "PC6", "PC7", "PC8",
|
|
|
|
"PC9", "PC10", "PC11";
|
|
|
|
function = "mmc2";
|
|
|
|
drive-strength = <30>;
|
|
|
|
bias-pull-up;
|
2016-06-10 15:05:19 +07:00
|
|
|
};
|
|
|
|
|
2018-11-07 16:58:01 +07:00
|
|
|
mmc3_pins: mmc3-pins {
|
2016-09-23 18:28:10 +07:00
|
|
|
pins = "PI4", "PI5", "PI6",
|
|
|
|
"PI7", "PI8", "PI9";
|
|
|
|
function = "mmc3";
|
|
|
|
drive-strength = <30>;
|
2016-11-17 16:34:38 +07:00
|
|
|
bias-pull-up;
|
2014-08-19 14:33:00 +07:00
|
|
|
};
|
|
|
|
|
2018-11-07 16:58:01 +07:00
|
|
|
ps2_0_pins: ps2-0-pins {
|
2016-09-23 18:28:10 +07:00
|
|
|
pins = "PI20", "PI21";
|
|
|
|
function = "ps2";
|
2013-09-11 16:10:07 +07:00
|
|
|
};
|
2014-01-01 09:30:50 +07:00
|
|
|
|
2018-11-07 16:58:01 +07:00
|
|
|
ps2_1_ph_pins: ps2-1-ph-pins {
|
2016-09-23 18:28:10 +07:00
|
|
|
pins = "PH12", "PH13";
|
|
|
|
function = "ps2";
|
2014-01-01 09:30:50 +07:00
|
|
|
};
|
|
|
|
|
2018-11-07 16:58:01 +07:00
|
|
|
pwm0_pin: pwm0-pin {
|
2016-09-23 18:28:10 +07:00
|
|
|
pins = "PB2";
|
|
|
|
function = "pwm";
|
2014-01-01 09:30:50 +07:00
|
|
|
};
|
2014-02-10 17:35:50 +07:00
|
|
|
|
2018-11-07 16:58:01 +07:00
|
|
|
pwm1_pin: pwm1-pin {
|
2016-09-23 18:28:10 +07:00
|
|
|
pins = "PI3";
|
|
|
|
function = "pwm";
|
2014-02-10 17:35:50 +07:00
|
|
|
};
|
|
|
|
|
2018-11-07 16:58:01 +07:00
|
|
|
spdif_tx_pin: spdif-tx-pin {
|
2016-09-23 18:28:10 +07:00
|
|
|
pins = "PB13";
|
|
|
|
function = "spdif";
|
|
|
|
bias-pull-up;
|
2014-02-10 17:35:50 +07:00
|
|
|
};
|
2014-02-23 04:35:58 +07:00
|
|
|
|
2018-11-07 16:58:01 +07:00
|
|
|
spi0_pi_pins: spi0-pi-pins {
|
2016-09-23 18:28:10 +07:00
|
|
|
pins = "PI11", "PI12", "PI13";
|
|
|
|
function = "spi0";
|
2015-05-03 14:25:41 +07:00
|
|
|
};
|
|
|
|
|
2018-11-07 16:58:01 +07:00
|
|
|
spi0_cs0_pi_pin: spi0-cs0-pi-pin {
|
2016-09-23 18:28:10 +07:00
|
|
|
pins = "PI10";
|
|
|
|
function = "spi0";
|
2015-05-03 14:25:41 +07:00
|
|
|
};
|
|
|
|
|
2018-11-07 16:58:01 +07:00
|
|
|
spi0_cs1_pi_pin: spi0-cs1-pi-pin {
|
2016-09-23 18:28:10 +07:00
|
|
|
pins = "PI14";
|
|
|
|
function = "spi0";
|
2014-10-01 14:26:04 +07:00
|
|
|
};
|
|
|
|
|
2018-11-07 16:58:01 +07:00
|
|
|
spi1_pi_pins: spi1-pi-pins {
|
2016-09-23 18:28:10 +07:00
|
|
|
pins = "PI17", "PI18", "PI19";
|
|
|
|
function = "spi1";
|
2015-05-03 14:25:41 +07:00
|
|
|
};
|
|
|
|
|
2018-11-07 16:58:01 +07:00
|
|
|
spi1_cs0_pi_pin: spi1-cs0-pi-pin {
|
2016-09-23 18:28:10 +07:00
|
|
|
pins = "PI16";
|
|
|
|
function = "spi1";
|
2014-02-23 04:35:58 +07:00
|
|
|
};
|
|
|
|
|
2018-11-07 16:58:01 +07:00
|
|
|
spi2_pb_pins: spi2-pb-pins {
|
|
|
|
pins = "PB15", "PB16", "PB17";
|
2016-09-23 18:28:10 +07:00
|
|
|
function = "spi2";
|
2014-08-19 14:33:00 +07:00
|
|
|
};
|
|
|
|
|
2018-11-07 16:58:01 +07:00
|
|
|
spi2_cs0_pb_pin: spi2-cs0-pb-pin {
|
|
|
|
pins = "PB14";
|
2016-09-23 18:28:10 +07:00
|
|
|
function = "spi2";
|
2015-05-03 14:25:41 +07:00
|
|
|
};
|
|
|
|
|
2018-11-07 16:58:01 +07:00
|
|
|
spi2_pc_pins: spi2-pc-pins {
|
|
|
|
pins = "PC20", "PC21", "PC22";
|
2016-09-23 18:28:10 +07:00
|
|
|
function = "spi2";
|
2015-05-03 14:25:41 +07:00
|
|
|
};
|
|
|
|
|
2018-11-07 16:58:01 +07:00
|
|
|
spi2_cs0_pc_pin: spi2-cs0-pc-pin {
|
|
|
|
pins = "PC19";
|
2016-09-23 18:28:10 +07:00
|
|
|
function = "spi2";
|
2014-02-23 04:35:58 +07:00
|
|
|
};
|
2014-05-02 22:57:27 +07:00
|
|
|
|
2018-11-07 16:58:01 +07:00
|
|
|
uart0_pb_pins: uart0-pb-pins {
|
2016-09-23 18:28:10 +07:00
|
|
|
pins = "PB22", "PB23";
|
|
|
|
function = "uart0";
|
2014-05-02 22:57:27 +07:00
|
|
|
};
|
|
|
|
|
2018-11-07 16:58:01 +07:00
|
|
|
uart2_pi_pins: uart2-pi-pins {
|
2018-11-22 17:18:09 +07:00
|
|
|
pins = "PI18", "PI19";
|
|
|
|
function = "uart2";
|
|
|
|
};
|
|
|
|
|
|
|
|
uart2_cts_rts_pi_pins: uart2-cts-rts-pi-pins {
|
|
|
|
pins = "PI16", "PI17";
|
2016-09-23 18:28:10 +07:00
|
|
|
function = "uart2";
|
2014-05-02 22:57:27 +07:00
|
|
|
};
|
2014-06-09 01:08:11 +07:00
|
|
|
|
2018-11-07 16:58:01 +07:00
|
|
|
uart3_pg_pins: uart3-pg-pins {
|
2018-11-22 17:18:09 +07:00
|
|
|
pins = "PG6", "PG7";
|
|
|
|
function = "uart3";
|
|
|
|
};
|
|
|
|
|
|
|
|
uart3_cts_rts_pg_pins: uart3-cts-rts-pg-pins {
|
|
|
|
pins = "PG8", "PG9";
|
2016-09-23 18:28:10 +07:00
|
|
|
function = "uart3";
|
2014-06-09 01:08:11 +07:00
|
|
|
};
|
|
|
|
|
2018-11-07 16:58:01 +07:00
|
|
|
uart3_ph_pins: uart3-ph-pins {
|
2016-09-23 18:28:10 +07:00
|
|
|
pins = "PH0", "PH1";
|
|
|
|
function = "uart3";
|
2015-05-02 18:36:20 +07:00
|
|
|
};
|
|
|
|
|
2018-11-07 16:58:01 +07:00
|
|
|
uart4_pg_pins: uart4-pg-pins {
|
2016-09-23 18:28:10 +07:00
|
|
|
pins = "PG10", "PG11";
|
|
|
|
function = "uart4";
|
2015-05-02 18:36:20 +07:00
|
|
|
};
|
|
|
|
|
2018-11-07 16:58:01 +07:00
|
|
|
uart4_ph_pins: uart4-ph-pins {
|
2016-09-23 18:28:10 +07:00
|
|
|
pins = "PH4", "PH5";
|
|
|
|
function = "uart4";
|
2014-06-09 01:08:11 +07:00
|
|
|
};
|
2015-01-25 20:40:09 +07:00
|
|
|
|
2018-11-07 16:58:01 +07:00
|
|
|
uart5_pi_pins: uart5-pi-pins {
|
2016-09-23 18:28:10 +07:00
|
|
|
pins = "PI10", "PI11";
|
|
|
|
function = "uart5";
|
2015-01-25 20:40:09 +07:00
|
|
|
};
|
|
|
|
|
2018-11-07 16:58:01 +07:00
|
|
|
uart6_pi_pins: uart6-pi-pins {
|
2016-09-23 18:28:10 +07:00
|
|
|
pins = "PI12", "PI13";
|
|
|
|
function = "uart6";
|
2014-06-09 01:08:11 +07:00
|
|
|
};
|
2016-03-22 03:01:00 +07:00
|
|
|
|
2018-11-07 16:58:01 +07:00
|
|
|
uart7_pi_pins: uart7-pi-pins {
|
2016-09-23 18:28:10 +07:00
|
|
|
pins = "PI20", "PI21";
|
|
|
|
function = "uart7";
|
2016-03-22 03:01:00 +07:00
|
|
|
};
|
2013-07-25 04:46:11 +07:00
|
|
|
};
|
|
|
|
|
2017-10-14 00:54:51 +07:00
|
|
|
timer@1c20c00 {
|
2014-02-06 16:40:32 +07:00
|
|
|
compatible = "allwinner,sun4i-a10-timer";
|
2013-07-17 15:07:10 +07:00
|
|
|
reg = <0x01c20c00 0x90>;
|
2014-12-17 04:59:58 +07:00
|
|
|
interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>;
|
2013-07-17 15:07:10 +07:00
|
|
|
clocks = <&osc24M>;
|
|
|
|
};
|
|
|
|
|
2017-10-14 00:54:51 +07:00
|
|
|
wdt: watchdog@1c20c90 {
|
2014-02-08 04:29:26 +07:00
|
|
|
compatible = "allwinner,sun4i-a10-wdt";
|
2013-07-17 15:07:10 +07:00
|
|
|
reg = <0x01c20c90 0x10>;
|
|
|
|
};
|
|
|
|
|
2017-10-14 00:54:51 +07:00
|
|
|
rtc: rtc@1c20d00 {
|
2013-10-17 01:30:26 +07:00
|
|
|
compatible = "allwinner,sun7i-a20-rtc";
|
|
|
|
reg = <0x01c20d00 0x20>;
|
2014-12-17 04:59:58 +07:00
|
|
|
interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>;
|
2013-10-17 01:30:26 +07:00
|
|
|
};
|
|
|
|
|
2017-10-14 00:54:51 +07:00
|
|
|
pwm: pwm@1c20e00 {
|
2014-04-28 23:17:13 +07:00
|
|
|
compatible = "allwinner,sun7i-a20-pwm";
|
|
|
|
reg = <0x01c20e00 0xc>;
|
|
|
|
clocks = <&osc24M>;
|
|
|
|
#pwm-cells = <3>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2017-10-14 00:54:51 +07:00
|
|
|
spdif: spdif@1c21000 {
|
2016-03-22 03:01:04 +07:00
|
|
|
#sound-dai-cells = <0>;
|
|
|
|
compatible = "allwinner,sun4i-a10-spdif";
|
|
|
|
reg = <0x01c21000 0x400>;
|
|
|
|
interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>;
|
2017-08-24 00:23:32 +07:00
|
|
|
clocks = <&ccu CLK_APB0_SPDIF>, <&ccu CLK_SPDIF>;
|
2016-03-22 03:01:04 +07:00
|
|
|
clock-names = "apb", "spdif";
|
|
|
|
dmas = <&dma SUN4I_DMA_NORMAL 2>,
|
|
|
|
<&dma SUN4I_DMA_NORMAL 2>;
|
|
|
|
dma-names = "rx", "tx";
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2017-10-14 00:54:51 +07:00
|
|
|
ir0: ir@1c21800 {
|
2014-07-01 04:57:54 +07:00
|
|
|
compatible = "allwinner,sun4i-a10-ir";
|
2017-08-24 00:23:32 +07:00
|
|
|
clocks = <&ccu CLK_APB0_IR0>, <&ccu CLK_IR0>;
|
2014-06-21 18:04:05 +07:00
|
|
|
clock-names = "apb", "ir";
|
2014-12-17 04:59:58 +07:00
|
|
|
interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>;
|
2014-06-21 18:04:05 +07:00
|
|
|
reg = <0x01c21800 0x40>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2017-10-14 00:54:51 +07:00
|
|
|
ir1: ir@1c21c00 {
|
2014-07-01 04:57:54 +07:00
|
|
|
compatible = "allwinner,sun4i-a10-ir";
|
2017-08-24 00:23:32 +07:00
|
|
|
clocks = <&ccu CLK_APB0_IR1>, <&ccu CLK_IR1>;
|
2014-06-21 18:04:05 +07:00
|
|
|
clock-names = "apb", "ir";
|
2014-12-17 04:59:58 +07:00
|
|
|
interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
|
2014-06-21 18:04:05 +07:00
|
|
|
reg = <0x01c21c00 0x40>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2017-10-14 00:54:51 +07:00
|
|
|
i2s1: i2s@1c22000 {
|
2015-09-19 21:48:00 +07:00
|
|
|
#sound-dai-cells = <0>;
|
|
|
|
compatible = "allwinner,sun4i-a10-i2s";
|
|
|
|
reg = <0x01c22000 0x400>;
|
|
|
|
interrupts = <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>;
|
2017-08-24 00:23:32 +07:00
|
|
|
clocks = <&ccu CLK_APB0_I2S1>, <&ccu CLK_I2S1>;
|
2015-09-19 21:48:00 +07:00
|
|
|
clock-names = "apb", "mod";
|
|
|
|
dmas = <&dma SUN4I_DMA_NORMAL 4>,
|
|
|
|
<&dma SUN4I_DMA_NORMAL 4>;
|
|
|
|
dma-names = "rx", "tx";
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2017-10-14 00:54:51 +07:00
|
|
|
i2s0: i2s@1c22400 {
|
2015-09-19 21:48:00 +07:00
|
|
|
#sound-dai-cells = <0>;
|
|
|
|
compatible = "allwinner,sun4i-a10-i2s";
|
|
|
|
reg = <0x01c22400 0x400>;
|
|
|
|
interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
|
2017-08-24 00:23:32 +07:00
|
|
|
clocks = <&ccu CLK_APB0_I2S0>, <&ccu CLK_I2S0>;
|
2015-09-19 21:48:00 +07:00
|
|
|
clock-names = "apb", "mod";
|
|
|
|
dmas = <&dma SUN4I_DMA_NORMAL 3>,
|
|
|
|
<&dma SUN4I_DMA_NORMAL 3>;
|
|
|
|
dma-names = "rx", "tx";
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2017-10-14 00:54:51 +07:00
|
|
|
lradc: lradc@1c22800 {
|
2014-12-23 17:13:22 +07:00
|
|
|
compatible = "allwinner,sun4i-a10-lradc-keys";
|
|
|
|
reg = <0x01c22800 0x100>;
|
2014-12-17 04:59:58 +07:00
|
|
|
interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
|
2014-12-23 17:13:22 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2017-10-14 00:54:51 +07:00
|
|
|
codec: codec@1c22c00 {
|
2014-08-18 11:07:55 +07:00
|
|
|
#sound-dai-cells = <0>;
|
|
|
|
compatible = "allwinner,sun7i-a20-codec";
|
|
|
|
reg = <0x01c22c00 0x40>;
|
|
|
|
interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
|
2017-08-24 00:23:32 +07:00
|
|
|
clocks = <&ccu CLK_APB0_CODEC>, <&ccu CLK_CODEC>;
|
2014-08-18 11:07:55 +07:00
|
|
|
clock-names = "apb", "codec";
|
|
|
|
dmas = <&dma SUN4I_DMA_NORMAL 19>,
|
|
|
|
<&dma SUN4I_DMA_NORMAL 19>;
|
|
|
|
dma-names = "rx", "tx";
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2017-10-14 00:54:51 +07:00
|
|
|
sid: eeprom@1c23800 {
|
2013-09-03 17:33:28 +07:00
|
|
|
compatible = "allwinner,sun7i-a20-sid";
|
|
|
|
reg = <0x01c23800 0x200>;
|
|
|
|
};
|
|
|
|
|
2017-10-14 00:54:51 +07:00
|
|
|
i2s2: i2s@1c24400 {
|
2015-09-19 21:48:00 +07:00
|
|
|
#sound-dai-cells = <0>;
|
|
|
|
compatible = "allwinner,sun4i-a10-i2s";
|
|
|
|
reg = <0x01c24400 0x400>;
|
|
|
|
interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>;
|
2017-08-24 00:23:32 +07:00
|
|
|
clocks = <&ccu CLK_APB0_I2S2>, <&ccu CLK_I2S2>;
|
2015-09-19 21:48:00 +07:00
|
|
|
clock-names = "apb", "mod";
|
|
|
|
dmas = <&dma SUN4I_DMA_NORMAL 6>,
|
|
|
|
<&dma SUN4I_DMA_NORMAL 6>;
|
|
|
|
dma-names = "rx", "tx";
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2017-10-14 00:54:51 +07:00
|
|
|
rtp: rtp@1c25000 {
|
2015-03-09 03:53:42 +07:00
|
|
|
compatible = "allwinner,sun5i-a13-ts";
|
2013-12-31 23:20:52 +07:00
|
|
|
reg = <0x01c25000 0x100>;
|
2014-12-17 04:59:58 +07:00
|
|
|
interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
|
2015-01-06 09:35:15 +07:00
|
|
|
#thermal-sensor-cells = <0>;
|
2013-12-31 23:20:52 +07:00
|
|
|
};
|
|
|
|
|
2017-10-14 00:54:51 +07:00
|
|
|
uart0: serial@1c28000 {
|
2013-07-17 15:07:10 +07:00
|
|
|
compatible = "snps,dw-apb-uart";
|
|
|
|
reg = <0x01c28000 0x400>;
|
2014-12-17 04:59:58 +07:00
|
|
|
interrupts = <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>;
|
2013-07-17 15:07:10 +07:00
|
|
|
reg-shift = <2>;
|
|
|
|
reg-io-width = <4>;
|
2017-08-24 00:23:32 +07:00
|
|
|
clocks = <&ccu CLK_APB1_UART0>;
|
2013-07-17 15:07:10 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2017-10-14 00:54:51 +07:00
|
|
|
uart1: serial@1c28400 {
|
2013-07-17 15:07:10 +07:00
|
|
|
compatible = "snps,dw-apb-uart";
|
|
|
|
reg = <0x01c28400 0x400>;
|
2014-12-17 04:59:58 +07:00
|
|
|
interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
|
2013-07-17 15:07:10 +07:00
|
|
|
reg-shift = <2>;
|
|
|
|
reg-io-width = <4>;
|
2017-08-24 00:23:32 +07:00
|
|
|
clocks = <&ccu CLK_APB1_UART1>;
|
2013-07-17 15:07:10 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2017-10-14 00:54:51 +07:00
|
|
|
uart2: serial@1c28800 {
|
2013-07-17 15:07:10 +07:00
|
|
|
compatible = "snps,dw-apb-uart";
|
|
|
|
reg = <0x01c28800 0x400>;
|
2014-12-17 04:59:58 +07:00
|
|
|
interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>;
|
2013-07-17 15:07:10 +07:00
|
|
|
reg-shift = <2>;
|
|
|
|
reg-io-width = <4>;
|
2017-08-24 00:23:32 +07:00
|
|
|
clocks = <&ccu CLK_APB1_UART2>;
|
2013-07-17 15:07:10 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2017-10-14 00:54:51 +07:00
|
|
|
uart3: serial@1c28c00 {
|
2013-07-17 15:07:10 +07:00
|
|
|
compatible = "snps,dw-apb-uart";
|
|
|
|
reg = <0x01c28c00 0x400>;
|
2014-12-17 04:59:58 +07:00
|
|
|
interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
|
2013-07-17 15:07:10 +07:00
|
|
|
reg-shift = <2>;
|
|
|
|
reg-io-width = <4>;
|
2017-08-24 00:23:32 +07:00
|
|
|
clocks = <&ccu CLK_APB1_UART3>;
|
2013-07-17 15:07:10 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2017-10-14 00:54:51 +07:00
|
|
|
uart4: serial@1c29000 {
|
2013-07-17 15:07:10 +07:00
|
|
|
compatible = "snps,dw-apb-uart";
|
|
|
|
reg = <0x01c29000 0x400>;
|
2014-12-17 04:59:58 +07:00
|
|
|
interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
|
2013-07-17 15:07:10 +07:00
|
|
|
reg-shift = <2>;
|
|
|
|
reg-io-width = <4>;
|
2017-08-24 00:23:32 +07:00
|
|
|
clocks = <&ccu CLK_APB1_UART4>;
|
2013-07-17 15:07:10 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2017-10-14 00:54:51 +07:00
|
|
|
uart5: serial@1c29400 {
|
2013-07-17 15:07:10 +07:00
|
|
|
compatible = "snps,dw-apb-uart";
|
|
|
|
reg = <0x01c29400 0x400>;
|
2014-12-17 04:59:58 +07:00
|
|
|
interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>;
|
2013-07-17 15:07:10 +07:00
|
|
|
reg-shift = <2>;
|
|
|
|
reg-io-width = <4>;
|
2017-08-24 00:23:32 +07:00
|
|
|
clocks = <&ccu CLK_APB1_UART5>;
|
2013-07-17 15:07:10 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2017-10-14 00:54:51 +07:00
|
|
|
uart6: serial@1c29800 {
|
2013-07-17 15:07:10 +07:00
|
|
|
compatible = "snps,dw-apb-uart";
|
|
|
|
reg = <0x01c29800 0x400>;
|
2014-12-17 04:59:58 +07:00
|
|
|
interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
|
2013-07-17 15:07:10 +07:00
|
|
|
reg-shift = <2>;
|
|
|
|
reg-io-width = <4>;
|
2017-08-24 00:23:32 +07:00
|
|
|
clocks = <&ccu CLK_APB1_UART6>;
|
2013-07-17 15:07:10 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2017-10-14 00:54:51 +07:00
|
|
|
uart7: serial@1c29c00 {
|
2013-07-17 15:07:10 +07:00
|
|
|
compatible = "snps,dw-apb-uart";
|
|
|
|
reg = <0x01c29c00 0x400>;
|
2014-12-17 04:59:58 +07:00
|
|
|
interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
|
2013-07-17 15:07:10 +07:00
|
|
|
reg-shift = <2>;
|
|
|
|
reg-io-width = <4>;
|
2017-08-24 00:23:32 +07:00
|
|
|
clocks = <&ccu CLK_APB1_UART7>;
|
2013-07-17 15:07:10 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2017-10-14 00:54:51 +07:00
|
|
|
ps20: ps2@1c2a000 {
|
2017-04-05 01:36:30 +07:00
|
|
|
compatible = "allwinner,sun4i-a10-ps2";
|
|
|
|
reg = <0x01c2a000 0x400>;
|
|
|
|
interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
|
2017-08-24 00:23:32 +07:00
|
|
|
clocks = <&ccu CLK_APB1_PS20>;
|
2017-04-05 01:36:30 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2017-10-14 00:54:51 +07:00
|
|
|
ps21: ps2@1c2a400 {
|
2017-04-05 01:36:30 +07:00
|
|
|
compatible = "allwinner,sun4i-a10-ps2";
|
|
|
|
reg = <0x01c2a400 0x400>;
|
|
|
|
interrupts = <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>;
|
2017-08-24 00:23:32 +07:00
|
|
|
clocks = <&ccu CLK_APB1_PS21>;
|
2017-04-05 01:36:30 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2017-10-14 00:54:51 +07:00
|
|
|
i2c0: i2c@1c2ac00 {
|
2015-05-03 16:53:07 +07:00
|
|
|
compatible = "allwinner,sun7i-a20-i2c",
|
|
|
|
"allwinner,sun4i-a10-i2c";
|
2013-09-01 04:07:24 +07:00
|
|
|
reg = <0x01c2ac00 0x400>;
|
2014-12-17 04:59:58 +07:00
|
|
|
interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
|
2017-08-24 00:23:32 +07:00
|
|
|
clocks = <&ccu CLK_APB1_I2C0>;
|
2018-11-21 04:03:28 +07:00
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&i2c0_pins>;
|
2013-09-01 04:07:24 +07:00
|
|
|
status = "disabled";
|
2014-04-13 18:41:05 +07:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2013-09-01 04:07:24 +07:00
|
|
|
};
|
|
|
|
|
2017-10-14 00:54:51 +07:00
|
|
|
i2c1: i2c@1c2b000 {
|
2015-05-03 16:53:07 +07:00
|
|
|
compatible = "allwinner,sun7i-a20-i2c",
|
|
|
|
"allwinner,sun4i-a10-i2c";
|
2013-09-01 04:07:24 +07:00
|
|
|
reg = <0x01c2b000 0x400>;
|
2014-12-17 04:59:58 +07:00
|
|
|
interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
|
2017-08-24 00:23:32 +07:00
|
|
|
clocks = <&ccu CLK_APB1_I2C1>;
|
2018-11-21 04:03:28 +07:00
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&i2c1_pins>;
|
2013-09-01 04:07:24 +07:00
|
|
|
status = "disabled";
|
2014-04-13 18:41:05 +07:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2013-09-01 04:07:24 +07:00
|
|
|
};
|
|
|
|
|
2017-10-14 00:54:51 +07:00
|
|
|
i2c2: i2c@1c2b400 {
|
2015-05-03 16:53:07 +07:00
|
|
|
compatible = "allwinner,sun7i-a20-i2c",
|
|
|
|
"allwinner,sun4i-a10-i2c";
|
2013-09-01 04:07:24 +07:00
|
|
|
reg = <0x01c2b400 0x400>;
|
2014-12-17 04:59:58 +07:00
|
|
|
interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
|
2017-08-24 00:23:32 +07:00
|
|
|
clocks = <&ccu CLK_APB1_I2C2>;
|
2018-11-21 04:03:28 +07:00
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&i2c2_pins>;
|
2013-09-01 04:07:24 +07:00
|
|
|
status = "disabled";
|
2014-04-13 18:41:05 +07:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2013-09-01 04:07:24 +07:00
|
|
|
};
|
|
|
|
|
2017-10-14 00:54:51 +07:00
|
|
|
i2c3: i2c@1c2b800 {
|
2015-05-03 16:53:07 +07:00
|
|
|
compatible = "allwinner,sun7i-a20-i2c",
|
|
|
|
"allwinner,sun4i-a10-i2c";
|
2013-09-01 04:07:24 +07:00
|
|
|
reg = <0x01c2b800 0x400>;
|
2014-12-17 04:59:58 +07:00
|
|
|
interrupts = <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>;
|
2017-08-24 00:23:32 +07:00
|
|
|
clocks = <&ccu CLK_APB1_I2C3>;
|
2018-11-21 04:03:28 +07:00
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&i2c3_pins>;
|
2013-09-01 04:07:24 +07:00
|
|
|
status = "disabled";
|
2014-04-13 18:41:05 +07:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2013-09-01 04:07:24 +07:00
|
|
|
};
|
|
|
|
|
2017-10-14 00:54:51 +07:00
|
|
|
can0: can@1c2bc00 {
|
2017-04-04 00:00:13 +07:00
|
|
|
compatible = "allwinner,sun7i-a20-can",
|
|
|
|
"allwinner,sun4i-a10-can";
|
|
|
|
reg = <0x01c2bc00 0x400>;
|
|
|
|
interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
|
2017-08-24 00:23:32 +07:00
|
|
|
clocks = <&ccu CLK_APB1_CAN>;
|
2017-04-04 00:00:13 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2017-10-14 00:54:51 +07:00
|
|
|
i2c4: i2c@1c2c000 {
|
2015-05-03 16:53:07 +07:00
|
|
|
compatible = "allwinner,sun7i-a20-i2c",
|
|
|
|
"allwinner,sun4i-a10-i2c";
|
2014-04-19 02:13:08 +07:00
|
|
|
reg = <0x01c2c000 0x400>;
|
2014-12-17 04:59:58 +07:00
|
|
|
interrupts = <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>;
|
2017-08-24 00:23:32 +07:00
|
|
|
clocks = <&ccu CLK_APB1_I2C4>;
|
2013-09-01 04:07:24 +07:00
|
|
|
status = "disabled";
|
2014-04-13 18:41:05 +07:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2013-09-01 04:07:24 +07:00
|
|
|
};
|
|
|
|
|
2018-02-15 20:46:02 +07:00
|
|
|
mali: gpu@1c40000 {
|
|
|
|
compatible = "allwinner,sun7i-a20-mali", "arm,mali-400";
|
|
|
|
reg = <0x01c40000 0x10000>;
|
|
|
|
interrupts = <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
interrupt-names = "gp",
|
|
|
|
"gpmmu",
|
|
|
|
"pp0",
|
|
|
|
"ppmmu0",
|
|
|
|
"pp1",
|
|
|
|
"ppmmu1",
|
|
|
|
"pmu";
|
|
|
|
clocks = <&ccu CLK_AHB_GPU>, <&ccu CLK_GPU>;
|
|
|
|
clock-names = "bus", "core";
|
|
|
|
resets = <&ccu RST_GPU>;
|
|
|
|
|
|
|
|
assigned-clocks = <&ccu CLK_GPU>;
|
|
|
|
assigned-clock-rates = <384000000>;
|
|
|
|
};
|
|
|
|
|
2017-10-14 00:54:51 +07:00
|
|
|
gmac: ethernet@1c50000 {
|
2014-02-10 17:35:49 +07:00
|
|
|
compatible = "allwinner,sun7i-a20-gmac";
|
|
|
|
reg = <0x01c50000 0x10000>;
|
2014-12-17 04:59:58 +07:00
|
|
|
interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
|
2014-02-10 17:35:49 +07:00
|
|
|
interrupt-names = "macirq";
|
2017-08-24 00:23:32 +07:00
|
|
|
clocks = <&ccu CLK_AHB_GMAC>, <&gmac_tx_clk>;
|
2014-02-10 17:35:49 +07:00
|
|
|
clock-names = "stmmaceth", "allwinner_gmac_tx";
|
|
|
|
snps,pbl = <2>;
|
|
|
|
snps,fixed-burst;
|
|
|
|
snps,force_sf_dma_mode;
|
|
|
|
status = "disabled";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
};
|
|
|
|
|
2017-10-14 00:54:51 +07:00
|
|
|
hstimer@1c60000 {
|
2013-11-07 18:01:48 +07:00
|
|
|
compatible = "allwinner,sun7i-a20-hstimer";
|
|
|
|
reg = <0x01c60000 0x1000>;
|
2014-12-17 04:59:58 +07:00
|
|
|
interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
|
2017-08-24 00:23:32 +07:00
|
|
|
clocks = <&ccu CLK_AHB_HSTIMER>;
|
2013-11-07 18:01:48 +07:00
|
|
|
};
|
|
|
|
|
2017-10-14 00:54:51 +07:00
|
|
|
gic: interrupt-controller@1c81000 {
|
2017-01-18 16:27:28 +07:00
|
|
|
compatible = "arm,gic-400", "arm,cortex-a7-gic", "arm,cortex-a15-gic";
|
2013-07-17 15:07:10 +07:00
|
|
|
reg = <0x01c81000 0x1000>,
|
2017-01-18 16:27:28 +07:00
|
|
|
<0x01c82000 0x2000>,
|
2013-07-17 15:07:10 +07:00
|
|
|
<0x01c84000 0x2000>,
|
|
|
|
<0x01c86000 0x2000>;
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <3>;
|
2014-12-17 04:59:58 +07:00
|
|
|
interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
|
2013-07-17 15:07:10 +07:00
|
|
|
};
|
2015-01-25 20:40:08 +07:00
|
|
|
|
2017-10-17 19:18:06 +07:00
|
|
|
fe0: display-frontend@1e00000 {
|
|
|
|
compatible = "allwinner,sun7i-a20-display-frontend";
|
|
|
|
reg = <0x01e00000 0x20000>;
|
|
|
|
interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&ccu CLK_AHB_DE_FE0>, <&ccu CLK_DE_FE0>,
|
|
|
|
<&ccu CLK_DRAM_DE_FE0>;
|
|
|
|
clock-names = "ahb", "mod",
|
|
|
|
"ram";
|
|
|
|
resets = <&ccu RST_DE_FE0>;
|
|
|
|
|
|
|
|
ports {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
|
|
|
|
fe0_out: port@1 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
reg = <1>;
|
|
|
|
|
|
|
|
fe0_out_be0: endpoint@0 {
|
|
|
|
reg = <0>;
|
|
|
|
remote-endpoint = <&be0_in_fe0>;
|
|
|
|
};
|
|
|
|
|
|
|
|
fe0_out_be1: endpoint@1 {
|
|
|
|
reg = <1>;
|
|
|
|
remote-endpoint = <&be1_in_fe0>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
fe1: display-frontend@1e20000 {
|
|
|
|
compatible = "allwinner,sun7i-a20-display-frontend";
|
|
|
|
reg = <0x01e20000 0x20000>;
|
|
|
|
interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&ccu CLK_AHB_DE_FE1>, <&ccu CLK_DE_FE1>,
|
|
|
|
<&ccu CLK_DRAM_DE_FE1>;
|
|
|
|
clock-names = "ahb", "mod",
|
|
|
|
"ram";
|
|
|
|
resets = <&ccu RST_DE_FE1>;
|
|
|
|
|
|
|
|
ports {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
|
|
|
|
fe1_out: port@1 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
reg = <1>;
|
|
|
|
|
|
|
|
fe1_out_be0: endpoint@0 {
|
|
|
|
reg = <0>;
|
|
|
|
remote-endpoint = <&be0_in_fe1>;
|
|
|
|
};
|
|
|
|
|
|
|
|
fe1_out_be1: endpoint@1 {
|
|
|
|
reg = <1>;
|
|
|
|
remote-endpoint = <&be1_in_fe1>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
be1: display-backend@1e40000 {
|
|
|
|
compatible = "allwinner,sun7i-a20-display-backend";
|
|
|
|
reg = <0x01e40000 0x10000>;
|
|
|
|
interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&ccu CLK_AHB_DE_BE1>, <&ccu CLK_DE_BE1>,
|
|
|
|
<&ccu CLK_DRAM_DE_BE1>;
|
|
|
|
clock-names = "ahb", "mod",
|
|
|
|
"ram";
|
|
|
|
resets = <&ccu RST_DE_BE1>;
|
|
|
|
|
|
|
|
ports {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
|
|
|
|
be1_in: port@0 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
reg = <0>;
|
|
|
|
|
|
|
|
be1_in_fe0: endpoint@0 {
|
|
|
|
reg = <0>;
|
|
|
|
remote-endpoint = <&fe0_out_be1>;
|
|
|
|
};
|
|
|
|
|
|
|
|
be1_in_fe1: endpoint@1 {
|
|
|
|
reg = <1>;
|
|
|
|
remote-endpoint = <&fe1_out_be1>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
be1_out: port@1 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
reg = <1>;
|
|
|
|
|
|
|
|
be1_out_tcon0: endpoint@0 {
|
|
|
|
reg = <0>;
|
2018-01-03 23:31:55 +07:00
|
|
|
remote-endpoint = <&tcon0_in_be1>;
|
2017-10-17 19:18:06 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
be1_out_tcon1: endpoint@1 {
|
|
|
|
reg = <1>;
|
|
|
|
remote-endpoint = <&tcon1_in_be1>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
be0: display-backend@1e60000 {
|
|
|
|
compatible = "allwinner,sun7i-a20-display-backend";
|
|
|
|
reg = <0x01e60000 0x10000>;
|
|
|
|
interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&ccu CLK_AHB_DE_BE0>, <&ccu CLK_DE_BE0>,
|
|
|
|
<&ccu CLK_DRAM_DE_BE0>;
|
|
|
|
clock-names = "ahb", "mod",
|
|
|
|
"ram";
|
|
|
|
resets = <&ccu RST_DE_BE0>;
|
|
|
|
|
|
|
|
ports {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
|
|
|
|
be0_in: port@0 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
reg = <0>;
|
|
|
|
|
|
|
|
be0_in_fe0: endpoint@0 {
|
|
|
|
reg = <0>;
|
|
|
|
remote-endpoint = <&fe0_out_be0>;
|
|
|
|
};
|
|
|
|
|
|
|
|
be0_in_fe1: endpoint@1 {
|
|
|
|
reg = <1>;
|
|
|
|
remote-endpoint = <&fe1_out_be0>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
be0_out: port@1 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
reg = <1>;
|
|
|
|
|
|
|
|
be0_out_tcon0: endpoint@0 {
|
|
|
|
reg = <0>;
|
|
|
|
remote-endpoint = <&tcon0_in_be0>;
|
|
|
|
};
|
|
|
|
|
|
|
|
be0_out_tcon1: endpoint@1 {
|
|
|
|
reg = <1>;
|
|
|
|
remote-endpoint = <&tcon1_in_be0>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|
2013-07-17 15:07:10 +07:00
|
|
|
};
|
|
|
|
};
|