2009-11-12 16:41:42 +07:00
|
|
|
/*
|
|
|
|
* linux/drivers/video/omap2/dss/dispc.c
|
|
|
|
*
|
|
|
|
* Copyright (C) 2009 Nokia Corporation
|
|
|
|
* Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
|
|
|
|
*
|
|
|
|
* Some code and ideas taken from drivers/video/omap/ driver
|
|
|
|
* by Imre Deak.
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify it
|
|
|
|
* under the terms of the GNU General Public License version 2 as published by
|
|
|
|
* the Free Software Foundation.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful, but WITHOUT
|
|
|
|
* ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
|
|
|
|
* more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License along with
|
|
|
|
* this program. If not, see <http://www.gnu.org/licenses/>.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#define DSS_SUBSYS_NAME "DISPC"
|
|
|
|
|
|
|
|
#include <linux/kernel.h>
|
|
|
|
#include <linux/dma-mapping.h>
|
|
|
|
#include <linux/vmalloc.h>
|
2011-07-11 00:20:26 +07:00
|
|
|
#include <linux/export.h>
|
2009-11-12 16:41:42 +07:00
|
|
|
#include <linux/clk.h>
|
|
|
|
#include <linux/io.h>
|
|
|
|
#include <linux/jiffies.h>
|
|
|
|
#include <linux/seq_file.h>
|
|
|
|
#include <linux/delay.h>
|
|
|
|
#include <linux/workqueue.h>
|
2010-06-09 19:31:01 +07:00
|
|
|
#include <linux/hardirq.h>
|
2011-05-23 15:51:18 +07:00
|
|
|
#include <linux/platform_device.h>
|
2011-05-27 14:52:19 +07:00
|
|
|
#include <linux/pm_runtime.h>
|
2012-09-28 17:54:35 +07:00
|
|
|
#include <linux/sizes.h>
|
2014-09-06 02:15:03 +07:00
|
|
|
#include <linux/mfd/syscon.h>
|
|
|
|
#include <linux/regmap.h>
|
|
|
|
#include <linux/of.h>
|
OMAPDSS: componentize omapdss
omapdss kernel module contains drivers for multiple devices, one for
each DSS submodule. The probing we have at the moment is a mess, and
doesn't give us proper deferred probing nor ensure that all the devices
are probed before omapfb/omapdrm start using omapdss.
This patch solves the mess by using the component system for DSS
submodules.
The changes to all DSS submodules (dispc, dpi, dsi, hdmi4/5, rfbi, sdi,
venc) are the same: probe & remove functions are changed to bind &
unbind, and new probe & remove functions are added which call
component_add/del.
The dss_core driver (dss.c) acts as a component master. Adding and
matching the components is simple: all dss device's child devices are
added as components.
However, we do have some dependencies between the drivers. The order in
which they should be probed is reflected by the list in core.c
(dss_output_drv_reg_funcs). The drivers are registered in that order,
which causes the components to be added in that order, which makes the
components to be bound in that order. This feels a bit fragile, and we
probably should improve the code to manage binds in random order.
However, for now, this works fine.
Signed-off-by: Tomi Valkeinen <tomi.valkeinen@ti.com>
Acked-by: Laurent Pinchart <laurent.pinchart@ideasonboard.com>
2015-06-04 19:22:23 +07:00
|
|
|
#include <linux/component.h>
|
2009-11-12 16:41:42 +07:00
|
|
|
|
2016-05-27 18:40:49 +07:00
|
|
|
#include "omapdss.h"
|
2009-11-12 16:41:42 +07:00
|
|
|
#include "dss.h"
|
2010-09-15 20:50:00 +07:00
|
|
|
#include "dss_features.h"
|
2011-05-06 13:15:49 +07:00
|
|
|
#include "dispc.h"
|
2009-11-12 16:41:42 +07:00
|
|
|
|
|
|
|
/* DISPC */
|
OMAP: DSS2: Represent DISPC register defines with channel as parameter
On OMAP4, we have a new DISPC channel for Overlay Manager LCD2. There is a set
of regsiters for LCD2 channel similar to the existing LCD channel, like
DISPC_CONTROL2, DISPC_DIVISOR2, DISPC_CONFIG2 and so on.
Introduce new enum members for LCD2 Channel and corresponding Overlay Manager
in display.h.
Represent the following DISPC register defines with channel as a parameter
to differentiate between LCD and LCD2 registers (and also DIGIT in some cases):
DISPC_DEFAULT_COLOR, DISPC_TRANS_COLOR, DISPC_TIMING_H, DISPC_TIMING_V,
DISPC_POL_FREQ, DISPC_DIVISOR, DISPC_SIZE_LCD, DISPC_DATA_CYCLEk,
DISPC_CPR_COEF_R, DISPC_CPR_COEF_G and DISPC_CPR_COEF_B
This parametrization helps in reducing the number of register defines for DISPC.
Replace the existing reads/writes to these registers in this new way.
Also, Introduce defines for registers DISPC_CONTROL2 and DISPC_CONFIG2 which
are used exclusively for LCD2 channel.
Signed-off-by: Sumit Semwal <sumit.semwal@ti.com>
Signed-off-by: Mukund Mittal <mmittal@ti.com>
Signed-off-by: Samreen <samreen@ti.com>
Signed-off-by: Archit Taneja <archit@ti.com>
Signed-off-by: Tomi Valkeinen <tomi.valkeinen@nokia.com>
2010-12-02 18:27:09 +07:00
|
|
|
#define DISPC_SZ_REGS SZ_4K
|
2009-11-12 16:41:42 +07:00
|
|
|
|
2011-06-21 13:35:36 +07:00
|
|
|
enum omap_burst_size {
|
|
|
|
BURST_SIZE_X2 = 0,
|
|
|
|
BURST_SIZE_X4 = 1,
|
|
|
|
BURST_SIZE_X8 = 2,
|
|
|
|
};
|
|
|
|
|
2009-11-12 16:41:42 +07:00
|
|
|
#define REG_GET(idx, start, end) \
|
|
|
|
FLD_GET(dispc_read_reg(idx), start, end)
|
|
|
|
|
|
|
|
#define REG_FLD_MOD(idx, val, start, end) \
|
|
|
|
dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))
|
|
|
|
|
2012-07-03 13:56:51 +07:00
|
|
|
struct dispc_features {
|
|
|
|
u8 sw_start;
|
|
|
|
u8 fp_start;
|
|
|
|
u8 bp_start;
|
|
|
|
u16 sw_max;
|
|
|
|
u16 vp_max;
|
|
|
|
u16 hp_max;
|
2012-11-14 15:20:15 +07:00
|
|
|
u8 mgr_width_start;
|
|
|
|
u8 mgr_height_start;
|
|
|
|
u16 mgr_width_max;
|
|
|
|
u16 mgr_height_max;
|
2013-03-26 20:45:22 +07:00
|
|
|
unsigned long max_lcd_pclk;
|
|
|
|
unsigned long max_tv_pclk;
|
2012-10-19 19:43:29 +07:00
|
|
|
int (*calc_scaling) (unsigned long pclk, unsigned long lclk,
|
2016-09-22 18:07:04 +07:00
|
|
|
const struct videomode *vm,
|
2012-07-03 13:56:51 +07:00
|
|
|
u16 width, u16 height, u16 out_width, u16 out_height,
|
|
|
|
enum omap_color_mode color_mode, bool *five_taps,
|
|
|
|
int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
|
2012-09-26 18:30:37 +07:00
|
|
|
u16 pos_x, unsigned long *core_clk, bool mem_to_mem);
|
2012-10-19 19:36:11 +07:00
|
|
|
unsigned long (*calc_core_clk) (unsigned long pclk,
|
2012-09-26 18:30:37 +07:00
|
|
|
u16 width, u16 height, u16 out_width, u16 out_height,
|
|
|
|
bool mem_to_mem);
|
2012-08-22 20:56:57 +07:00
|
|
|
u8 num_fifos;
|
2012-08-22 20:57:02 +07:00
|
|
|
|
|
|
|
/* swap GFX & WB fifos */
|
|
|
|
bool gfx_fifo_workaround:1;
|
2012-11-08 15:01:33 +07:00
|
|
|
|
|
|
|
/* no DISPC_IRQ_FRAMEDONETV on this SoC */
|
|
|
|
bool no_framedone_tv:1;
|
2013-03-26 20:45:25 +07:00
|
|
|
|
|
|
|
/* revert to the OMAP4 mechanism of DISPC Smart Standby operation */
|
|
|
|
bool mstandby_workaround:1;
|
2013-12-17 18:10:21 +07:00
|
|
|
|
|
|
|
bool set_max_preload:1;
|
2015-04-10 16:48:34 +07:00
|
|
|
|
|
|
|
/* PIXEL_INC is not added to the last pixel of a line */
|
|
|
|
bool last_pixel_inc_missing:1;
|
2015-10-21 17:08:59 +07:00
|
|
|
|
|
|
|
/* POL_FREQ has ALIGN bit */
|
|
|
|
bool supports_sync_align:1;
|
2015-11-04 22:10:44 +07:00
|
|
|
|
|
|
|
bool has_writeback:1;
|
2016-01-13 23:41:31 +07:00
|
|
|
|
|
|
|
bool supports_double_pixel:1;
|
2016-01-13 23:41:36 +07:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Field order for VENC is different than HDMI. We should handle this in
|
|
|
|
* some intelligent manner, but as the SoCs have either HDMI or VENC,
|
|
|
|
* never both, we can just use this flag for now.
|
|
|
|
*/
|
|
|
|
bool reverse_ilace_field_order:1;
|
2016-06-07 19:09:15 +07:00
|
|
|
|
|
|
|
bool has_gamma_table:1;
|
2016-06-07 19:09:16 +07:00
|
|
|
|
|
|
|
bool has_gamma_i734_bug:1;
|
2012-07-03 13:56:51 +07:00
|
|
|
};
|
|
|
|
|
2012-08-22 20:56:57 +07:00
|
|
|
#define DISPC_MAX_NR_FIFOS 5
|
2016-06-07 19:09:15 +07:00
|
|
|
#define DISPC_MAX_CHANNEL_GAMMA 4
|
2012-08-22 20:56:57 +07:00
|
|
|
|
2009-11-12 16:41:42 +07:00
|
|
|
static struct {
|
2011-01-24 13:22:00 +07:00
|
|
|
struct platform_device *pdev;
|
2009-11-12 16:41:42 +07:00
|
|
|
void __iomem *base;
|
2011-05-27 14:52:19 +07:00
|
|
|
|
2011-02-23 15:41:03 +07:00
|
|
|
int irq;
|
OMAPDSS: fix shared irq handlers
DSS uses shared irq handlers for DISPC and DSI, because on OMAP3, the
DISPC and DSI share the same irq line.
However, the irq handlers presume that the hardware is enabled, which,
in theory, may not be the case with shared irq handlers. So if an
interrupt happens while the DISPC/DSI is off, the kernel will halt as
the irq handler tries to access the DISPC/DSI registers.
In practice that should never happen, as both DSI and DISPC are in the
same power domain. So if there's an IRQ for one of them, the other is
also enabled. However, if CONFIG_DEBUG_SHIRQ is enabled, the kernel will
generate a spurious IRQ, which then causes the problem.
This patch adds an is_enabled field for both DISPC and DSI, which is
used to track if the HW is enabled. For DISPC the code is slightly more
complex, as the users of DISPC can register the interrupt handler, and
we want to hide the is_enabled handling from the users of DISPC.
Signed-off-by: Tomi Valkeinen <tomi.valkeinen@ti.com>
2014-04-11 17:49:55 +07:00
|
|
|
irq_handler_t user_handler;
|
|
|
|
void *user_data;
|
2009-11-12 16:41:42 +07:00
|
|
|
|
2013-03-06 20:54:11 +07:00
|
|
|
unsigned long core_clk_rate;
|
2013-05-16 14:44:13 +07:00
|
|
|
unsigned long tv_pclk_rate;
|
2013-03-06 20:54:11 +07:00
|
|
|
|
2012-08-22 20:56:57 +07:00
|
|
|
u32 fifo_size[DISPC_MAX_NR_FIFOS];
|
|
|
|
/* maps which plane is using a fifo. fifo-id -> plane-id */
|
|
|
|
int fifo_assignment[DISPC_MAX_NR_FIFOS];
|
2009-11-12 16:41:42 +07:00
|
|
|
|
2011-06-01 19:54:06 +07:00
|
|
|
bool ctx_valid;
|
2009-11-12 16:41:42 +07:00
|
|
|
u32 ctx[DISPC_SZ_REGS / sizeof(u32)];
|
2009-12-17 19:35:21 +07:00
|
|
|
|
2016-06-07 19:09:15 +07:00
|
|
|
u32 *gamma_table[DISPC_MAX_CHANNEL_GAMMA];
|
|
|
|
|
2012-07-03 13:56:51 +07:00
|
|
|
const struct dispc_features *feat;
|
OMAPDSS: fix shared irq handlers
DSS uses shared irq handlers for DISPC and DSI, because on OMAP3, the
DISPC and DSI share the same irq line.
However, the irq handlers presume that the hardware is enabled, which,
in theory, may not be the case with shared irq handlers. So if an
interrupt happens while the DISPC/DSI is off, the kernel will halt as
the irq handler tries to access the DISPC/DSI registers.
In practice that should never happen, as both DSI and DISPC are in the
same power domain. So if there's an IRQ for one of them, the other is
also enabled. However, if CONFIG_DEBUG_SHIRQ is enabled, the kernel will
generate a spurious IRQ, which then causes the problem.
This patch adds an is_enabled field for both DISPC and DSI, which is
used to track if the HW is enabled. For DISPC the code is slightly more
complex, as the users of DISPC can register the interrupt handler, and
we want to hide the is_enabled handling from the users of DISPC.
Signed-off-by: Tomi Valkeinen <tomi.valkeinen@ti.com>
2014-04-11 17:49:55 +07:00
|
|
|
|
|
|
|
bool is_enabled;
|
2014-09-06 02:15:03 +07:00
|
|
|
|
|
|
|
struct regmap *syscon_pol;
|
|
|
|
u32 syscon_pol_offset;
|
2014-11-10 17:23:00 +07:00
|
|
|
|
|
|
|
/* DISPC_CONTROL & DISPC_CONFIG lock*/
|
|
|
|
spinlock_t control_lock;
|
2009-11-12 16:41:42 +07:00
|
|
|
} dispc;
|
|
|
|
|
2011-05-19 21:17:54 +07:00
|
|
|
enum omap_color_component {
|
|
|
|
/* used for all color formats for OMAP3 and earlier
|
|
|
|
* and for RGB and Y color component on OMAP4
|
|
|
|
*/
|
|
|
|
DISPC_COLOR_COMPONENT_RGB_Y = 1 << 0,
|
|
|
|
/* used for UV component for
|
|
|
|
* OMAP_DSS_COLOR_YUV2, OMAP_DSS_COLOR_UYVY, OMAP_DSS_COLOR_NV12
|
|
|
|
* color formats on OMAP4
|
|
|
|
*/
|
|
|
|
DISPC_COLOR_COMPONENT_UV = 1 << 1,
|
|
|
|
};
|
|
|
|
|
2012-06-21 12:37:44 +07:00
|
|
|
enum mgr_reg_fields {
|
|
|
|
DISPC_MGR_FLD_ENABLE,
|
|
|
|
DISPC_MGR_FLD_STNTFT,
|
|
|
|
DISPC_MGR_FLD_GO,
|
|
|
|
DISPC_MGR_FLD_TFTDATALINES,
|
|
|
|
DISPC_MGR_FLD_STALLMODE,
|
|
|
|
DISPC_MGR_FLD_TCKENABLE,
|
|
|
|
DISPC_MGR_FLD_TCKSELECTION,
|
|
|
|
DISPC_MGR_FLD_CPR,
|
|
|
|
DISPC_MGR_FLD_FIFOHANDCHECK,
|
|
|
|
/* used to maintain a count of the above fields */
|
|
|
|
DISPC_MGR_FLD_NUM,
|
|
|
|
};
|
|
|
|
|
2014-04-11 20:25:06 +07:00
|
|
|
struct dispc_reg_field {
|
|
|
|
u16 reg;
|
|
|
|
u8 high;
|
|
|
|
u8 low;
|
|
|
|
};
|
|
|
|
|
2016-06-07 19:09:15 +07:00
|
|
|
struct dispc_gamma_desc {
|
|
|
|
u32 len;
|
|
|
|
u32 bits;
|
|
|
|
u16 reg;
|
|
|
|
bool has_index;
|
|
|
|
};
|
|
|
|
|
2012-06-21 12:37:44 +07:00
|
|
|
static const struct {
|
|
|
|
const char *name;
|
|
|
|
u32 vsync_irq;
|
|
|
|
u32 framedone_irq;
|
|
|
|
u32 sync_lost_irq;
|
2016-06-07 19:09:15 +07:00
|
|
|
struct dispc_gamma_desc gamma;
|
2014-04-11 20:25:06 +07:00
|
|
|
struct dispc_reg_field reg_desc[DISPC_MGR_FLD_NUM];
|
2012-06-21 12:37:44 +07:00
|
|
|
} mgr_desc[] = {
|
|
|
|
[OMAP_DSS_CHANNEL_LCD] = {
|
|
|
|
.name = "LCD",
|
|
|
|
.vsync_irq = DISPC_IRQ_VSYNC,
|
|
|
|
.framedone_irq = DISPC_IRQ_FRAMEDONE,
|
|
|
|
.sync_lost_irq = DISPC_IRQ_SYNC_LOST,
|
2016-06-07 19:09:15 +07:00
|
|
|
.gamma = {
|
|
|
|
.len = 256,
|
|
|
|
.bits = 8,
|
|
|
|
.reg = DISPC_GAMMA_TABLE0,
|
|
|
|
.has_index = true,
|
|
|
|
},
|
2012-06-21 12:37:44 +07:00
|
|
|
.reg_desc = {
|
|
|
|
[DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 0, 0 },
|
|
|
|
[DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL, 3, 3 },
|
|
|
|
[DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 5, 5 },
|
|
|
|
[DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL, 9, 8 },
|
|
|
|
[DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL, 11, 11 },
|
|
|
|
[DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 10, 10 },
|
|
|
|
[DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 11, 11 },
|
|
|
|
[DISPC_MGR_FLD_CPR] = { DISPC_CONFIG, 15, 15 },
|
|
|
|
[DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
|
|
|
|
},
|
|
|
|
},
|
|
|
|
[OMAP_DSS_CHANNEL_DIGIT] = {
|
|
|
|
.name = "DIGIT",
|
|
|
|
.vsync_irq = DISPC_IRQ_EVSYNC_ODD | DISPC_IRQ_EVSYNC_EVEN,
|
2012-11-08 15:01:33 +07:00
|
|
|
.framedone_irq = DISPC_IRQ_FRAMEDONETV,
|
2012-06-21 12:37:44 +07:00
|
|
|
.sync_lost_irq = DISPC_IRQ_SYNC_LOST_DIGIT,
|
2016-06-07 19:09:15 +07:00
|
|
|
.gamma = {
|
|
|
|
.len = 1024,
|
|
|
|
.bits = 10,
|
|
|
|
.reg = DISPC_GAMMA_TABLE2,
|
|
|
|
.has_index = false,
|
|
|
|
},
|
2012-06-21 12:37:44 +07:00
|
|
|
.reg_desc = {
|
|
|
|
[DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 1, 1 },
|
|
|
|
[DISPC_MGR_FLD_STNTFT] = { },
|
|
|
|
[DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 6, 6 },
|
|
|
|
[DISPC_MGR_FLD_TFTDATALINES] = { },
|
|
|
|
[DISPC_MGR_FLD_STALLMODE] = { },
|
|
|
|
[DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 12, 12 },
|
|
|
|
[DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 13, 13 },
|
|
|
|
[DISPC_MGR_FLD_CPR] = { },
|
|
|
|
[DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
|
|
|
|
},
|
|
|
|
},
|
|
|
|
[OMAP_DSS_CHANNEL_LCD2] = {
|
|
|
|
.name = "LCD2",
|
|
|
|
.vsync_irq = DISPC_IRQ_VSYNC2,
|
|
|
|
.framedone_irq = DISPC_IRQ_FRAMEDONE2,
|
|
|
|
.sync_lost_irq = DISPC_IRQ_SYNC_LOST2,
|
2016-06-07 19:09:15 +07:00
|
|
|
.gamma = {
|
|
|
|
.len = 256,
|
|
|
|
.bits = 8,
|
|
|
|
.reg = DISPC_GAMMA_TABLE1,
|
|
|
|
.has_index = true,
|
|
|
|
},
|
2012-06-21 12:37:44 +07:00
|
|
|
.reg_desc = {
|
|
|
|
[DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL2, 0, 0 },
|
|
|
|
[DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL2, 3, 3 },
|
|
|
|
[DISPC_MGR_FLD_GO] = { DISPC_CONTROL2, 5, 5 },
|
|
|
|
[DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL2, 9, 8 },
|
|
|
|
[DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL2, 11, 11 },
|
|
|
|
[DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG2, 10, 10 },
|
|
|
|
[DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG2, 11, 11 },
|
|
|
|
[DISPC_MGR_FLD_CPR] = { DISPC_CONFIG2, 15, 15 },
|
|
|
|
[DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG2, 16, 16 },
|
|
|
|
},
|
|
|
|
},
|
2012-06-29 12:13:13 +07:00
|
|
|
[OMAP_DSS_CHANNEL_LCD3] = {
|
|
|
|
.name = "LCD3",
|
|
|
|
.vsync_irq = DISPC_IRQ_VSYNC3,
|
|
|
|
.framedone_irq = DISPC_IRQ_FRAMEDONE3,
|
|
|
|
.sync_lost_irq = DISPC_IRQ_SYNC_LOST3,
|
2016-06-07 19:09:15 +07:00
|
|
|
.gamma = {
|
|
|
|
.len = 256,
|
|
|
|
.bits = 8,
|
|
|
|
.reg = DISPC_GAMMA_TABLE3,
|
|
|
|
.has_index = true,
|
|
|
|
},
|
2012-06-29 12:13:13 +07:00
|
|
|
.reg_desc = {
|
|
|
|
[DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL3, 0, 0 },
|
|
|
|
[DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL3, 3, 3 },
|
|
|
|
[DISPC_MGR_FLD_GO] = { DISPC_CONTROL3, 5, 5 },
|
|
|
|
[DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL3, 9, 8 },
|
|
|
|
[DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL3, 11, 11 },
|
|
|
|
[DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG3, 10, 10 },
|
|
|
|
[DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG3, 11, 11 },
|
|
|
|
[DISPC_MGR_FLD_CPR] = { DISPC_CONFIG3, 15, 15 },
|
|
|
|
[DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG3, 16, 16 },
|
|
|
|
},
|
|
|
|
},
|
2012-06-21 12:37:44 +07:00
|
|
|
};
|
|
|
|
|
2012-09-11 13:34:47 +07:00
|
|
|
struct color_conv_coef {
|
|
|
|
int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
|
|
|
|
int full_range;
|
|
|
|
};
|
|
|
|
|
2015-11-04 22:10:57 +07:00
|
|
|
static unsigned long dispc_fclk_rate(void);
|
|
|
|
static unsigned long dispc_core_clk_rate(void);
|
|
|
|
static unsigned long dispc_mgr_lclk_rate(enum omap_channel channel);
|
|
|
|
static unsigned long dispc_mgr_pclk_rate(enum omap_channel channel);
|
|
|
|
|
2017-03-24 21:47:52 +07:00
|
|
|
static unsigned long dispc_plane_pclk_rate(enum omap_plane_id plane);
|
|
|
|
static unsigned long dispc_plane_lclk_rate(enum omap_plane_id plane);
|
2009-11-12 16:41:42 +07:00
|
|
|
|
2015-11-06 01:06:06 +07:00
|
|
|
static void dispc_clear_irqstatus(u32 mask);
|
|
|
|
static bool dispc_mgr_is_enabled(enum omap_channel channel);
|
|
|
|
static void dispc_clear_irqstatus(u32 mask);
|
|
|
|
|
2011-05-06 13:15:51 +07:00
|
|
|
static inline void dispc_write_reg(const u16 idx, u32 val)
|
2009-11-12 16:41:42 +07:00
|
|
|
{
|
2011-05-06 13:15:51 +07:00
|
|
|
__raw_writel(val, dispc.base + idx);
|
2009-11-12 16:41:42 +07:00
|
|
|
}
|
|
|
|
|
2011-05-06 13:15:51 +07:00
|
|
|
static inline u32 dispc_read_reg(const u16 idx)
|
2009-11-12 16:41:42 +07:00
|
|
|
{
|
2011-05-06 13:15:51 +07:00
|
|
|
return __raw_readl(dispc.base + idx);
|
2009-11-12 16:41:42 +07:00
|
|
|
}
|
|
|
|
|
2012-06-21 12:37:44 +07:00
|
|
|
static u32 mgr_fld_read(enum omap_channel channel, enum mgr_reg_fields regfld)
|
|
|
|
{
|
2014-04-11 20:25:06 +07:00
|
|
|
const struct dispc_reg_field rfld = mgr_desc[channel].reg_desc[regfld];
|
2012-06-21 12:37:44 +07:00
|
|
|
return REG_GET(rfld.reg, rfld.high, rfld.low);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void mgr_fld_write(enum omap_channel channel,
|
|
|
|
enum mgr_reg_fields regfld, int val) {
|
2014-04-11 20:25:06 +07:00
|
|
|
const struct dispc_reg_field rfld = mgr_desc[channel].reg_desc[regfld];
|
2014-11-10 17:23:00 +07:00
|
|
|
const bool need_lock = rfld.reg == DISPC_CONTROL || rfld.reg == DISPC_CONFIG;
|
|
|
|
unsigned long flags;
|
|
|
|
|
|
|
|
if (need_lock)
|
|
|
|
spin_lock_irqsave(&dispc.control_lock, flags);
|
|
|
|
|
2012-06-21 12:37:44 +07:00
|
|
|
REG_FLD_MOD(rfld.reg, val, rfld.high, rfld.low);
|
2014-11-10 17:23:00 +07:00
|
|
|
|
|
|
|
if (need_lock)
|
|
|
|
spin_unlock_irqrestore(&dispc.control_lock, flags);
|
2012-06-21 12:37:44 +07:00
|
|
|
}
|
|
|
|
|
2009-11-12 16:41:42 +07:00
|
|
|
#define SR(reg) \
|
2011-05-06 13:15:51 +07:00
|
|
|
dispc.ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
|
2009-11-12 16:41:42 +07:00
|
|
|
#define RR(reg) \
|
2011-05-06 13:15:51 +07:00
|
|
|
dispc_write_reg(DISPC_##reg, dispc.ctx[DISPC_##reg / sizeof(u32)])
|
2009-11-12 16:41:42 +07:00
|
|
|
|
2011-05-27 14:52:19 +07:00
|
|
|
static void dispc_save_context(void)
|
2009-11-12 16:41:42 +07:00
|
|
|
{
|
2011-08-05 20:36:02 +07:00
|
|
|
int i, j;
|
2009-11-12 16:41:42 +07:00
|
|
|
|
2011-05-27 14:52:19 +07:00
|
|
|
DSSDBG("dispc_save_context\n");
|
|
|
|
|
2009-11-12 16:41:42 +07:00
|
|
|
SR(IRQENABLE);
|
|
|
|
SR(CONTROL);
|
|
|
|
SR(CONFIG);
|
|
|
|
SR(LINE_NUMBER);
|
2011-09-26 13:17:29 +07:00
|
|
|
if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
|
|
|
|
dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
|
2011-05-27 18:22:16 +07:00
|
|
|
SR(GLOBAL_ALPHA);
|
2010-12-02 18:27:12 +07:00
|
|
|
if (dss_has_feature(FEAT_MGR_LCD2)) {
|
|
|
|
SR(CONTROL2);
|
|
|
|
SR(CONFIG2);
|
|
|
|
}
|
2012-06-29 12:13:13 +07:00
|
|
|
if (dss_has_feature(FEAT_MGR_LCD3)) {
|
|
|
|
SR(CONTROL3);
|
|
|
|
SR(CONFIG3);
|
|
|
|
}
|
2009-11-12 16:41:42 +07:00
|
|
|
|
2011-08-05 20:36:02 +07:00
|
|
|
for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
|
|
|
|
SR(DEFAULT_COLOR(i));
|
|
|
|
SR(TRANS_COLOR(i));
|
|
|
|
SR(SIZE_MGR(i));
|
|
|
|
if (i == OMAP_DSS_CHANNEL_DIGIT)
|
|
|
|
continue;
|
|
|
|
SR(TIMING_H(i));
|
|
|
|
SR(TIMING_V(i));
|
|
|
|
SR(POL_FREQ(i));
|
|
|
|
SR(DIVISORo(i));
|
|
|
|
|
|
|
|
SR(DATA_CYCLE1(i));
|
|
|
|
SR(DATA_CYCLE2(i));
|
|
|
|
SR(DATA_CYCLE3(i));
|
|
|
|
|
2011-05-27 18:22:16 +07:00
|
|
|
if (dss_has_feature(FEAT_CPR)) {
|
2011-08-05 20:36:02 +07:00
|
|
|
SR(CPR_COEF_R(i));
|
|
|
|
SR(CPR_COEF_G(i));
|
|
|
|
SR(CPR_COEF_B(i));
|
2011-05-27 18:22:16 +07:00
|
|
|
}
|
2010-12-02 18:27:12 +07:00
|
|
|
}
|
2009-11-12 16:41:42 +07:00
|
|
|
|
2011-08-05 20:36:02 +07:00
|
|
|
for (i = 0; i < dss_feat_get_num_ovls(); i++) {
|
|
|
|
SR(OVL_BA0(i));
|
|
|
|
SR(OVL_BA1(i));
|
|
|
|
SR(OVL_POSITION(i));
|
|
|
|
SR(OVL_SIZE(i));
|
|
|
|
SR(OVL_ATTRIBUTES(i));
|
|
|
|
SR(OVL_FIFO_THRESHOLD(i));
|
|
|
|
SR(OVL_ROW_INC(i));
|
|
|
|
SR(OVL_PIXEL_INC(i));
|
|
|
|
if (dss_has_feature(FEAT_PRELOAD))
|
|
|
|
SR(OVL_PRELOAD(i));
|
|
|
|
if (i == OMAP_DSS_GFX) {
|
|
|
|
SR(OVL_WINDOW_SKIP(i));
|
|
|
|
SR(OVL_TABLE_BA(i));
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
SR(OVL_FIR(i));
|
|
|
|
SR(OVL_PICTURE_SIZE(i));
|
|
|
|
SR(OVL_ACCU0(i));
|
|
|
|
SR(OVL_ACCU1(i));
|
2011-05-06 13:15:49 +07:00
|
|
|
|
2011-08-05 20:36:02 +07:00
|
|
|
for (j = 0; j < 8; j++)
|
|
|
|
SR(OVL_FIR_COEF_H(i, j));
|
2011-05-19 21:17:53 +07:00
|
|
|
|
2011-08-05 20:36:02 +07:00
|
|
|
for (j = 0; j < 8; j++)
|
|
|
|
SR(OVL_FIR_COEF_HV(i, j));
|
2011-05-19 21:17:53 +07:00
|
|
|
|
2011-08-05 20:36:02 +07:00
|
|
|
for (j = 0; j < 5; j++)
|
|
|
|
SR(OVL_CONV_COEF(i, j));
|
2011-05-19 21:17:53 +07:00
|
|
|
|
2011-08-05 20:36:02 +07:00
|
|
|
if (dss_has_feature(FEAT_FIR_COEF_V)) {
|
|
|
|
for (j = 0; j < 8; j++)
|
|
|
|
SR(OVL_FIR_COEF_V(i, j));
|
|
|
|
}
|
2011-05-06 13:15:49 +07:00
|
|
|
|
2011-08-05 20:36:02 +07:00
|
|
|
if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
|
|
|
|
SR(OVL_BA0_UV(i));
|
|
|
|
SR(OVL_BA1_UV(i));
|
|
|
|
SR(OVL_FIR2(i));
|
|
|
|
SR(OVL_ACCU2_0(i));
|
|
|
|
SR(OVL_ACCU2_1(i));
|
2011-05-19 21:17:53 +07:00
|
|
|
|
2011-08-05 20:36:02 +07:00
|
|
|
for (j = 0; j < 8; j++)
|
|
|
|
SR(OVL_FIR_COEF_H2(i, j));
|
2011-05-19 21:17:53 +07:00
|
|
|
|
2011-08-05 20:36:02 +07:00
|
|
|
for (j = 0; j < 8; j++)
|
|
|
|
SR(OVL_FIR_COEF_HV2(i, j));
|
2011-05-19 21:17:53 +07:00
|
|
|
|
2011-08-05 20:36:02 +07:00
|
|
|
for (j = 0; j < 8; j++)
|
|
|
|
SR(OVL_FIR_COEF_V2(i, j));
|
|
|
|
}
|
|
|
|
if (dss_has_feature(FEAT_ATTR2))
|
|
|
|
SR(OVL_ATTRIBUTES2(i));
|
2011-05-19 21:17:53 +07:00
|
|
|
}
|
2011-03-03 22:28:00 +07:00
|
|
|
|
|
|
|
if (dss_has_feature(FEAT_CORE_CLK_DIV))
|
|
|
|
SR(DIVISOR);
|
2011-06-01 19:54:06 +07:00
|
|
|
|
|
|
|
dispc.ctx_valid = true;
|
|
|
|
|
2014-02-14 14:37:09 +07:00
|
|
|
DSSDBG("context saved\n");
|
2009-11-12 16:41:42 +07:00
|
|
|
}
|
|
|
|
|
2011-05-27 14:52:19 +07:00
|
|
|
static void dispc_restore_context(void)
|
2009-11-12 16:41:42 +07:00
|
|
|
{
|
2014-02-14 14:37:09 +07:00
|
|
|
int i, j;
|
2011-05-27 14:52:19 +07:00
|
|
|
|
|
|
|
DSSDBG("dispc_restore_context\n");
|
|
|
|
|
2011-06-01 19:54:06 +07:00
|
|
|
if (!dispc.ctx_valid)
|
|
|
|
return;
|
|
|
|
|
2010-03-05 06:13:11 +07:00
|
|
|
/*RR(IRQENABLE);*/
|
2009-11-12 16:41:42 +07:00
|
|
|
/*RR(CONTROL);*/
|
|
|
|
RR(CONFIG);
|
|
|
|
RR(LINE_NUMBER);
|
2011-09-26 13:17:29 +07:00
|
|
|
if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
|
|
|
|
dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
|
2011-05-27 18:22:16 +07:00
|
|
|
RR(GLOBAL_ALPHA);
|
2011-08-05 20:36:02 +07:00
|
|
|
if (dss_has_feature(FEAT_MGR_LCD2))
|
2010-12-02 18:27:12 +07:00
|
|
|
RR(CONFIG2);
|
2012-06-29 12:13:13 +07:00
|
|
|
if (dss_has_feature(FEAT_MGR_LCD3))
|
|
|
|
RR(CONFIG3);
|
2009-11-12 16:41:42 +07:00
|
|
|
|
2011-08-05 20:36:02 +07:00
|
|
|
for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
|
|
|
|
RR(DEFAULT_COLOR(i));
|
|
|
|
RR(TRANS_COLOR(i));
|
|
|
|
RR(SIZE_MGR(i));
|
|
|
|
if (i == OMAP_DSS_CHANNEL_DIGIT)
|
|
|
|
continue;
|
|
|
|
RR(TIMING_H(i));
|
|
|
|
RR(TIMING_V(i));
|
|
|
|
RR(POL_FREQ(i));
|
|
|
|
RR(DIVISORo(i));
|
|
|
|
|
|
|
|
RR(DATA_CYCLE1(i));
|
|
|
|
RR(DATA_CYCLE2(i));
|
|
|
|
RR(DATA_CYCLE3(i));
|
2010-12-02 18:27:12 +07:00
|
|
|
|
2011-05-27 18:22:16 +07:00
|
|
|
if (dss_has_feature(FEAT_CPR)) {
|
2011-08-05 20:36:02 +07:00
|
|
|
RR(CPR_COEF_R(i));
|
|
|
|
RR(CPR_COEF_G(i));
|
|
|
|
RR(CPR_COEF_B(i));
|
2011-05-27 18:22:16 +07:00
|
|
|
}
|
2010-12-02 18:27:12 +07:00
|
|
|
}
|
2009-11-12 16:41:42 +07:00
|
|
|
|
2011-08-05 20:36:02 +07:00
|
|
|
for (i = 0; i < dss_feat_get_num_ovls(); i++) {
|
|
|
|
RR(OVL_BA0(i));
|
|
|
|
RR(OVL_BA1(i));
|
|
|
|
RR(OVL_POSITION(i));
|
|
|
|
RR(OVL_SIZE(i));
|
|
|
|
RR(OVL_ATTRIBUTES(i));
|
|
|
|
RR(OVL_FIFO_THRESHOLD(i));
|
|
|
|
RR(OVL_ROW_INC(i));
|
|
|
|
RR(OVL_PIXEL_INC(i));
|
|
|
|
if (dss_has_feature(FEAT_PRELOAD))
|
|
|
|
RR(OVL_PRELOAD(i));
|
|
|
|
if (i == OMAP_DSS_GFX) {
|
|
|
|
RR(OVL_WINDOW_SKIP(i));
|
|
|
|
RR(OVL_TABLE_BA(i));
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
RR(OVL_FIR(i));
|
|
|
|
RR(OVL_PICTURE_SIZE(i));
|
|
|
|
RR(OVL_ACCU0(i));
|
|
|
|
RR(OVL_ACCU1(i));
|
2011-05-06 13:15:49 +07:00
|
|
|
|
2011-08-05 20:36:02 +07:00
|
|
|
for (j = 0; j < 8; j++)
|
|
|
|
RR(OVL_FIR_COEF_H(i, j));
|
2011-05-19 21:17:53 +07:00
|
|
|
|
2011-08-05 20:36:02 +07:00
|
|
|
for (j = 0; j < 8; j++)
|
|
|
|
RR(OVL_FIR_COEF_HV(i, j));
|
2011-05-19 21:17:53 +07:00
|
|
|
|
2011-08-05 20:36:02 +07:00
|
|
|
for (j = 0; j < 5; j++)
|
|
|
|
RR(OVL_CONV_COEF(i, j));
|
2011-05-19 21:17:53 +07:00
|
|
|
|
2011-08-05 20:36:02 +07:00
|
|
|
if (dss_has_feature(FEAT_FIR_COEF_V)) {
|
|
|
|
for (j = 0; j < 8; j++)
|
|
|
|
RR(OVL_FIR_COEF_V(i, j));
|
|
|
|
}
|
2011-05-06 13:15:49 +07:00
|
|
|
|
2011-08-05 20:36:02 +07:00
|
|
|
if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
|
|
|
|
RR(OVL_BA0_UV(i));
|
|
|
|
RR(OVL_BA1_UV(i));
|
|
|
|
RR(OVL_FIR2(i));
|
|
|
|
RR(OVL_ACCU2_0(i));
|
|
|
|
RR(OVL_ACCU2_1(i));
|
2011-05-19 21:17:53 +07:00
|
|
|
|
2011-08-05 20:36:02 +07:00
|
|
|
for (j = 0; j < 8; j++)
|
|
|
|
RR(OVL_FIR_COEF_H2(i, j));
|
2011-05-19 21:17:53 +07:00
|
|
|
|
2011-08-05 20:36:02 +07:00
|
|
|
for (j = 0; j < 8; j++)
|
|
|
|
RR(OVL_FIR_COEF_HV2(i, j));
|
2011-05-19 21:17:53 +07:00
|
|
|
|
2011-08-05 20:36:02 +07:00
|
|
|
for (j = 0; j < 8; j++)
|
|
|
|
RR(OVL_FIR_COEF_V2(i, j));
|
|
|
|
}
|
|
|
|
if (dss_has_feature(FEAT_ATTR2))
|
|
|
|
RR(OVL_ATTRIBUTES2(i));
|
2011-05-19 21:17:53 +07:00
|
|
|
}
|
2009-11-12 16:41:42 +07:00
|
|
|
|
2011-03-03 22:28:00 +07:00
|
|
|
if (dss_has_feature(FEAT_CORE_CLK_DIV))
|
|
|
|
RR(DIVISOR);
|
|
|
|
|
2009-11-12 16:41:42 +07:00
|
|
|
/* enable last, because LCD & DIGIT enable are here */
|
|
|
|
RR(CONTROL);
|
2010-12-02 18:27:12 +07:00
|
|
|
if (dss_has_feature(FEAT_MGR_LCD2))
|
|
|
|
RR(CONTROL2);
|
2012-06-29 12:13:13 +07:00
|
|
|
if (dss_has_feature(FEAT_MGR_LCD3))
|
|
|
|
RR(CONTROL3);
|
2010-03-05 06:13:11 +07:00
|
|
|
/* clear spurious SYNC_LOST_DIGIT interrupts */
|
2012-10-10 19:13:14 +07:00
|
|
|
dispc_clear_irqstatus(DISPC_IRQ_SYNC_LOST_DIGIT);
|
2010-03-05 06:13:11 +07:00
|
|
|
|
|
|
|
/*
|
|
|
|
* enable last so IRQs won't trigger before
|
|
|
|
* the context is fully restored
|
|
|
|
*/
|
|
|
|
RR(IRQENABLE);
|
2011-06-01 19:54:06 +07:00
|
|
|
|
|
|
|
DSSDBG("context restored\n");
|
2009-11-12 16:41:42 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
#undef SR
|
|
|
|
#undef RR
|
|
|
|
|
2011-05-27 14:52:19 +07:00
|
|
|
int dispc_runtime_get(void)
|
|
|
|
{
|
|
|
|
int r;
|
|
|
|
|
|
|
|
DSSDBG("dispc_runtime_get\n");
|
|
|
|
|
|
|
|
r = pm_runtime_get_sync(&dispc.pdev->dev);
|
|
|
|
WARN_ON(r < 0);
|
|
|
|
return r < 0 ? r : 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
void dispc_runtime_put(void)
|
|
|
|
{
|
|
|
|
int r;
|
|
|
|
|
|
|
|
DSSDBG("dispc_runtime_put\n");
|
|
|
|
|
2012-01-23 18:23:08 +07:00
|
|
|
r = pm_runtime_put_sync(&dispc.pdev->dev);
|
2012-06-27 20:37:18 +07:00
|
|
|
WARN_ON(r < 0 && r != -ENOSYS);
|
2009-11-12 16:41:42 +07:00
|
|
|
}
|
|
|
|
|
2015-11-06 01:06:06 +07:00
|
|
|
static u32 dispc_mgr_get_vsync_irq(enum omap_channel channel)
|
2011-11-07 20:50:09 +07:00
|
|
|
{
|
2012-06-21 12:37:44 +07:00
|
|
|
return mgr_desc[channel].vsync_irq;
|
2011-11-07 20:50:09 +07:00
|
|
|
}
|
|
|
|
|
2015-11-06 01:06:06 +07:00
|
|
|
static u32 dispc_mgr_get_framedone_irq(enum omap_channel channel)
|
2011-11-18 20:39:52 +07:00
|
|
|
{
|
2012-11-08 15:01:33 +07:00
|
|
|
if (channel == OMAP_DSS_CHANNEL_DIGIT && dispc.feat->no_framedone_tv)
|
|
|
|
return 0;
|
|
|
|
|
2012-06-21 12:37:44 +07:00
|
|
|
return mgr_desc[channel].framedone_irq;
|
2011-11-18 20:39:52 +07:00
|
|
|
}
|
|
|
|
|
2015-11-06 01:06:06 +07:00
|
|
|
static u32 dispc_mgr_get_sync_lost_irq(enum omap_channel channel)
|
2012-10-17 14:38:52 +07:00
|
|
|
{
|
|
|
|
return mgr_desc[channel].sync_lost_irq;
|
|
|
|
}
|
|
|
|
|
2012-09-22 14:09:33 +07:00
|
|
|
u32 dispc_wb_get_framedone_irq(void)
|
|
|
|
{
|
|
|
|
return DISPC_IRQ_FRAMEDONEWB;
|
|
|
|
}
|
|
|
|
|
2015-11-06 01:06:06 +07:00
|
|
|
static void dispc_mgr_enable(enum omap_channel channel, bool enable)
|
2016-04-18 07:09:48 +07:00
|
|
|
{
|
|
|
|
mgr_fld_write(channel, DISPC_MGR_FLD_ENABLE, enable);
|
|
|
|
/* flush posted write */
|
|
|
|
mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
|
|
|
|
}
|
|
|
|
|
|
|
|
static bool dispc_mgr_is_enabled(enum omap_channel channel)
|
|
|
|
{
|
|
|
|
return !!mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
|
|
|
|
}
|
|
|
|
|
2015-11-06 01:06:06 +07:00
|
|
|
static bool dispc_mgr_go_busy(enum omap_channel channel)
|
2009-11-12 16:41:42 +07:00
|
|
|
{
|
2012-06-21 12:37:44 +07:00
|
|
|
return mgr_fld_read(channel, DISPC_MGR_FLD_GO) == 1;
|
2009-11-12 16:41:42 +07:00
|
|
|
}
|
|
|
|
|
2015-11-06 01:06:06 +07:00
|
|
|
static void dispc_mgr_go(enum omap_channel channel)
|
2009-11-12 16:41:42 +07:00
|
|
|
{
|
2015-10-15 19:29:38 +07:00
|
|
|
WARN_ON(!dispc_mgr_is_enabled(channel));
|
2012-10-19 19:06:07 +07:00
|
|
|
WARN_ON(dispc_mgr_go_busy(channel));
|
2009-11-12 16:41:42 +07:00
|
|
|
|
2012-06-21 12:37:44 +07:00
|
|
|
DSSDBG("GO %s\n", mgr_desc[channel].name);
|
2009-11-12 16:41:42 +07:00
|
|
|
|
2012-06-21 12:37:44 +07:00
|
|
|
mgr_fld_write(channel, DISPC_MGR_FLD_GO, 1);
|
2009-11-12 16:41:42 +07:00
|
|
|
}
|
|
|
|
|
2012-09-22 14:09:33 +07:00
|
|
|
bool dispc_wb_go_busy(void)
|
|
|
|
{
|
|
|
|
return REG_GET(DISPC_CONTROL2, 6, 6) == 1;
|
|
|
|
}
|
|
|
|
|
|
|
|
void dispc_wb_go(void)
|
|
|
|
{
|
2017-03-24 21:47:52 +07:00
|
|
|
enum omap_plane_id plane = OMAP_DSS_WB;
|
2012-09-22 14:09:33 +07:00
|
|
|
bool enable, go;
|
|
|
|
|
|
|
|
enable = REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0) == 1;
|
|
|
|
|
|
|
|
if (!enable)
|
|
|
|
return;
|
|
|
|
|
|
|
|
go = REG_GET(DISPC_CONTROL2, 6, 6) == 1;
|
|
|
|
if (go) {
|
|
|
|
DSSERR("GO bit not down for WB\n");
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
REG_FLD_MOD(DISPC_CONTROL2, 1, 6, 6);
|
|
|
|
}
|
|
|
|
|
2017-03-24 21:47:52 +07:00
|
|
|
static void dispc_ovl_write_firh_reg(enum omap_plane_id plane, int reg,
|
|
|
|
u32 value)
|
2009-11-12 16:41:42 +07:00
|
|
|
{
|
2011-05-06 13:15:49 +07:00
|
|
|
dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value);
|
2009-11-12 16:41:42 +07:00
|
|
|
}
|
|
|
|
|
2017-03-24 21:47:52 +07:00
|
|
|
static void dispc_ovl_write_firhv_reg(enum omap_plane_id plane, int reg,
|
|
|
|
u32 value)
|
2009-11-12 16:41:42 +07:00
|
|
|
{
|
2011-05-06 13:15:49 +07:00
|
|
|
dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value);
|
2009-11-12 16:41:42 +07:00
|
|
|
}
|
|
|
|
|
2017-03-24 21:47:52 +07:00
|
|
|
static void dispc_ovl_write_firv_reg(enum omap_plane_id plane, int reg,
|
|
|
|
u32 value)
|
2009-11-12 16:41:42 +07:00
|
|
|
{
|
2011-05-06 13:15:49 +07:00
|
|
|
dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value);
|
2009-11-12 16:41:42 +07:00
|
|
|
}
|
|
|
|
|
2017-03-24 21:47:52 +07:00
|
|
|
static void dispc_ovl_write_firh2_reg(enum omap_plane_id plane, int reg,
|
|
|
|
u32 value)
|
2011-05-19 21:17:53 +07:00
|
|
|
{
|
|
|
|
BUG_ON(plane == OMAP_DSS_GFX);
|
|
|
|
|
|
|
|
dispc_write_reg(DISPC_OVL_FIR_COEF_H2(plane, reg), value);
|
|
|
|
}
|
|
|
|
|
2017-03-24 21:47:52 +07:00
|
|
|
static void dispc_ovl_write_firhv2_reg(enum omap_plane_id plane, int reg,
|
2011-08-16 17:25:00 +07:00
|
|
|
u32 value)
|
2011-05-19 21:17:53 +07:00
|
|
|
{
|
|
|
|
BUG_ON(plane == OMAP_DSS_GFX);
|
|
|
|
|
|
|
|
dispc_write_reg(DISPC_OVL_FIR_COEF_HV2(plane, reg), value);
|
|
|
|
}
|
|
|
|
|
2017-03-24 21:47:52 +07:00
|
|
|
static void dispc_ovl_write_firv2_reg(enum omap_plane_id plane, int reg,
|
|
|
|
u32 value)
|
2011-05-19 21:17:53 +07:00
|
|
|
{
|
|
|
|
BUG_ON(plane == OMAP_DSS_GFX);
|
|
|
|
|
|
|
|
dispc_write_reg(DISPC_OVL_FIR_COEF_V2(plane, reg), value);
|
|
|
|
}
|
|
|
|
|
2017-03-24 21:47:52 +07:00
|
|
|
static void dispc_ovl_set_scale_coef(enum omap_plane_id plane, int fir_hinc,
|
2011-12-19 15:33:44 +07:00
|
|
|
int fir_vinc, int five_taps,
|
|
|
|
enum omap_color_component color_comp)
|
2009-11-12 16:41:42 +07:00
|
|
|
{
|
2011-12-19 15:33:44 +07:00
|
|
|
const struct dispc_coef *h_coef, *v_coef;
|
2009-11-12 16:41:42 +07:00
|
|
|
int i;
|
|
|
|
|
2011-12-19 15:33:44 +07:00
|
|
|
h_coef = dispc_ovl_get_scale_coef(fir_hinc, true);
|
|
|
|
v_coef = dispc_ovl_get_scale_coef(fir_vinc, five_taps);
|
2009-11-12 16:41:42 +07:00
|
|
|
|
|
|
|
for (i = 0; i < 8; i++) {
|
|
|
|
u32 h, hv;
|
|
|
|
|
2011-12-19 15:33:44 +07:00
|
|
|
h = FLD_VAL(h_coef[i].hc0_vc00, 7, 0)
|
|
|
|
| FLD_VAL(h_coef[i].hc1_vc0, 15, 8)
|
|
|
|
| FLD_VAL(h_coef[i].hc2_vc1, 23, 16)
|
|
|
|
| FLD_VAL(h_coef[i].hc3_vc2, 31, 24);
|
|
|
|
hv = FLD_VAL(h_coef[i].hc4_vc22, 7, 0)
|
|
|
|
| FLD_VAL(v_coef[i].hc1_vc0, 15, 8)
|
|
|
|
| FLD_VAL(v_coef[i].hc2_vc1, 23, 16)
|
|
|
|
| FLD_VAL(v_coef[i].hc3_vc2, 31, 24);
|
2009-11-12 16:41:42 +07:00
|
|
|
|
2011-05-19 21:17:54 +07:00
|
|
|
if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
|
2011-08-16 17:25:00 +07:00
|
|
|
dispc_ovl_write_firh_reg(plane, i, h);
|
|
|
|
dispc_ovl_write_firhv_reg(plane, i, hv);
|
2011-05-19 21:17:54 +07:00
|
|
|
} else {
|
2011-08-16 17:25:00 +07:00
|
|
|
dispc_ovl_write_firh2_reg(plane, i, h);
|
|
|
|
dispc_ovl_write_firhv2_reg(plane, i, hv);
|
2011-05-19 21:17:54 +07:00
|
|
|
}
|
|
|
|
|
2009-11-12 16:41:42 +07:00
|
|
|
}
|
|
|
|
|
2010-08-24 20:18:43 +07:00
|
|
|
if (five_taps) {
|
|
|
|
for (i = 0; i < 8; i++) {
|
|
|
|
u32 v;
|
2011-12-19 15:33:44 +07:00
|
|
|
v = FLD_VAL(v_coef[i].hc0_vc00, 7, 0)
|
|
|
|
| FLD_VAL(v_coef[i].hc4_vc22, 15, 8);
|
2011-05-19 21:17:54 +07:00
|
|
|
if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y)
|
2011-08-16 17:25:00 +07:00
|
|
|
dispc_ovl_write_firv_reg(plane, i, v);
|
2011-05-19 21:17:54 +07:00
|
|
|
else
|
2011-08-16 17:25:00 +07:00
|
|
|
dispc_ovl_write_firv2_reg(plane, i, v);
|
2010-08-24 20:18:43 +07:00
|
|
|
}
|
2009-11-12 16:41:42 +07:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
|
2017-03-24 21:47:52 +07:00
|
|
|
static void dispc_ovl_write_color_conv_coef(enum omap_plane_id plane,
|
2012-09-11 13:34:47 +07:00
|
|
|
const struct color_conv_coef *ct)
|
|
|
|
{
|
2009-11-12 16:41:42 +07:00
|
|
|
#define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))
|
|
|
|
|
2012-09-11 13:34:47 +07:00
|
|
|
dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 0), CVAL(ct->rcr, ct->ry));
|
|
|
|
dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 1), CVAL(ct->gy, ct->rcb));
|
|
|
|
dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 2), CVAL(ct->gcb, ct->gcr));
|
|
|
|
dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 3), CVAL(ct->bcr, ct->by));
|
|
|
|
dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 4), CVAL(0, ct->bcb));
|
2009-11-12 16:41:42 +07:00
|
|
|
|
2012-09-11 13:34:47 +07:00
|
|
|
REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), ct->full_range, 11, 11);
|
2009-11-12 16:41:42 +07:00
|
|
|
|
|
|
|
#undef CVAL
|
|
|
|
}
|
|
|
|
|
2012-09-11 13:34:47 +07:00
|
|
|
static void dispc_setup_color_conv_coef(void)
|
|
|
|
{
|
|
|
|
int i;
|
|
|
|
int num_ovl = dss_feat_get_num_ovls();
|
|
|
|
const struct color_conv_coef ctbl_bt601_5_ovl = {
|
2015-11-04 22:10:52 +07:00
|
|
|
/* YUV -> RGB */
|
2012-09-11 13:34:47 +07:00
|
|
|
298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
|
|
|
|
};
|
|
|
|
const struct color_conv_coef ctbl_bt601_5_wb = {
|
2015-11-04 22:10:52 +07:00
|
|
|
/* RGB -> YUV */
|
|
|
|
66, 129, 25, 112, -94, -18, -38, -74, 112, 0,
|
2012-09-11 13:34:47 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
for (i = 1; i < num_ovl; i++)
|
|
|
|
dispc_ovl_write_color_conv_coef(i, &ctbl_bt601_5_ovl);
|
|
|
|
|
2015-11-04 22:10:44 +07:00
|
|
|
if (dispc.feat->has_writeback)
|
|
|
|
dispc_ovl_write_color_conv_coef(OMAP_DSS_WB, &ctbl_bt601_5_wb);
|
2012-09-11 13:34:47 +07:00
|
|
|
}
|
2009-11-12 16:41:42 +07:00
|
|
|
|
2017-03-24 21:47:52 +07:00
|
|
|
static void dispc_ovl_set_ba0(enum omap_plane_id plane, u32 paddr)
|
2009-11-12 16:41:42 +07:00
|
|
|
{
|
2011-05-06 13:15:49 +07:00
|
|
|
dispc_write_reg(DISPC_OVL_BA0(plane), paddr);
|
2009-11-12 16:41:42 +07:00
|
|
|
}
|
|
|
|
|
2017-03-24 21:47:52 +07:00
|
|
|
static void dispc_ovl_set_ba1(enum omap_plane_id plane, u32 paddr)
|
2009-11-12 16:41:42 +07:00
|
|
|
{
|
2011-05-06 13:15:49 +07:00
|
|
|
dispc_write_reg(DISPC_OVL_BA1(plane), paddr);
|
2009-11-12 16:41:42 +07:00
|
|
|
}
|
|
|
|
|
2017-03-24 21:47:52 +07:00
|
|
|
static void dispc_ovl_set_ba0_uv(enum omap_plane_id plane, u32 paddr)
|
2011-05-19 21:17:53 +07:00
|
|
|
{
|
|
|
|
dispc_write_reg(DISPC_OVL_BA0_UV(plane), paddr);
|
|
|
|
}
|
|
|
|
|
2017-03-24 21:47:52 +07:00
|
|
|
static void dispc_ovl_set_ba1_uv(enum omap_plane_id plane, u32 paddr)
|
2011-05-19 21:17:53 +07:00
|
|
|
{
|
|
|
|
dispc_write_reg(DISPC_OVL_BA1_UV(plane), paddr);
|
|
|
|
}
|
|
|
|
|
2017-03-24 21:47:52 +07:00
|
|
|
static void dispc_ovl_set_pos(enum omap_plane_id plane,
|
2012-09-22 14:00:17 +07:00
|
|
|
enum omap_overlay_caps caps, int x, int y)
|
2009-11-12 16:41:42 +07:00
|
|
|
{
|
2012-09-22 14:00:17 +07:00
|
|
|
u32 val;
|
|
|
|
|
|
|
|
if ((caps & OMAP_DSS_OVL_CAP_POS) == 0)
|
|
|
|
return;
|
|
|
|
|
|
|
|
val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
|
2011-05-06 13:15:49 +07:00
|
|
|
|
|
|
|
dispc_write_reg(DISPC_OVL_POSITION(plane), val);
|
2009-11-12 16:41:42 +07:00
|
|
|
}
|
|
|
|
|
2017-03-24 21:47:52 +07:00
|
|
|
static void dispc_ovl_set_input_size(enum omap_plane_id plane, int width,
|
2012-09-21 16:21:49 +07:00
|
|
|
int height)
|
2009-11-12 16:41:42 +07:00
|
|
|
{
|
|
|
|
u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
|
2011-05-06 13:15:49 +07:00
|
|
|
|
2012-07-29 00:29:03 +07:00
|
|
|
if (plane == OMAP_DSS_GFX || plane == OMAP_DSS_WB)
|
2011-05-06 13:15:49 +07:00
|
|
|
dispc_write_reg(DISPC_OVL_SIZE(plane), val);
|
|
|
|
else
|
|
|
|
dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
|
2009-11-12 16:41:42 +07:00
|
|
|
}
|
|
|
|
|
2017-03-24 21:47:52 +07:00
|
|
|
static void dispc_ovl_set_output_size(enum omap_plane_id plane, int width,
|
2012-09-21 16:21:49 +07:00
|
|
|
int height)
|
2009-11-12 16:41:42 +07:00
|
|
|
{
|
|
|
|
u32 val;
|
|
|
|
|
|
|
|
BUG_ON(plane == OMAP_DSS_GFX);
|
|
|
|
|
|
|
|
val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
|
2011-05-06 13:15:49 +07:00
|
|
|
|
2012-07-29 00:29:03 +07:00
|
|
|
if (plane == OMAP_DSS_WB)
|
|
|
|
dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
|
|
|
|
else
|
|
|
|
dispc_write_reg(DISPC_OVL_SIZE(plane), val);
|
2009-11-12 16:41:42 +07:00
|
|
|
}
|
|
|
|
|
2017-03-24 21:47:52 +07:00
|
|
|
static void dispc_ovl_set_zorder(enum omap_plane_id plane,
|
2012-09-26 18:25:27 +07:00
|
|
|
enum omap_overlay_caps caps, u8 zorder)
|
2011-09-08 12:59:17 +07:00
|
|
|
{
|
2012-09-26 18:25:27 +07:00
|
|
|
if ((caps & OMAP_DSS_OVL_CAP_ZORDER) == 0)
|
2011-09-08 12:59:17 +07:00
|
|
|
return;
|
|
|
|
|
|
|
|
REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), zorder, 27, 26);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void dispc_ovl_enable_zorder_planes(void)
|
|
|
|
{
|
|
|
|
int i;
|
|
|
|
|
|
|
|
if (!dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
|
|
|
|
return;
|
|
|
|
|
|
|
|
for (i = 0; i < dss_feat_get_num_ovls(); i++)
|
|
|
|
REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), 1, 25, 25);
|
|
|
|
}
|
|
|
|
|
2017-03-24 21:47:52 +07:00
|
|
|
static void dispc_ovl_set_pre_mult_alpha(enum omap_plane_id plane,
|
2012-09-26 18:25:27 +07:00
|
|
|
enum omap_overlay_caps caps, bool enable)
|
2010-11-04 18:28:42 +07:00
|
|
|
{
|
2012-09-26 18:25:27 +07:00
|
|
|
if ((caps & OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA) == 0)
|
2010-11-04 18:28:42 +07:00
|
|
|
return;
|
|
|
|
|
2011-05-06 13:15:49 +07:00
|
|
|
REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
|
2010-11-04 18:28:42 +07:00
|
|
|
}
|
|
|
|
|
2017-03-24 21:47:52 +07:00
|
|
|
static void dispc_ovl_setup_global_alpha(enum omap_plane_id plane,
|
2012-09-26 18:25:27 +07:00
|
|
|
enum omap_overlay_caps caps, u8 global_alpha)
|
2009-11-12 16:41:42 +07:00
|
|
|
{
|
2011-09-13 19:50:33 +07:00
|
|
|
static const unsigned shifts[] = { 0, 8, 16, 24, };
|
2011-08-15 15:51:50 +07:00
|
|
|
int shift;
|
|
|
|
|
2012-09-26 18:25:27 +07:00
|
|
|
if ((caps & OMAP_DSS_OVL_CAP_GLOBAL_ALPHA) == 0)
|
2010-11-04 18:28:42 +07:00
|
|
|
return;
|
2010-09-15 20:50:00 +07:00
|
|
|
|
2011-08-15 15:51:50 +07:00
|
|
|
shift = shifts[plane];
|
|
|
|
REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, shift + 7, shift);
|
2009-11-12 16:41:42 +07:00
|
|
|
}
|
|
|
|
|
2017-03-24 21:47:52 +07:00
|
|
|
static void dispc_ovl_set_pix_inc(enum omap_plane_id plane, s32 inc)
|
2009-11-12 16:41:42 +07:00
|
|
|
{
|
2011-05-06 13:15:49 +07:00
|
|
|
dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc);
|
2009-11-12 16:41:42 +07:00
|
|
|
}
|
|
|
|
|
2017-03-24 21:47:52 +07:00
|
|
|
static void dispc_ovl_set_row_inc(enum omap_plane_id plane, s32 inc)
|
2009-11-12 16:41:42 +07:00
|
|
|
{
|
2011-05-06 13:15:49 +07:00
|
|
|
dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc);
|
2009-11-12 16:41:42 +07:00
|
|
|
}
|
|
|
|
|
2017-03-24 21:47:52 +07:00
|
|
|
static void dispc_ovl_set_color_mode(enum omap_plane_id plane,
|
2009-11-12 16:41:42 +07:00
|
|
|
enum omap_color_mode color_mode)
|
|
|
|
{
|
|
|
|
u32 m = 0;
|
2011-05-19 21:17:50 +07:00
|
|
|
if (plane != OMAP_DSS_GFX) {
|
|
|
|
switch (color_mode) {
|
|
|
|
case OMAP_DSS_COLOR_NV12:
|
|
|
|
m = 0x0; break;
|
2012-02-21 21:06:30 +07:00
|
|
|
case OMAP_DSS_COLOR_RGBX16:
|
2011-05-19 21:17:50 +07:00
|
|
|
m = 0x1; break;
|
|
|
|
case OMAP_DSS_COLOR_RGBA16:
|
|
|
|
m = 0x2; break;
|
2012-02-21 21:06:30 +07:00
|
|
|
case OMAP_DSS_COLOR_RGB12U:
|
2011-05-19 21:17:50 +07:00
|
|
|
m = 0x4; break;
|
|
|
|
case OMAP_DSS_COLOR_ARGB16:
|
|
|
|
m = 0x5; break;
|
|
|
|
case OMAP_DSS_COLOR_RGB16:
|
|
|
|
m = 0x6; break;
|
|
|
|
case OMAP_DSS_COLOR_ARGB16_1555:
|
|
|
|
m = 0x7; break;
|
|
|
|
case OMAP_DSS_COLOR_RGB24U:
|
|
|
|
m = 0x8; break;
|
|
|
|
case OMAP_DSS_COLOR_RGB24P:
|
|
|
|
m = 0x9; break;
|
|
|
|
case OMAP_DSS_COLOR_YUV2:
|
|
|
|
m = 0xa; break;
|
|
|
|
case OMAP_DSS_COLOR_UYVY:
|
|
|
|
m = 0xb; break;
|
|
|
|
case OMAP_DSS_COLOR_ARGB32:
|
|
|
|
m = 0xc; break;
|
|
|
|
case OMAP_DSS_COLOR_RGBA32:
|
|
|
|
m = 0xd; break;
|
|
|
|
case OMAP_DSS_COLOR_RGBX32:
|
|
|
|
m = 0xe; break;
|
|
|
|
case OMAP_DSS_COLOR_XRGB16_1555:
|
|
|
|
m = 0xf; break;
|
|
|
|
default:
|
2012-05-18 15:47:02 +07:00
|
|
|
BUG(); return;
|
2011-05-19 21:17:50 +07:00
|
|
|
}
|
|
|
|
} else {
|
|
|
|
switch (color_mode) {
|
|
|
|
case OMAP_DSS_COLOR_RGB12U:
|
|
|
|
m = 0x4; break;
|
|
|
|
case OMAP_DSS_COLOR_ARGB16:
|
|
|
|
m = 0x5; break;
|
|
|
|
case OMAP_DSS_COLOR_RGB16:
|
|
|
|
m = 0x6; break;
|
|
|
|
case OMAP_DSS_COLOR_ARGB16_1555:
|
|
|
|
m = 0x7; break;
|
|
|
|
case OMAP_DSS_COLOR_RGB24U:
|
|
|
|
m = 0x8; break;
|
|
|
|
case OMAP_DSS_COLOR_RGB24P:
|
|
|
|
m = 0x9; break;
|
2012-02-21 21:06:30 +07:00
|
|
|
case OMAP_DSS_COLOR_RGBX16:
|
2011-05-19 21:17:50 +07:00
|
|
|
m = 0xa; break;
|
2012-02-21 21:06:30 +07:00
|
|
|
case OMAP_DSS_COLOR_RGBA16:
|
2011-05-19 21:17:50 +07:00
|
|
|
m = 0xb; break;
|
|
|
|
case OMAP_DSS_COLOR_ARGB32:
|
|
|
|
m = 0xc; break;
|
|
|
|
case OMAP_DSS_COLOR_RGBA32:
|
|
|
|
m = 0xd; break;
|
|
|
|
case OMAP_DSS_COLOR_RGBX32:
|
|
|
|
m = 0xe; break;
|
|
|
|
case OMAP_DSS_COLOR_XRGB16_1555:
|
|
|
|
m = 0xf; break;
|
|
|
|
default:
|
2012-05-18 15:47:02 +07:00
|
|
|
BUG(); return;
|
2011-05-19 21:17:50 +07:00
|
|
|
}
|
2009-11-12 16:41:42 +07:00
|
|
|
}
|
|
|
|
|
2011-05-06 13:15:49 +07:00
|
|
|
REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
|
2009-11-12 16:41:42 +07:00
|
|
|
}
|
|
|
|
|
2017-03-24 21:47:52 +07:00
|
|
|
static void dispc_ovl_configure_burst_type(enum omap_plane_id plane,
|
2012-05-11 20:49:55 +07:00
|
|
|
enum omap_dss_rotation_type rotation_type)
|
|
|
|
{
|
|
|
|
if (dss_has_feature(FEAT_BURST_2D) == 0)
|
|
|
|
return;
|
|
|
|
|
|
|
|
if (rotation_type == OMAP_DSS_ROT_TILER)
|
|
|
|
REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 1, 29, 29);
|
|
|
|
else
|
|
|
|
REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 0, 29, 29);
|
|
|
|
}
|
|
|
|
|
2017-03-24 21:47:52 +07:00
|
|
|
static void dispc_ovl_set_channel_out(enum omap_plane_id plane,
|
|
|
|
enum omap_channel channel)
|
2009-11-12 16:41:42 +07:00
|
|
|
{
|
|
|
|
int shift;
|
|
|
|
u32 val;
|
2010-12-02 18:27:12 +07:00
|
|
|
int chan = 0, chan2 = 0;
|
2009-11-12 16:41:42 +07:00
|
|
|
|
|
|
|
switch (plane) {
|
|
|
|
case OMAP_DSS_GFX:
|
|
|
|
shift = 8;
|
|
|
|
break;
|
|
|
|
case OMAP_DSS_VIDEO1:
|
|
|
|
case OMAP_DSS_VIDEO2:
|
2011-09-13 19:50:33 +07:00
|
|
|
case OMAP_DSS_VIDEO3:
|
2009-11-12 16:41:42 +07:00
|
|
|
shift = 16;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
BUG();
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2011-05-06 13:15:49 +07:00
|
|
|
val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
|
2010-12-02 18:27:12 +07:00
|
|
|
if (dss_has_feature(FEAT_MGR_LCD2)) {
|
|
|
|
switch (channel) {
|
|
|
|
case OMAP_DSS_CHANNEL_LCD:
|
|
|
|
chan = 0;
|
|
|
|
chan2 = 0;
|
|
|
|
break;
|
|
|
|
case OMAP_DSS_CHANNEL_DIGIT:
|
|
|
|
chan = 1;
|
|
|
|
chan2 = 0;
|
|
|
|
break;
|
|
|
|
case OMAP_DSS_CHANNEL_LCD2:
|
|
|
|
chan = 0;
|
|
|
|
chan2 = 1;
|
|
|
|
break;
|
2012-06-29 12:13:13 +07:00
|
|
|
case OMAP_DSS_CHANNEL_LCD3:
|
|
|
|
if (dss_has_feature(FEAT_MGR_LCD3)) {
|
|
|
|
chan = 0;
|
|
|
|
chan2 = 2;
|
|
|
|
} else {
|
|
|
|
BUG();
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
break;
|
2015-11-04 22:10:47 +07:00
|
|
|
case OMAP_DSS_CHANNEL_WB:
|
|
|
|
chan = 0;
|
|
|
|
chan2 = 3;
|
|
|
|
break;
|
2010-12-02 18:27:12 +07:00
|
|
|
default:
|
|
|
|
BUG();
|
2012-05-18 15:47:02 +07:00
|
|
|
return;
|
2010-12-02 18:27:12 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
val = FLD_MOD(val, chan, shift, shift);
|
|
|
|
val = FLD_MOD(val, chan2, 31, 30);
|
|
|
|
} else {
|
|
|
|
val = FLD_MOD(val, channel, shift, shift);
|
|
|
|
}
|
2011-05-06 13:15:49 +07:00
|
|
|
dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
|
2009-11-12 16:41:42 +07:00
|
|
|
}
|
|
|
|
|
2017-03-24 21:47:52 +07:00
|
|
|
static enum omap_channel dispc_ovl_get_channel_out(enum omap_plane_id plane)
|
2011-11-03 22:03:44 +07:00
|
|
|
{
|
|
|
|
int shift;
|
|
|
|
u32 val;
|
|
|
|
|
|
|
|
switch (plane) {
|
|
|
|
case OMAP_DSS_GFX:
|
|
|
|
shift = 8;
|
|
|
|
break;
|
|
|
|
case OMAP_DSS_VIDEO1:
|
|
|
|
case OMAP_DSS_VIDEO2:
|
|
|
|
case OMAP_DSS_VIDEO3:
|
|
|
|
shift = 16;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
BUG();
|
2012-05-18 15:47:02 +07:00
|
|
|
return 0;
|
2011-11-03 22:03:44 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
|
|
|
|
|
2015-11-04 22:10:46 +07:00
|
|
|
if (FLD_GET(val, shift, shift) == 1)
|
|
|
|
return OMAP_DSS_CHANNEL_DIGIT;
|
2011-11-03 22:03:44 +07:00
|
|
|
|
2015-11-04 22:10:46 +07:00
|
|
|
if (!dss_has_feature(FEAT_MGR_LCD2))
|
|
|
|
return OMAP_DSS_CHANNEL_LCD;
|
|
|
|
|
|
|
|
switch (FLD_GET(val, 31, 30)) {
|
|
|
|
case 0:
|
|
|
|
default:
|
|
|
|
return OMAP_DSS_CHANNEL_LCD;
|
|
|
|
case 1:
|
|
|
|
return OMAP_DSS_CHANNEL_LCD2;
|
|
|
|
case 2:
|
|
|
|
return OMAP_DSS_CHANNEL_LCD3;
|
2015-11-04 22:10:47 +07:00
|
|
|
case 3:
|
|
|
|
return OMAP_DSS_CHANNEL_WB;
|
2015-11-04 22:10:46 +07:00
|
|
|
}
|
2011-11-03 22:03:44 +07:00
|
|
|
}
|
|
|
|
|
2012-09-22 14:08:19 +07:00
|
|
|
void dispc_wb_set_channel_in(enum dss_writeback_channel channel)
|
|
|
|
{
|
2017-03-24 21:47:52 +07:00
|
|
|
enum omap_plane_id plane = OMAP_DSS_WB;
|
2012-09-22 14:08:19 +07:00
|
|
|
|
|
|
|
REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), channel, 18, 16);
|
|
|
|
}
|
|
|
|
|
2017-03-24 21:47:52 +07:00
|
|
|
static void dispc_ovl_set_burst_size(enum omap_plane_id plane,
|
2009-11-12 16:41:42 +07:00
|
|
|
enum omap_burst_size burst_size)
|
|
|
|
{
|
2012-09-10 19:01:39 +07:00
|
|
|
static const unsigned shifts[] = { 6, 14, 14, 14, 14, };
|
2009-11-12 16:41:42 +07:00
|
|
|
int shift;
|
|
|
|
|
2011-08-15 15:51:50 +07:00
|
|
|
shift = shifts[plane];
|
2011-06-21 13:35:36 +07:00
|
|
|
REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), burst_size, shift + 1, shift);
|
2009-11-12 16:41:42 +07:00
|
|
|
}
|
|
|
|
|
2011-06-21 13:35:36 +07:00
|
|
|
static void dispc_configure_burst_sizes(void)
|
|
|
|
{
|
|
|
|
int i;
|
|
|
|
const int burst_size = BURST_SIZE_X8;
|
|
|
|
|
|
|
|
/* Configure burst size always to maximum size */
|
2012-10-15 19:37:22 +07:00
|
|
|
for (i = 0; i < dss_feat_get_num_ovls(); ++i)
|
2011-08-16 17:25:00 +07:00
|
|
|
dispc_ovl_set_burst_size(i, burst_size);
|
2015-11-04 22:10:48 +07:00
|
|
|
if (dispc.feat->has_writeback)
|
|
|
|
dispc_ovl_set_burst_size(OMAP_DSS_WB, burst_size);
|
2011-06-21 13:35:36 +07:00
|
|
|
}
|
|
|
|
|
2017-03-24 21:47:52 +07:00
|
|
|
static u32 dispc_ovl_get_burst_size(enum omap_plane_id plane)
|
2011-06-21 13:35:36 +07:00
|
|
|
{
|
|
|
|
unsigned unit = dss_feat_get_burst_size_unit();
|
|
|
|
/* burst multiplier is always x8 (see dispc_configure_burst_sizes()) */
|
|
|
|
return unit * 8;
|
|
|
|
}
|
|
|
|
|
2017-03-24 21:47:52 +07:00
|
|
|
static enum omap_color_mode dispc_ovl_get_color_modes(enum omap_plane_id plane)
|
2015-11-06 00:54:33 +07:00
|
|
|
{
|
|
|
|
return dss_feat_get_supported_color_modes(plane);
|
|
|
|
}
|
|
|
|
|
2015-11-06 01:06:06 +07:00
|
|
|
static int dispc_get_num_ovls(void)
|
2015-11-06 00:54:33 +07:00
|
|
|
{
|
|
|
|
return dss_feat_get_num_ovls();
|
|
|
|
}
|
|
|
|
|
2011-11-04 23:14:20 +07:00
|
|
|
static void dispc_mgr_enable_cpr(enum omap_channel channel, bool enable)
|
2011-06-21 13:34:30 +07:00
|
|
|
{
|
2012-06-21 12:37:44 +07:00
|
|
|
if (channel == OMAP_DSS_CHANNEL_DIGIT)
|
2011-06-21 13:34:30 +07:00
|
|
|
return;
|
|
|
|
|
2012-06-21 12:37:44 +07:00
|
|
|
mgr_fld_write(channel, DISPC_MGR_FLD_CPR, enable);
|
2011-06-21 13:34:30 +07:00
|
|
|
}
|
|
|
|
|
2011-11-04 23:14:20 +07:00
|
|
|
static void dispc_mgr_set_cpr_coef(enum omap_channel channel,
|
2012-10-03 14:09:11 +07:00
|
|
|
const struct omap_dss_cpr_coefs *coefs)
|
2011-06-21 13:34:30 +07:00
|
|
|
{
|
|
|
|
u32 coef_r, coef_g, coef_b;
|
|
|
|
|
2012-06-29 16:11:30 +07:00
|
|
|
if (!dss_mgr_is_lcd(channel))
|
2011-06-21 13:34:30 +07:00
|
|
|
return;
|
|
|
|
|
|
|
|
coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) |
|
|
|
|
FLD_VAL(coefs->rb, 9, 0);
|
|
|
|
coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) |
|
|
|
|
FLD_VAL(coefs->gb, 9, 0);
|
|
|
|
coef_b = FLD_VAL(coefs->br, 31, 22) | FLD_VAL(coefs->bg, 20, 11) |
|
|
|
|
FLD_VAL(coefs->bb, 9, 0);
|
|
|
|
|
|
|
|
dispc_write_reg(DISPC_CPR_COEF_R(channel), coef_r);
|
|
|
|
dispc_write_reg(DISPC_CPR_COEF_G(channel), coef_g);
|
|
|
|
dispc_write_reg(DISPC_CPR_COEF_B(channel), coef_b);
|
|
|
|
}
|
|
|
|
|
2017-03-24 21:47:52 +07:00
|
|
|
static void dispc_ovl_set_vid_color_conv(enum omap_plane_id plane,
|
|
|
|
bool enable)
|
2009-11-12 16:41:42 +07:00
|
|
|
{
|
|
|
|
u32 val;
|
|
|
|
|
|
|
|
BUG_ON(plane == OMAP_DSS_GFX);
|
|
|
|
|
2011-05-06 13:15:49 +07:00
|
|
|
val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
|
2009-11-12 16:41:42 +07:00
|
|
|
val = FLD_MOD(val, enable, 9, 9);
|
2011-05-06 13:15:49 +07:00
|
|
|
dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
|
2009-11-12 16:41:42 +07:00
|
|
|
}
|
|
|
|
|
2017-03-24 21:47:52 +07:00
|
|
|
static void dispc_ovl_enable_replication(enum omap_plane_id plane,
|
2012-09-22 14:00:17 +07:00
|
|
|
enum omap_overlay_caps caps, bool enable)
|
2009-11-12 16:41:42 +07:00
|
|
|
{
|
2011-09-13 19:50:33 +07:00
|
|
|
static const unsigned shifts[] = { 5, 10, 10, 10 };
|
2011-08-15 15:51:50 +07:00
|
|
|
int shift;
|
2009-11-12 16:41:42 +07:00
|
|
|
|
2012-09-22 14:00:17 +07:00
|
|
|
if ((caps & OMAP_DSS_OVL_CAP_REPLICATION) == 0)
|
|
|
|
return;
|
|
|
|
|
2011-08-15 15:51:50 +07:00
|
|
|
shift = shifts[plane];
|
|
|
|
REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, shift, shift);
|
2009-11-12 16:41:42 +07:00
|
|
|
}
|
|
|
|
|
2012-04-16 14:23:44 +07:00
|
|
|
static void dispc_mgr_set_size(enum omap_channel channel, u16 width,
|
2012-04-16 14:23:42 +07:00
|
|
|
u16 height)
|
2009-11-12 16:41:42 +07:00
|
|
|
{
|
|
|
|
u32 val;
|
|
|
|
|
2012-11-14 15:20:15 +07:00
|
|
|
val = FLD_VAL(height - 1, dispc.feat->mgr_height_start, 16) |
|
|
|
|
FLD_VAL(width - 1, dispc.feat->mgr_width_start, 0);
|
|
|
|
|
2012-04-16 14:23:44 +07:00
|
|
|
dispc_write_reg(DISPC_SIZE_MGR(channel), val);
|
2009-11-12 16:41:42 +07:00
|
|
|
}
|
|
|
|
|
2012-08-22 20:56:57 +07:00
|
|
|
static void dispc_init_fifos(void)
|
2009-11-12 16:41:42 +07:00
|
|
|
{
|
|
|
|
u32 size;
|
2012-08-22 20:56:57 +07:00
|
|
|
int fifo;
|
2010-09-15 20:50:00 +07:00
|
|
|
u8 start, end;
|
2011-06-21 13:35:36 +07:00
|
|
|
u32 unit;
|
2014-09-30 03:46:17 +07:00
|
|
|
int i;
|
2011-06-21 13:35:36 +07:00
|
|
|
|
|
|
|
unit = dss_feat_get_buffer_size_unit();
|
2009-11-12 16:41:42 +07:00
|
|
|
|
2010-09-15 20:50:00 +07:00
|
|
|
dss_feat_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
|
2009-11-12 16:41:42 +07:00
|
|
|
|
2012-08-22 20:56:57 +07:00
|
|
|
for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
|
|
|
|
size = REG_GET(DISPC_OVL_FIFO_SIZE_STATUS(fifo), start, end);
|
2011-06-21 13:35:36 +07:00
|
|
|
size *= unit;
|
2012-08-22 20:56:57 +07:00
|
|
|
dispc.fifo_size[fifo] = size;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* By default fifos are mapped directly to overlays, fifo 0 to
|
|
|
|
* ovl 0, fifo 1 to ovl 1, etc.
|
|
|
|
*/
|
|
|
|
dispc.fifo_assignment[fifo] = fifo;
|
2009-11-12 16:41:42 +07:00
|
|
|
}
|
2012-08-22 20:57:02 +07:00
|
|
|
|
|
|
|
/*
|
|
|
|
* The GFX fifo on OMAP4 is smaller than the other fifos. The small fifo
|
|
|
|
* causes problems with certain use cases, like using the tiler in 2D
|
|
|
|
* mode. The below hack swaps the fifos of GFX and WB planes, thus
|
|
|
|
* giving GFX plane a larger fifo. WB but should work fine with a
|
|
|
|
* smaller fifo.
|
|
|
|
*/
|
|
|
|
if (dispc.feat->gfx_fifo_workaround) {
|
|
|
|
u32 v;
|
|
|
|
|
|
|
|
v = dispc_read_reg(DISPC_GLOBAL_BUFFER);
|
|
|
|
|
|
|
|
v = FLD_MOD(v, 4, 2, 0); /* GFX BUF top to WB */
|
|
|
|
v = FLD_MOD(v, 4, 5, 3); /* GFX BUF bottom to WB */
|
|
|
|
v = FLD_MOD(v, 0, 26, 24); /* WB BUF top to GFX */
|
|
|
|
v = FLD_MOD(v, 0, 29, 27); /* WB BUF bottom to GFX */
|
|
|
|
|
|
|
|
dispc_write_reg(DISPC_GLOBAL_BUFFER, v);
|
|
|
|
|
|
|
|
dispc.fifo_assignment[OMAP_DSS_GFX] = OMAP_DSS_WB;
|
|
|
|
dispc.fifo_assignment[OMAP_DSS_WB] = OMAP_DSS_GFX;
|
|
|
|
}
|
2014-09-30 03:46:17 +07:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Setup default fifo thresholds.
|
|
|
|
*/
|
|
|
|
for (i = 0; i < dss_feat_get_num_ovls(); ++i) {
|
|
|
|
u32 low, high;
|
|
|
|
const bool use_fifomerge = false;
|
|
|
|
const bool manual_update = false;
|
|
|
|
|
|
|
|
dispc_ovl_compute_fifo_thresholds(i, &low, &high,
|
|
|
|
use_fifomerge, manual_update);
|
|
|
|
|
|
|
|
dispc_ovl_set_fifo_threshold(i, low, high);
|
|
|
|
}
|
2015-11-04 22:10:49 +07:00
|
|
|
|
|
|
|
if (dispc.feat->has_writeback) {
|
|
|
|
u32 low, high;
|
|
|
|
const bool use_fifomerge = false;
|
|
|
|
const bool manual_update = false;
|
|
|
|
|
|
|
|
dispc_ovl_compute_fifo_thresholds(OMAP_DSS_WB, &low, &high,
|
|
|
|
use_fifomerge, manual_update);
|
|
|
|
|
|
|
|
dispc_ovl_set_fifo_threshold(OMAP_DSS_WB, low, high);
|
|
|
|
}
|
2009-11-12 16:41:42 +07:00
|
|
|
}
|
|
|
|
|
2017-03-24 21:47:52 +07:00
|
|
|
static u32 dispc_ovl_get_fifo_size(enum omap_plane_id plane)
|
2009-11-12 16:41:42 +07:00
|
|
|
{
|
2012-08-22 20:56:57 +07:00
|
|
|
int fifo;
|
|
|
|
u32 size = 0;
|
|
|
|
|
|
|
|
for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
|
|
|
|
if (dispc.fifo_assignment[fifo] == plane)
|
|
|
|
size += dispc.fifo_size[fifo];
|
|
|
|
}
|
|
|
|
|
|
|
|
return size;
|
2009-11-12 16:41:42 +07:00
|
|
|
}
|
|
|
|
|
2017-03-24 21:47:52 +07:00
|
|
|
void dispc_ovl_set_fifo_threshold(enum omap_plane_id plane, u32 low,
|
|
|
|
u32 high)
|
2009-11-12 16:41:42 +07:00
|
|
|
{
|
2010-09-15 20:50:00 +07:00
|
|
|
u8 hi_start, hi_end, lo_start, lo_end;
|
2011-06-21 13:35:36 +07:00
|
|
|
u32 unit;
|
|
|
|
|
|
|
|
unit = dss_feat_get_buffer_size_unit();
|
|
|
|
|
|
|
|
WARN_ON(low % unit != 0);
|
|
|
|
WARN_ON(high % unit != 0);
|
|
|
|
|
|
|
|
low /= unit;
|
|
|
|
high /= unit;
|
2010-09-15 20:50:00 +07:00
|
|
|
|
2011-05-06 13:15:49 +07:00
|
|
|
dss_feat_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
|
|
|
|
dss_feat_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);
|
|
|
|
|
2012-01-13 18:14:57 +07:00
|
|
|
DSSDBG("fifo(%d) threshold (bytes), old %u/%u, new %u/%u\n",
|
2009-11-12 16:41:42 +07:00
|
|
|
plane,
|
2011-05-06 13:15:49 +07:00
|
|
|
REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
|
2012-01-13 18:14:57 +07:00
|
|
|
lo_start, lo_end) * unit,
|
2011-05-06 13:15:49 +07:00
|
|
|
REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
|
2012-01-13 18:14:57 +07:00
|
|
|
hi_start, hi_end) * unit,
|
|
|
|
low * unit, high * unit);
|
2009-11-12 16:41:42 +07:00
|
|
|
|
2011-05-06 13:15:49 +07:00
|
|
|
dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane),
|
2010-09-15 20:50:00 +07:00
|
|
|
FLD_VAL(high, hi_start, hi_end) |
|
|
|
|
FLD_VAL(low, lo_start, lo_end));
|
2013-12-17 18:10:21 +07:00
|
|
|
|
|
|
|
/*
|
|
|
|
* configure the preload to the pipeline's high threhold, if HT it's too
|
|
|
|
* large for the preload field, set the threshold to the maximum value
|
|
|
|
* that can be held by the preload register
|
|
|
|
*/
|
|
|
|
if (dss_has_feature(FEAT_PRELOAD) && dispc.feat->set_max_preload &&
|
|
|
|
plane != OMAP_DSS_WB)
|
|
|
|
dispc_write_reg(DISPC_OVL_PRELOAD(plane), min(high, 0xfffu));
|
2009-11-12 16:41:42 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
void dispc_enable_fifomerge(bool enable)
|
|
|
|
{
|
2012-01-13 18:24:04 +07:00
|
|
|
if (!dss_has_feature(FEAT_FIFO_MERGE)) {
|
|
|
|
WARN_ON(enable);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2009-11-12 16:41:42 +07:00
|
|
|
DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
|
|
|
|
REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
|
|
|
|
}
|
|
|
|
|
2017-03-24 21:47:52 +07:00
|
|
|
void dispc_ovl_compute_fifo_thresholds(enum omap_plane_id plane,
|
2012-05-15 19:31:01 +07:00
|
|
|
u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
|
|
|
|
bool manual_update)
|
2012-01-13 18:17:01 +07:00
|
|
|
{
|
|
|
|
/*
|
|
|
|
* All sizes are in bytes. Both the buffer and burst are made of
|
|
|
|
* buffer_units, and the fifo thresholds must be buffer_unit aligned.
|
|
|
|
*/
|
|
|
|
|
|
|
|
unsigned buf_unit = dss_feat_get_buffer_size_unit();
|
2012-01-13 18:18:11 +07:00
|
|
|
unsigned ovl_fifo_size, total_fifo_size, burst_size;
|
|
|
|
int i;
|
2012-01-13 18:17:01 +07:00
|
|
|
|
|
|
|
burst_size = dispc_ovl_get_burst_size(plane);
|
2012-01-13 18:18:11 +07:00
|
|
|
ovl_fifo_size = dispc_ovl_get_fifo_size(plane);
|
2012-01-13 18:17:01 +07:00
|
|
|
|
2012-01-13 18:18:11 +07:00
|
|
|
if (use_fifomerge) {
|
|
|
|
total_fifo_size = 0;
|
2012-10-15 19:37:22 +07:00
|
|
|
for (i = 0; i < dss_feat_get_num_ovls(); ++i)
|
2012-01-13 18:18:11 +07:00
|
|
|
total_fifo_size += dispc_ovl_get_fifo_size(i);
|
|
|
|
} else {
|
|
|
|
total_fifo_size = ovl_fifo_size;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* We use the same low threshold for both fifomerge and non-fifomerge
|
|
|
|
* cases, but for fifomerge we calculate the high threshold using the
|
|
|
|
* combined fifo size
|
|
|
|
*/
|
|
|
|
|
2012-05-15 19:31:01 +07:00
|
|
|
if (manual_update && dss_has_feature(FEAT_OMAP3_DSI_FIFO_BUG)) {
|
2012-01-13 18:18:11 +07:00
|
|
|
*fifo_low = ovl_fifo_size - burst_size * 2;
|
|
|
|
*fifo_high = total_fifo_size - burst_size;
|
2012-09-10 19:01:39 +07:00
|
|
|
} else if (plane == OMAP_DSS_WB) {
|
|
|
|
/*
|
|
|
|
* Most optimal configuration for writeback is to push out data
|
|
|
|
* to the interconnect the moment writeback pushes enough pixels
|
|
|
|
* in the FIFO to form a burst
|
|
|
|
*/
|
|
|
|
*fifo_low = 0;
|
|
|
|
*fifo_high = burst_size;
|
2012-01-13 18:18:11 +07:00
|
|
|
} else {
|
|
|
|
*fifo_low = ovl_fifo_size - burst_size;
|
|
|
|
*fifo_high = total_fifo_size - buf_unit;
|
|
|
|
}
|
2012-01-13 18:17:01 +07:00
|
|
|
}
|
|
|
|
|
2017-03-24 21:47:52 +07:00
|
|
|
static void dispc_ovl_set_mflag(enum omap_plane_id plane, bool enable)
|
2014-09-30 03:46:18 +07:00
|
|
|
{
|
|
|
|
int bit;
|
|
|
|
|
|
|
|
if (plane == OMAP_DSS_GFX)
|
|
|
|
bit = 14;
|
|
|
|
else
|
|
|
|
bit = 23;
|
|
|
|
|
|
|
|
REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, bit, bit);
|
|
|
|
}
|
|
|
|
|
2017-03-24 21:47:52 +07:00
|
|
|
static void dispc_ovl_set_mflag_threshold(enum omap_plane_id plane,
|
2014-09-30 03:46:18 +07:00
|
|
|
int low, int high)
|
|
|
|
{
|
|
|
|
dispc_write_reg(DISPC_OVL_MFLAG_THRESHOLD(plane),
|
|
|
|
FLD_VAL(high, 31, 16) | FLD_VAL(low, 15, 0));
|
|
|
|
}
|
|
|
|
|
|
|
|
static void dispc_init_mflag(void)
|
|
|
|
{
|
|
|
|
int i;
|
|
|
|
|
2014-11-19 17:50:16 +07:00
|
|
|
/*
|
|
|
|
* HACK: NV12 color format and MFLAG seem to have problems working
|
|
|
|
* together: using two displays, and having an NV12 overlay on one of
|
|
|
|
* the displays will cause underflows/synclosts when MFLAG_CTRL=2.
|
|
|
|
* Changing MFLAG thresholds and PRELOAD to certain values seem to
|
|
|
|
* remove the errors, but there doesn't seem to be a clear logic on
|
|
|
|
* which values work and which not.
|
|
|
|
*
|
|
|
|
* As a work-around, set force MFLAG to always on.
|
|
|
|
*/
|
2014-09-30 03:46:18 +07:00
|
|
|
dispc_write_reg(DISPC_GLOBAL_MFLAG_ATTRIBUTE,
|
2014-11-19 17:50:16 +07:00
|
|
|
(1 << 0) | /* MFLAG_CTRL = force always on */
|
2014-09-30 03:46:18 +07:00
|
|
|
(0 << 2)); /* MFLAG_START = disable */
|
|
|
|
|
|
|
|
for (i = 0; i < dss_feat_get_num_ovls(); ++i) {
|
|
|
|
u32 size = dispc_ovl_get_fifo_size(i);
|
|
|
|
u32 unit = dss_feat_get_buffer_size_unit();
|
|
|
|
u32 low, high;
|
|
|
|
|
|
|
|
dispc_ovl_set_mflag(i, true);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Simulation team suggests below thesholds:
|
|
|
|
* HT = fifosize * 5 / 8;
|
|
|
|
* LT = fifosize * 4 / 8;
|
|
|
|
*/
|
|
|
|
|
|
|
|
low = size * 4 / 8 / unit;
|
|
|
|
high = size * 5 / 8 / unit;
|
|
|
|
|
|
|
|
dispc_ovl_set_mflag_threshold(i, low, high);
|
|
|
|
}
|
2015-11-04 22:10:50 +07:00
|
|
|
|
|
|
|
if (dispc.feat->has_writeback) {
|
|
|
|
u32 size = dispc_ovl_get_fifo_size(OMAP_DSS_WB);
|
|
|
|
u32 unit = dss_feat_get_buffer_size_unit();
|
|
|
|
u32 low, high;
|
|
|
|
|
|
|
|
dispc_ovl_set_mflag(OMAP_DSS_WB, true);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Simulation team suggests below thesholds:
|
|
|
|
* HT = fifosize * 5 / 8;
|
|
|
|
* LT = fifosize * 4 / 8;
|
|
|
|
*/
|
|
|
|
|
|
|
|
low = size * 4 / 8 / unit;
|
|
|
|
high = size * 5 / 8 / unit;
|
|
|
|
|
|
|
|
dispc_ovl_set_mflag_threshold(OMAP_DSS_WB, low, high);
|
|
|
|
}
|
2014-09-30 03:46:18 +07:00
|
|
|
}
|
|
|
|
|
2017-03-24 21:47:52 +07:00
|
|
|
static void dispc_ovl_set_fir(enum omap_plane_id plane,
|
2011-05-19 21:17:54 +07:00
|
|
|
int hinc, int vinc,
|
|
|
|
enum omap_color_component color_comp)
|
2009-11-12 16:41:42 +07:00
|
|
|
{
|
|
|
|
u32 val;
|
|
|
|
|
2011-05-19 21:17:54 +07:00
|
|
|
if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
|
|
|
|
u8 hinc_start, hinc_end, vinc_start, vinc_end;
|
2010-09-15 20:50:00 +07:00
|
|
|
|
2011-05-19 21:17:54 +07:00
|
|
|
dss_feat_get_reg_field(FEAT_REG_FIRHINC,
|
|
|
|
&hinc_start, &hinc_end);
|
|
|
|
dss_feat_get_reg_field(FEAT_REG_FIRVINC,
|
|
|
|
&vinc_start, &vinc_end);
|
|
|
|
val = FLD_VAL(vinc, vinc_start, vinc_end) |
|
|
|
|
FLD_VAL(hinc, hinc_start, hinc_end);
|
2010-09-15 20:50:00 +07:00
|
|
|
|
2011-05-19 21:17:54 +07:00
|
|
|
dispc_write_reg(DISPC_OVL_FIR(plane), val);
|
|
|
|
} else {
|
|
|
|
val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0);
|
|
|
|
dispc_write_reg(DISPC_OVL_FIR2(plane), val);
|
|
|
|
}
|
2009-11-12 16:41:42 +07:00
|
|
|
}
|
|
|
|
|
2017-03-24 21:47:52 +07:00
|
|
|
static void dispc_ovl_set_vid_accu0(enum omap_plane_id plane, int haccu,
|
|
|
|
int vaccu)
|
2009-11-12 16:41:42 +07:00
|
|
|
{
|
|
|
|
u32 val;
|
2011-03-02 12:49:50 +07:00
|
|
|
u8 hor_start, hor_end, vert_start, vert_end;
|
2009-11-12 16:41:42 +07:00
|
|
|
|
2011-03-02 12:49:50 +07:00
|
|
|
dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
|
|
|
|
dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
|
|
|
|
|
|
|
|
val = FLD_VAL(vaccu, vert_start, vert_end) |
|
|
|
|
FLD_VAL(haccu, hor_start, hor_end);
|
|
|
|
|
2011-05-06 13:15:49 +07:00
|
|
|
dispc_write_reg(DISPC_OVL_ACCU0(plane), val);
|
2009-11-12 16:41:42 +07:00
|
|
|
}
|
|
|
|
|
2017-03-24 21:47:52 +07:00
|
|
|
static void dispc_ovl_set_vid_accu1(enum omap_plane_id plane, int haccu,
|
|
|
|
int vaccu)
|
2009-11-12 16:41:42 +07:00
|
|
|
{
|
|
|
|
u32 val;
|
2011-03-02 12:49:50 +07:00
|
|
|
u8 hor_start, hor_end, vert_start, vert_end;
|
2009-11-12 16:41:42 +07:00
|
|
|
|
2011-03-02 12:49:50 +07:00
|
|
|
dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
|
|
|
|
dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
|
|
|
|
|
|
|
|
val = FLD_VAL(vaccu, vert_start, vert_end) |
|
|
|
|
FLD_VAL(haccu, hor_start, hor_end);
|
|
|
|
|
2011-05-06 13:15:49 +07:00
|
|
|
dispc_write_reg(DISPC_OVL_ACCU1(plane), val);
|
2009-11-12 16:41:42 +07:00
|
|
|
}
|
|
|
|
|
2017-03-24 21:47:52 +07:00
|
|
|
static void dispc_ovl_set_vid_accu2_0(enum omap_plane_id plane, int haccu,
|
2011-08-16 17:25:00 +07:00
|
|
|
int vaccu)
|
2011-05-19 21:17:53 +07:00
|
|
|
{
|
|
|
|
u32 val;
|
|
|
|
|
|
|
|
val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
|
|
|
|
dispc_write_reg(DISPC_OVL_ACCU2_0(plane), val);
|
|
|
|
}
|
|
|
|
|
2017-03-24 21:47:52 +07:00
|
|
|
static void dispc_ovl_set_vid_accu2_1(enum omap_plane_id plane, int haccu,
|
2011-08-16 17:25:00 +07:00
|
|
|
int vaccu)
|
2011-05-19 21:17:53 +07:00
|
|
|
{
|
|
|
|
u32 val;
|
|
|
|
|
|
|
|
val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
|
|
|
|
dispc_write_reg(DISPC_OVL_ACCU2_1(plane), val);
|
|
|
|
}
|
2009-11-12 16:41:42 +07:00
|
|
|
|
2017-03-24 21:47:52 +07:00
|
|
|
static void dispc_ovl_set_scale_param(enum omap_plane_id plane,
|
2009-11-12 16:41:42 +07:00
|
|
|
u16 orig_width, u16 orig_height,
|
|
|
|
u16 out_width, u16 out_height,
|
2011-05-19 21:17:54 +07:00
|
|
|
bool five_taps, u8 rotation,
|
|
|
|
enum omap_color_component color_comp)
|
2009-11-12 16:41:42 +07:00
|
|
|
{
|
2011-05-19 21:17:54 +07:00
|
|
|
int fir_hinc, fir_vinc;
|
2009-11-12 16:41:42 +07:00
|
|
|
|
2011-05-19 21:17:51 +07:00
|
|
|
fir_hinc = 1024 * orig_width / out_width;
|
|
|
|
fir_vinc = 1024 * orig_height / out_height;
|
2009-11-12 16:41:42 +07:00
|
|
|
|
2011-12-19 15:33:44 +07:00
|
|
|
dispc_ovl_set_scale_coef(plane, fir_hinc, fir_vinc, five_taps,
|
|
|
|
color_comp);
|
2011-08-16 17:25:00 +07:00
|
|
|
dispc_ovl_set_fir(plane, fir_hinc, fir_vinc, color_comp);
|
2011-05-19 21:17:54 +07:00
|
|
|
}
|
|
|
|
|
2017-03-24 21:47:52 +07:00
|
|
|
static void dispc_ovl_set_accu_uv(enum omap_plane_id plane,
|
2012-05-15 13:52:34 +07:00
|
|
|
u16 orig_width, u16 orig_height, u16 out_width, u16 out_height,
|
|
|
|
bool ilace, enum omap_color_mode color_mode, u8 rotation)
|
|
|
|
{
|
|
|
|
int h_accu2_0, h_accu2_1;
|
|
|
|
int v_accu2_0, v_accu2_1;
|
|
|
|
int chroma_hinc, chroma_vinc;
|
|
|
|
int idx;
|
|
|
|
|
|
|
|
struct accu {
|
|
|
|
s8 h0_m, h0_n;
|
|
|
|
s8 h1_m, h1_n;
|
|
|
|
s8 v0_m, v0_n;
|
|
|
|
s8 v1_m, v1_n;
|
|
|
|
};
|
|
|
|
|
|
|
|
const struct accu *accu_table;
|
|
|
|
const struct accu *accu_val;
|
|
|
|
|
|
|
|
static const struct accu accu_nv12[4] = {
|
|
|
|
{ 0, 1, 0, 1 , -1, 2, 0, 1 },
|
|
|
|
{ 1, 2, -3, 4 , 0, 1, 0, 1 },
|
|
|
|
{ -1, 1, 0, 1 , -1, 2, 0, 1 },
|
|
|
|
{ -1, 2, -1, 2 , -1, 1, 0, 1 },
|
|
|
|
};
|
|
|
|
|
|
|
|
static const struct accu accu_nv12_ilace[4] = {
|
|
|
|
{ 0, 1, 0, 1 , -3, 4, -1, 4 },
|
|
|
|
{ -1, 4, -3, 4 , 0, 1, 0, 1 },
|
|
|
|
{ -1, 1, 0, 1 , -1, 4, -3, 4 },
|
|
|
|
{ -3, 4, -3, 4 , -1, 1, 0, 1 },
|
|
|
|
};
|
|
|
|
|
|
|
|
static const struct accu accu_yuv[4] = {
|
|
|
|
{ 0, 1, 0, 1, 0, 1, 0, 1 },
|
|
|
|
{ 0, 1, 0, 1, 0, 1, 0, 1 },
|
|
|
|
{ -1, 1, 0, 1, 0, 1, 0, 1 },
|
|
|
|
{ 0, 1, 0, 1, -1, 1, 0, 1 },
|
|
|
|
};
|
|
|
|
|
|
|
|
switch (rotation) {
|
|
|
|
case OMAP_DSS_ROT_0:
|
|
|
|
idx = 0;
|
|
|
|
break;
|
|
|
|
case OMAP_DSS_ROT_90:
|
|
|
|
idx = 1;
|
|
|
|
break;
|
|
|
|
case OMAP_DSS_ROT_180:
|
|
|
|
idx = 2;
|
|
|
|
break;
|
|
|
|
case OMAP_DSS_ROT_270:
|
|
|
|
idx = 3;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
BUG();
|
2012-05-18 15:47:02 +07:00
|
|
|
return;
|
2012-05-15 13:52:34 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
switch (color_mode) {
|
|
|
|
case OMAP_DSS_COLOR_NV12:
|
|
|
|
if (ilace)
|
|
|
|
accu_table = accu_nv12_ilace;
|
|
|
|
else
|
|
|
|
accu_table = accu_nv12;
|
|
|
|
break;
|
|
|
|
case OMAP_DSS_COLOR_YUV2:
|
|
|
|
case OMAP_DSS_COLOR_UYVY:
|
|
|
|
accu_table = accu_yuv;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
BUG();
|
2012-05-18 15:47:02 +07:00
|
|
|
return;
|
2012-05-15 13:52:34 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
accu_val = &accu_table[idx];
|
|
|
|
|
|
|
|
chroma_hinc = 1024 * orig_width / out_width;
|
|
|
|
chroma_vinc = 1024 * orig_height / out_height;
|
|
|
|
|
|
|
|
h_accu2_0 = (accu_val->h0_m * chroma_hinc / accu_val->h0_n) % 1024;
|
|
|
|
h_accu2_1 = (accu_val->h1_m * chroma_hinc / accu_val->h1_n) % 1024;
|
|
|
|
v_accu2_0 = (accu_val->v0_m * chroma_vinc / accu_val->v0_n) % 1024;
|
|
|
|
v_accu2_1 = (accu_val->v1_m * chroma_vinc / accu_val->v1_n) % 1024;
|
|
|
|
|
|
|
|
dispc_ovl_set_vid_accu2_0(plane, h_accu2_0, v_accu2_0);
|
|
|
|
dispc_ovl_set_vid_accu2_1(plane, h_accu2_1, v_accu2_1);
|
|
|
|
}
|
|
|
|
|
2017-03-24 21:47:52 +07:00
|
|
|
static void dispc_ovl_set_scaling_common(enum omap_plane_id plane,
|
2011-05-19 21:17:54 +07:00
|
|
|
u16 orig_width, u16 orig_height,
|
|
|
|
u16 out_width, u16 out_height,
|
|
|
|
bool ilace, bool five_taps,
|
|
|
|
bool fieldmode, enum omap_color_mode color_mode,
|
|
|
|
u8 rotation)
|
|
|
|
{
|
|
|
|
int accu0 = 0;
|
|
|
|
int accu1 = 0;
|
|
|
|
u32 l;
|
2009-11-12 16:41:42 +07:00
|
|
|
|
2011-08-16 17:25:00 +07:00
|
|
|
dispc_ovl_set_scale_param(plane, orig_width, orig_height,
|
2011-05-19 21:17:54 +07:00
|
|
|
out_width, out_height, five_taps,
|
|
|
|
rotation, DISPC_COLOR_COMPONENT_RGB_Y);
|
2011-05-06 13:15:49 +07:00
|
|
|
l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
|
2009-11-12 16:41:42 +07:00
|
|
|
|
2011-03-02 12:49:50 +07:00
|
|
|
/* RESIZEENABLE and VERTICALTAPS */
|
|
|
|
l &= ~((0x3 << 5) | (0x1 << 21));
|
2011-05-19 21:17:51 +07:00
|
|
|
l |= (orig_width != out_width) ? (1 << 5) : 0;
|
|
|
|
l |= (orig_height != out_height) ? (1 << 6) : 0;
|
2011-03-02 12:49:50 +07:00
|
|
|
l |= five_taps ? (1 << 21) : 0;
|
2009-11-12 16:41:42 +07:00
|
|
|
|
2011-03-02 12:49:50 +07:00
|
|
|
/* VRESIZECONF and HRESIZECONF */
|
|
|
|
if (dss_has_feature(FEAT_RESIZECONF)) {
|
|
|
|
l &= ~(0x3 << 7);
|
2011-05-19 21:17:54 +07:00
|
|
|
l |= (orig_width <= out_width) ? 0 : (1 << 7);
|
|
|
|
l |= (orig_height <= out_height) ? 0 : (1 << 8);
|
2011-03-02 12:49:50 +07:00
|
|
|
}
|
2009-11-12 16:41:42 +07:00
|
|
|
|
2011-03-02 12:49:50 +07:00
|
|
|
/* LINEBUFFERSPLIT */
|
|
|
|
if (dss_has_feature(FEAT_LINEBUFFERSPLIT)) {
|
|
|
|
l &= ~(0x1 << 22);
|
|
|
|
l |= five_taps ? (1 << 22) : 0;
|
|
|
|
}
|
2009-11-12 16:41:42 +07:00
|
|
|
|
2011-05-06 13:15:49 +07:00
|
|
|
dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
|
2009-11-12 16:41:42 +07:00
|
|
|
|
|
|
|
/*
|
|
|
|
* field 0 = even field = bottom field
|
|
|
|
* field 1 = odd field = top field
|
|
|
|
*/
|
|
|
|
if (ilace && !fieldmode) {
|
|
|
|
accu1 = 0;
|
2011-05-19 21:17:54 +07:00
|
|
|
accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff;
|
2009-11-12 16:41:42 +07:00
|
|
|
if (accu0 >= 1024/2) {
|
|
|
|
accu1 = 1024/2;
|
|
|
|
accu0 -= accu1;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2011-08-16 17:25:00 +07:00
|
|
|
dispc_ovl_set_vid_accu0(plane, 0, accu0);
|
|
|
|
dispc_ovl_set_vid_accu1(plane, 0, accu1);
|
2009-11-12 16:41:42 +07:00
|
|
|
}
|
|
|
|
|
2017-03-24 21:47:52 +07:00
|
|
|
static void dispc_ovl_set_scaling_uv(enum omap_plane_id plane,
|
2011-05-19 21:17:54 +07:00
|
|
|
u16 orig_width, u16 orig_height,
|
|
|
|
u16 out_width, u16 out_height,
|
|
|
|
bool ilace, bool five_taps,
|
|
|
|
bool fieldmode, enum omap_color_mode color_mode,
|
|
|
|
u8 rotation)
|
|
|
|
{
|
|
|
|
int scale_x = out_width != orig_width;
|
|
|
|
int scale_y = out_height != orig_height;
|
2016-07-01 21:27:21 +07:00
|
|
|
bool chroma_upscale = plane != OMAP_DSS_WB;
|
2011-05-19 21:17:54 +07:00
|
|
|
|
|
|
|
if (!dss_has_feature(FEAT_HANDLE_UV_SEPARATE))
|
|
|
|
return;
|
|
|
|
if ((color_mode != OMAP_DSS_COLOR_YUV2 &&
|
|
|
|
color_mode != OMAP_DSS_COLOR_UYVY &&
|
|
|
|
color_mode != OMAP_DSS_COLOR_NV12)) {
|
|
|
|
/* reset chroma resampling for RGB formats */
|
2012-07-16 18:07:45 +07:00
|
|
|
if (plane != OMAP_DSS_WB)
|
|
|
|
REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 8, 8);
|
2011-05-19 21:17:54 +07:00
|
|
|
return;
|
|
|
|
}
|
2012-05-15 19:54:15 +07:00
|
|
|
|
|
|
|
dispc_ovl_set_accu_uv(plane, orig_width, orig_height, out_width,
|
|
|
|
out_height, ilace, color_mode, rotation);
|
|
|
|
|
2011-05-19 21:17:54 +07:00
|
|
|
switch (color_mode) {
|
|
|
|
case OMAP_DSS_COLOR_NV12:
|
2012-08-22 18:34:48 +07:00
|
|
|
if (chroma_upscale) {
|
|
|
|
/* UV is subsampled by 2 horizontally and vertically */
|
|
|
|
orig_height >>= 1;
|
|
|
|
orig_width >>= 1;
|
|
|
|
} else {
|
|
|
|
/* UV is downsampled by 2 horizontally and vertically */
|
|
|
|
orig_height <<= 1;
|
|
|
|
orig_width <<= 1;
|
|
|
|
}
|
|
|
|
|
2011-05-19 21:17:54 +07:00
|
|
|
break;
|
|
|
|
case OMAP_DSS_COLOR_YUV2:
|
|
|
|
case OMAP_DSS_COLOR_UYVY:
|
2012-08-22 18:34:48 +07:00
|
|
|
/* For YUV422 with 90/270 rotation, we don't upsample chroma */
|
2011-05-19 21:17:54 +07:00
|
|
|
if (rotation == OMAP_DSS_ROT_0 ||
|
2012-08-22 18:34:48 +07:00
|
|
|
rotation == OMAP_DSS_ROT_180) {
|
|
|
|
if (chroma_upscale)
|
|
|
|
/* UV is subsampled by 2 horizontally */
|
|
|
|
orig_width >>= 1;
|
|
|
|
else
|
|
|
|
/* UV is downsampled by 2 horizontally */
|
|
|
|
orig_width <<= 1;
|
|
|
|
}
|
|
|
|
|
2011-05-19 21:17:54 +07:00
|
|
|
/* must use FIR for YUV422 if rotated */
|
|
|
|
if (rotation != OMAP_DSS_ROT_0)
|
|
|
|
scale_x = scale_y = true;
|
2012-08-22 18:34:48 +07:00
|
|
|
|
2011-05-19 21:17:54 +07:00
|
|
|
break;
|
|
|
|
default:
|
|
|
|
BUG();
|
2012-05-18 15:47:02 +07:00
|
|
|
return;
|
2011-05-19 21:17:54 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
if (out_width != orig_width)
|
|
|
|
scale_x = true;
|
|
|
|
if (out_height != orig_height)
|
|
|
|
scale_y = true;
|
|
|
|
|
2011-08-16 17:25:00 +07:00
|
|
|
dispc_ovl_set_scale_param(plane, orig_width, orig_height,
|
2011-05-19 21:17:54 +07:00
|
|
|
out_width, out_height, five_taps,
|
|
|
|
rotation, DISPC_COLOR_COMPONENT_UV);
|
|
|
|
|
2012-07-16 18:07:45 +07:00
|
|
|
if (plane != OMAP_DSS_WB)
|
|
|
|
REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane),
|
|
|
|
(scale_x || scale_y) ? 1 : 0, 8, 8);
|
|
|
|
|
2011-05-19 21:17:54 +07:00
|
|
|
/* set H scaling */
|
|
|
|
REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5);
|
|
|
|
/* set V scaling */
|
|
|
|
REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6);
|
|
|
|
}
|
|
|
|
|
2017-03-24 21:47:52 +07:00
|
|
|
static void dispc_ovl_set_scaling(enum omap_plane_id plane,
|
2011-05-19 21:17:54 +07:00
|
|
|
u16 orig_width, u16 orig_height,
|
|
|
|
u16 out_width, u16 out_height,
|
|
|
|
bool ilace, bool five_taps,
|
|
|
|
bool fieldmode, enum omap_color_mode color_mode,
|
|
|
|
u8 rotation)
|
|
|
|
{
|
|
|
|
BUG_ON(plane == OMAP_DSS_GFX);
|
|
|
|
|
2011-08-16 17:25:00 +07:00
|
|
|
dispc_ovl_set_scaling_common(plane,
|
2011-05-19 21:17:54 +07:00
|
|
|
orig_width, orig_height,
|
|
|
|
out_width, out_height,
|
|
|
|
ilace, five_taps,
|
|
|
|
fieldmode, color_mode,
|
|
|
|
rotation);
|
|
|
|
|
2011-08-16 17:25:00 +07:00
|
|
|
dispc_ovl_set_scaling_uv(plane,
|
2011-05-19 21:17:54 +07:00
|
|
|
orig_width, orig_height,
|
|
|
|
out_width, out_height,
|
|
|
|
ilace, five_taps,
|
|
|
|
fieldmode, color_mode,
|
|
|
|
rotation);
|
|
|
|
}
|
|
|
|
|
2017-03-24 21:47:53 +07:00
|
|
|
static void dispc_ovl_set_rotation_attrs(enum omap_plane_id plane, u8 rotation,
|
2013-03-26 20:45:24 +07:00
|
|
|
enum omap_dss_rotation_type rotation_type,
|
2009-11-12 16:41:42 +07:00
|
|
|
bool mirroring, enum omap_color_mode color_mode)
|
|
|
|
{
|
2011-03-02 12:49:50 +07:00
|
|
|
bool row_repeat = false;
|
|
|
|
int vidrot = 0;
|
|
|
|
|
2009-11-12 16:41:42 +07:00
|
|
|
if (color_mode == OMAP_DSS_COLOR_YUV2 ||
|
|
|
|
color_mode == OMAP_DSS_COLOR_UYVY) {
|
|
|
|
|
|
|
|
if (mirroring) {
|
|
|
|
switch (rotation) {
|
|
|
|
case OMAP_DSS_ROT_0:
|
|
|
|
vidrot = 2;
|
|
|
|
break;
|
|
|
|
case OMAP_DSS_ROT_90:
|
|
|
|
vidrot = 1;
|
|
|
|
break;
|
|
|
|
case OMAP_DSS_ROT_180:
|
|
|
|
vidrot = 0;
|
|
|
|
break;
|
|
|
|
case OMAP_DSS_ROT_270:
|
|
|
|
vidrot = 3;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
} else {
|
|
|
|
switch (rotation) {
|
|
|
|
case OMAP_DSS_ROT_0:
|
|
|
|
vidrot = 0;
|
|
|
|
break;
|
|
|
|
case OMAP_DSS_ROT_90:
|
|
|
|
vidrot = 1;
|
|
|
|
break;
|
|
|
|
case OMAP_DSS_ROT_180:
|
|
|
|
vidrot = 2;
|
|
|
|
break;
|
|
|
|
case OMAP_DSS_ROT_270:
|
|
|
|
vidrot = 3;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
if (rotation == OMAP_DSS_ROT_90 || rotation == OMAP_DSS_ROT_270)
|
2011-03-02 12:49:50 +07:00
|
|
|
row_repeat = true;
|
2009-11-12 16:41:42 +07:00
|
|
|
else
|
2011-03-02 12:49:50 +07:00
|
|
|
row_repeat = false;
|
2009-11-12 16:41:42 +07:00
|
|
|
}
|
2011-03-02 12:49:50 +07:00
|
|
|
|
2015-04-09 17:51:30 +07:00
|
|
|
/*
|
|
|
|
* OMAP4/5 Errata i631:
|
|
|
|
* NV12 in 1D mode must use ROTATION=1. Otherwise DSS will fetch extra
|
|
|
|
* rows beyond the framebuffer, which may cause OCP error.
|
|
|
|
*/
|
|
|
|
if (color_mode == OMAP_DSS_COLOR_NV12 &&
|
|
|
|
rotation_type != OMAP_DSS_ROT_TILER)
|
|
|
|
vidrot = 1;
|
|
|
|
|
2011-05-06 13:15:49 +07:00
|
|
|
REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
|
2011-03-02 12:49:50 +07:00
|
|
|
if (dss_has_feature(FEAT_ROWREPEATENABLE))
|
2011-05-06 13:15:49 +07:00
|
|
|
REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane),
|
|
|
|
row_repeat ? 1 : 0, 18, 18);
|
2013-03-26 20:45:24 +07:00
|
|
|
|
2016-08-29 15:15:49 +07:00
|
|
|
if (dss_feat_color_mode_supported(plane, OMAP_DSS_COLOR_NV12)) {
|
|
|
|
bool doublestride =
|
|
|
|
color_mode == OMAP_DSS_COLOR_NV12 &&
|
|
|
|
rotation_type == OMAP_DSS_ROT_TILER &&
|
|
|
|
(rotation == OMAP_DSS_ROT_0 || rotation == OMAP_DSS_ROT_180);
|
|
|
|
|
2013-03-26 20:45:24 +07:00
|
|
|
/* DOUBLESTRIDE */
|
|
|
|
REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), doublestride, 22, 22);
|
|
|
|
}
|
2009-11-12 16:41:42 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
static int color_mode_to_bpp(enum omap_color_mode color_mode)
|
|
|
|
{
|
|
|
|
switch (color_mode) {
|
2011-05-19 21:17:50 +07:00
|
|
|
case OMAP_DSS_COLOR_NV12:
|
2009-11-12 16:41:42 +07:00
|
|
|
return 8;
|
|
|
|
case OMAP_DSS_COLOR_RGB12U:
|
|
|
|
case OMAP_DSS_COLOR_RGB16:
|
|
|
|
case OMAP_DSS_COLOR_ARGB16:
|
|
|
|
case OMAP_DSS_COLOR_YUV2:
|
|
|
|
case OMAP_DSS_COLOR_UYVY:
|
2011-05-19 21:17:50 +07:00
|
|
|
case OMAP_DSS_COLOR_RGBA16:
|
|
|
|
case OMAP_DSS_COLOR_RGBX16:
|
|
|
|
case OMAP_DSS_COLOR_ARGB16_1555:
|
|
|
|
case OMAP_DSS_COLOR_XRGB16_1555:
|
2009-11-12 16:41:42 +07:00
|
|
|
return 16;
|
|
|
|
case OMAP_DSS_COLOR_RGB24P:
|
|
|
|
return 24;
|
|
|
|
case OMAP_DSS_COLOR_RGB24U:
|
|
|
|
case OMAP_DSS_COLOR_ARGB32:
|
|
|
|
case OMAP_DSS_COLOR_RGBA32:
|
|
|
|
case OMAP_DSS_COLOR_RGBX32:
|
|
|
|
return 32;
|
|
|
|
default:
|
|
|
|
BUG();
|
2012-05-18 15:47:02 +07:00
|
|
|
return 0;
|
2009-11-12 16:41:42 +07:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static s32 pixinc(int pixels, u8 ps)
|
|
|
|
{
|
|
|
|
if (pixels == 1)
|
|
|
|
return 1;
|
|
|
|
else if (pixels > 1)
|
|
|
|
return 1 + (pixels - 1) * ps;
|
|
|
|
else if (pixels < 0)
|
|
|
|
return 1 - (-pixels + 1) * ps;
|
|
|
|
else
|
|
|
|
BUG();
|
2012-05-18 15:47:02 +07:00
|
|
|
return 0;
|
2009-11-12 16:41:42 +07:00
|
|
|
}
|
|
|
|
|
2017-05-03 18:14:27 +07:00
|
|
|
static void calc_offset(u16 screen_width, u16 width,
|
2012-05-11 20:49:55 +07:00
|
|
|
enum omap_color_mode color_mode, bool fieldmode,
|
|
|
|
unsigned int field_offset, unsigned *offset0, unsigned *offset1,
|
|
|
|
s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
|
|
|
|
{
|
|
|
|
u8 ps;
|
|
|
|
|
2017-03-10 15:32:30 +07:00
|
|
|
ps = color_mode_to_bpp(color_mode) / 8;
|
2012-05-11 20:49:55 +07:00
|
|
|
|
|
|
|
DSSDBG("scrw %d, width %d\n", screen_width, width);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* field 0 = even field = bottom field
|
|
|
|
* field 1 = odd field = top field
|
|
|
|
*/
|
2017-05-03 19:01:10 +07:00
|
|
|
*offset0 = field_offset * screen_width * ps;
|
2012-05-11 20:49:55 +07:00
|
|
|
*offset1 = 0;
|
2017-05-03 19:01:10 +07:00
|
|
|
|
2012-05-11 20:49:55 +07:00
|
|
|
*row_inc = pixinc(1 + (y_predecim * screen_width - width * x_predecim) +
|
|
|
|
(fieldmode ? screen_width : 0), ps);
|
|
|
|
if (color_mode == OMAP_DSS_COLOR_YUV2 ||
|
|
|
|
color_mode == OMAP_DSS_COLOR_UYVY)
|
|
|
|
*pix_inc = pixinc(x_predecim, 2 * ps);
|
|
|
|
else
|
|
|
|
*pix_inc = pixinc(x_predecim, ps);
|
|
|
|
}
|
|
|
|
|
2012-04-02 22:13:17 +07:00
|
|
|
/*
|
|
|
|
* This function is used to avoid synclosts in OMAP3, because of some
|
|
|
|
* undocumented horizontal position and timing related limitations.
|
|
|
|
*/
|
2012-10-19 19:40:24 +07:00
|
|
|
static int check_horiz_timing_omap3(unsigned long pclk, unsigned long lclk,
|
2016-09-22 18:07:04 +07:00
|
|
|
const struct videomode *vm, u16 pos_x,
|
2014-01-13 23:33:02 +07:00
|
|
|
u16 width, u16 height, u16 out_width, u16 out_height,
|
|
|
|
bool five_taps)
|
2012-04-02 22:13:17 +07:00
|
|
|
{
|
2012-11-05 19:40:19 +07:00
|
|
|
const int ds = DIV_ROUND_UP(height, out_height);
|
2012-09-26 18:28:52 +07:00
|
|
|
unsigned long nonactive;
|
2012-04-02 22:13:17 +07:00
|
|
|
static const u8 limits[3] = { 8, 10, 20 };
|
|
|
|
u64 val, blank;
|
|
|
|
int i;
|
|
|
|
|
2016-09-22 18:07:04 +07:00
|
|
|
nonactive = vm->hactive + vm->hfront_porch + vm->hsync_len +
|
|
|
|
vm->hback_porch - out_width;
|
2012-04-02 22:13:17 +07:00
|
|
|
|
|
|
|
i = 0;
|
|
|
|
if (out_height < height)
|
|
|
|
i++;
|
|
|
|
if (out_width < width)
|
|
|
|
i++;
|
2016-09-22 18:07:04 +07:00
|
|
|
blank = div_u64((u64)(vm->hback_porch + vm->hsync_len + vm->hfront_porch) *
|
2016-09-22 18:06:49 +07:00
|
|
|
lclk, pclk);
|
2012-04-02 22:13:17 +07:00
|
|
|
DSSDBG("blanking period + ppl = %llu (limit = %u)\n", blank, limits[i]);
|
|
|
|
if (blank <= limits[i])
|
|
|
|
return -EINVAL;
|
|
|
|
|
2014-01-13 23:33:02 +07:00
|
|
|
/* FIXME add checks for 3-tap filter once the limitations are known */
|
|
|
|
if (!five_taps)
|
|
|
|
return 0;
|
|
|
|
|
2012-04-02 22:13:17 +07:00
|
|
|
/*
|
|
|
|
* Pixel data should be prepared before visible display point starts.
|
|
|
|
* So, atleast DS-2 lines must have already been fetched by DISPC
|
|
|
|
* during nonactive - pos_x period.
|
|
|
|
*/
|
|
|
|
val = div_u64((u64)(nonactive - pos_x) * lclk, pclk);
|
|
|
|
DSSDBG("(nonactive - pos_x) * pcd = %llu max(0, DS - 2) * width = %d\n",
|
2012-11-05 19:40:19 +07:00
|
|
|
val, max(0, ds - 2) * width);
|
|
|
|
if (val < max(0, ds - 2) * width)
|
2012-04-02 22:13:17 +07:00
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* All lines need to be refilled during the nonactive period of which
|
|
|
|
* only one line can be loaded during the active period. So, atleast
|
|
|
|
* DS - 1 lines should be loaded during nonactive period.
|
|
|
|
*/
|
|
|
|
val = div_u64((u64)nonactive * lclk, pclk);
|
|
|
|
DSSDBG("nonactive * pcd = %llu, max(0, DS - 1) * width = %d\n",
|
2012-11-05 19:40:19 +07:00
|
|
|
val, max(0, ds - 1) * width);
|
|
|
|
if (val < max(0, ds - 1) * width)
|
2012-04-02 22:13:17 +07:00
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2012-10-19 19:36:11 +07:00
|
|
|
static unsigned long calc_core_clk_five_taps(unsigned long pclk,
|
2016-09-22 18:07:04 +07:00
|
|
|
const struct videomode *vm, u16 width,
|
2012-05-08 17:23:20 +07:00
|
|
|
u16 height, u16 out_width, u16 out_height,
|
2010-12-02 18:27:11 +07:00
|
|
|
enum omap_color_mode color_mode)
|
2009-11-12 16:41:42 +07:00
|
|
|
{
|
2012-04-23 13:46:50 +07:00
|
|
|
u32 core_clk = 0;
|
2012-09-26 18:28:52 +07:00
|
|
|
u64 tmp;
|
2009-11-12 16:41:42 +07:00
|
|
|
|
2011-12-19 15:33:56 +07:00
|
|
|
if (height <= out_height && width <= out_width)
|
|
|
|
return (unsigned long) pclk;
|
|
|
|
|
2009-11-12 16:41:42 +07:00
|
|
|
if (height > out_height) {
|
2016-09-22 18:07:04 +07:00
|
|
|
unsigned int ppl = vm->hactive;
|
2009-11-12 16:41:42 +07:00
|
|
|
|
2015-04-10 16:48:36 +07:00
|
|
|
tmp = (u64)pclk * height * out_width;
|
2009-11-12 16:41:42 +07:00
|
|
|
do_div(tmp, 2 * out_height * ppl);
|
2012-04-23 13:46:50 +07:00
|
|
|
core_clk = tmp;
|
2009-11-12 16:41:42 +07:00
|
|
|
|
2010-01-08 16:56:41 +07:00
|
|
|
if (height > 2 * out_height) {
|
|
|
|
if (ppl == out_width)
|
|
|
|
return 0;
|
|
|
|
|
2015-04-10 16:48:36 +07:00
|
|
|
tmp = (u64)pclk * (height - 2 * out_height) * out_width;
|
2009-11-12 16:41:42 +07:00
|
|
|
do_div(tmp, 2 * out_height * (ppl - out_width));
|
2012-04-23 13:46:50 +07:00
|
|
|
core_clk = max_t(u32, core_clk, tmp);
|
2009-11-12 16:41:42 +07:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
if (width > out_width) {
|
2015-04-10 16:48:36 +07:00
|
|
|
tmp = (u64)pclk * width;
|
2009-11-12 16:41:42 +07:00
|
|
|
do_div(tmp, out_width);
|
2012-04-23 13:46:50 +07:00
|
|
|
core_clk = max_t(u32, core_clk, tmp);
|
2009-11-12 16:41:42 +07:00
|
|
|
|
|
|
|
if (color_mode == OMAP_DSS_COLOR_RGB24U)
|
2012-04-23 13:46:50 +07:00
|
|
|
core_clk <<= 1;
|
2009-11-12 16:41:42 +07:00
|
|
|
}
|
|
|
|
|
2012-04-23 13:46:50 +07:00
|
|
|
return core_clk;
|
2009-11-12 16:41:42 +07:00
|
|
|
}
|
|
|
|
|
2012-10-19 19:36:11 +07:00
|
|
|
static unsigned long calc_core_clk_24xx(unsigned long pclk, u16 width,
|
2012-09-26 18:30:37 +07:00
|
|
|
u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
|
2012-07-03 13:56:51 +07:00
|
|
|
{
|
|
|
|
if (height > out_height && width > out_width)
|
|
|
|
return pclk * 4;
|
|
|
|
else
|
|
|
|
return pclk * 2;
|
|
|
|
}
|
|
|
|
|
2012-10-19 19:36:11 +07:00
|
|
|
static unsigned long calc_core_clk_34xx(unsigned long pclk, u16 width,
|
2012-09-26 18:30:37 +07:00
|
|
|
u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
|
2009-11-12 16:41:42 +07:00
|
|
|
{
|
|
|
|
unsigned int hf, vf;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* FIXME how to determine the 'A' factor
|
|
|
|
* for the no downscaling case ?
|
|
|
|
*/
|
|
|
|
|
|
|
|
if (width > 3 * out_width)
|
|
|
|
hf = 4;
|
|
|
|
else if (width > 2 * out_width)
|
|
|
|
hf = 3;
|
|
|
|
else if (width > out_width)
|
|
|
|
hf = 2;
|
|
|
|
else
|
|
|
|
hf = 1;
|
|
|
|
if (height > out_height)
|
|
|
|
vf = 2;
|
|
|
|
else
|
|
|
|
vf = 1;
|
|
|
|
|
2012-07-03 13:56:51 +07:00
|
|
|
return pclk * vf * hf;
|
|
|
|
}
|
|
|
|
|
2012-10-19 19:36:11 +07:00
|
|
|
static unsigned long calc_core_clk_44xx(unsigned long pclk, u16 width,
|
2012-09-26 18:30:37 +07:00
|
|
|
u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
|
2012-07-03 13:56:51 +07:00
|
|
|
{
|
2012-09-26 18:30:37 +07:00
|
|
|
/*
|
|
|
|
* If the overlay/writeback is in mem to mem mode, there are no
|
|
|
|
* downscaling limitations with respect to pixel clock, return 1 as
|
|
|
|
* required core clock to represent that we have sufficient enough
|
|
|
|
* core clock to do maximum downscaling
|
|
|
|
*/
|
|
|
|
if (mem_to_mem)
|
|
|
|
return 1;
|
|
|
|
|
2012-07-03 13:56:51 +07:00
|
|
|
if (width > out_width)
|
|
|
|
return DIV_ROUND_UP(pclk, out_width) * width;
|
|
|
|
else
|
|
|
|
return pclk;
|
|
|
|
}
|
|
|
|
|
2012-10-19 19:43:29 +07:00
|
|
|
static int dispc_ovl_calc_scaling_24xx(unsigned long pclk, unsigned long lclk,
|
2016-09-22 18:07:04 +07:00
|
|
|
const struct videomode *vm,
|
2012-07-03 13:56:51 +07:00
|
|
|
u16 width, u16 height, u16 out_width, u16 out_height,
|
|
|
|
enum omap_color_mode color_mode, bool *five_taps,
|
|
|
|
int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
|
2012-09-26 18:30:37 +07:00
|
|
|
u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
|
2012-07-03 13:56:51 +07:00
|
|
|
{
|
|
|
|
int error;
|
|
|
|
u16 in_width, in_height;
|
|
|
|
int min_factor = min(*decim_x, *decim_y);
|
|
|
|
const int maxsinglelinewidth =
|
|
|
|
dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
|
2012-09-26 18:28:52 +07:00
|
|
|
|
2012-07-03 13:56:51 +07:00
|
|
|
*five_taps = false;
|
|
|
|
|
|
|
|
do {
|
OMAPDSS: DISPC: decimation rounding fix
The driver uses DIV_ROUND_UP when calculating decimated width & height.
For example, when decimating with 3, the width is calculated as:
width = DIV_ROUND_UP(width, decim_x);
This yields bad results for some values. For example, 800/3=266.666...,
which is rounded to 267. When the input width is set to 267, and pixel
increment is set to 3, this causes the dispc to read a line of 801
pixels, i.e. it reads a wrong pixel at the end of the line.
Even more pressing, the above rounding causes a BUG() in pixinc(), as
the value of 801 is used to calculate row increment, leading to a bad
value being passed to pixinc().
This patch fixes the decimation by removing the DIV_ROUND_UP()s when
calculating width and height for decimation.
Signed-off-by: Tomi Valkeinen <tomi.valkeinen@ti.com>
2014-01-27 16:29:53 +07:00
|
|
|
in_height = height / *decim_y;
|
|
|
|
in_width = width / *decim_x;
|
2012-10-19 19:36:11 +07:00
|
|
|
*core_clk = dispc.feat->calc_core_clk(pclk, in_width,
|
2012-09-26 18:30:37 +07:00
|
|
|
in_height, out_width, out_height, mem_to_mem);
|
2012-07-03 13:56:51 +07:00
|
|
|
error = (in_width > maxsinglelinewidth || !*core_clk ||
|
|
|
|
*core_clk > dispc_core_clk_rate());
|
|
|
|
if (error) {
|
|
|
|
if (*decim_x == *decim_y) {
|
|
|
|
*decim_x = min_factor;
|
|
|
|
++*decim_y;
|
|
|
|
} else {
|
|
|
|
swap(*decim_x, *decim_y);
|
|
|
|
if (*decim_x < *decim_y)
|
|
|
|
++*decim_x;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
} while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
|
|
|
|
|
2015-04-10 16:48:37 +07:00
|
|
|
if (error) {
|
|
|
|
DSSERR("failed to find scaling settings\n");
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
2012-07-03 13:56:51 +07:00
|
|
|
if (in_width > maxsinglelinewidth) {
|
|
|
|
DSSERR("Cannot scale max input width exceeded");
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2012-10-19 19:43:29 +07:00
|
|
|
static int dispc_ovl_calc_scaling_34xx(unsigned long pclk, unsigned long lclk,
|
2016-09-22 18:07:04 +07:00
|
|
|
const struct videomode *vm,
|
2012-07-03 13:56:51 +07:00
|
|
|
u16 width, u16 height, u16 out_width, u16 out_height,
|
|
|
|
enum omap_color_mode color_mode, bool *five_taps,
|
|
|
|
int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
|
2012-09-26 18:30:37 +07:00
|
|
|
u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
|
2012-07-03 13:56:51 +07:00
|
|
|
{
|
|
|
|
int error;
|
|
|
|
u16 in_width, in_height;
|
|
|
|
const int maxsinglelinewidth =
|
|
|
|
dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
|
|
|
|
|
|
|
|
do {
|
OMAPDSS: DISPC: decimation rounding fix
The driver uses DIV_ROUND_UP when calculating decimated width & height.
For example, when decimating with 3, the width is calculated as:
width = DIV_ROUND_UP(width, decim_x);
This yields bad results for some values. For example, 800/3=266.666...,
which is rounded to 267. When the input width is set to 267, and pixel
increment is set to 3, this causes the dispc to read a line of 801
pixels, i.e. it reads a wrong pixel at the end of the line.
Even more pressing, the above rounding causes a BUG() in pixinc(), as
the value of 801 is used to calculate row increment, leading to a bad
value being passed to pixinc().
This patch fixes the decimation by removing the DIV_ROUND_UP()s when
calculating width and height for decimation.
Signed-off-by: Tomi Valkeinen <tomi.valkeinen@ti.com>
2014-01-27 16:29:53 +07:00
|
|
|
in_height = height / *decim_y;
|
|
|
|
in_width = width / *decim_x;
|
2014-01-13 23:33:02 +07:00
|
|
|
*five_taps = in_height > out_height;
|
2012-07-03 13:56:51 +07:00
|
|
|
|
|
|
|
if (in_width > maxsinglelinewidth)
|
|
|
|
if (in_height > out_height &&
|
|
|
|
in_height < out_height * 2)
|
|
|
|
*five_taps = false;
|
2014-01-13 23:33:02 +07:00
|
|
|
again:
|
|
|
|
if (*five_taps)
|
2016-09-22 18:07:04 +07:00
|
|
|
*core_clk = calc_core_clk_five_taps(pclk, vm,
|
2014-01-13 23:33:02 +07:00
|
|
|
in_width, in_height, out_width,
|
|
|
|
out_height, color_mode);
|
|
|
|
else
|
2012-10-19 19:36:11 +07:00
|
|
|
*core_clk = dispc.feat->calc_core_clk(pclk, in_width,
|
2012-09-26 18:30:37 +07:00
|
|
|
in_height, out_width, out_height,
|
|
|
|
mem_to_mem);
|
2012-07-03 13:56:51 +07:00
|
|
|
|
2016-09-22 18:07:04 +07:00
|
|
|
error = check_horiz_timing_omap3(pclk, lclk, vm,
|
2014-01-13 23:33:02 +07:00
|
|
|
pos_x, in_width, in_height, out_width,
|
|
|
|
out_height, *five_taps);
|
|
|
|
if (error && *five_taps) {
|
|
|
|
*five_taps = false;
|
|
|
|
goto again;
|
|
|
|
}
|
|
|
|
|
2012-07-03 13:56:51 +07:00
|
|
|
error = (error || in_width > maxsinglelinewidth * 2 ||
|
|
|
|
(in_width > maxsinglelinewidth && *five_taps) ||
|
|
|
|
!*core_clk || *core_clk > dispc_core_clk_rate());
|
2015-03-17 20:31:10 +07:00
|
|
|
|
|
|
|
if (!error) {
|
|
|
|
/* verify that we're inside the limits of scaler */
|
|
|
|
if (in_width / 4 > out_width)
|
|
|
|
error = 1;
|
|
|
|
|
|
|
|
if (*five_taps) {
|
|
|
|
if (in_height / 4 > out_height)
|
|
|
|
error = 1;
|
2012-07-03 13:56:51 +07:00
|
|
|
} else {
|
2015-03-17 20:31:10 +07:00
|
|
|
if (in_height / 2 > out_height)
|
|
|
|
error = 1;
|
2012-07-03 13:56:51 +07:00
|
|
|
}
|
|
|
|
}
|
2015-03-17 20:31:10 +07:00
|
|
|
|
OMAPDSS: DISPC: do only y decimation on OMAP3
The current driver does both x and y decimation on OMAP3 DSS. Testing
shows that x decimation rarely works, leading to underflows.
The exact reason for this is unclear, as the underflows seem to happen
even with low pixel clock rates, and I would presume that if the DSS can
manage a display with 140MHz pixel clock, it could manage x decimation
with factor 2 with a low pixel clock (~30MHz).
So it is possible that there is a problem somewhere else, in memory
management, or DSS DMA, or similar. I have not found anything that would
help this.
So, to fix the downscaling scaling, this patch removes x decimation for
OMAP3. This will limit some of the more demanding downscaling scenarios,
but one could argue that using DSS to downscale such a large amount is
insane in the first place, as the produced image is rather bad quality.
Signed-off-by: Tomi Valkeinen <tomi.valkeinen@ti.com>
2015-04-10 16:48:38 +07:00
|
|
|
if (error)
|
|
|
|
++*decim_y;
|
2012-07-03 13:56:51 +07:00
|
|
|
} while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
|
|
|
|
|
2015-04-10 16:48:37 +07:00
|
|
|
if (error) {
|
|
|
|
DSSERR("failed to find scaling settings\n");
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
2016-09-22 18:07:04 +07:00
|
|
|
if (check_horiz_timing_omap3(pclk, lclk, vm, pos_x, in_width,
|
2015-03-17 20:31:09 +07:00
|
|
|
in_height, out_width, out_height, *five_taps)) {
|
2012-07-03 13:56:51 +07:00
|
|
|
DSSERR("horizontal timing too tight\n");
|
|
|
|
return -EINVAL;
|
2011-12-19 15:33:56 +07:00
|
|
|
}
|
2012-07-03 13:56:51 +07:00
|
|
|
|
|
|
|
if (in_width > (maxsinglelinewidth * 2)) {
|
|
|
|
DSSERR("Cannot setup scaling");
|
|
|
|
DSSERR("width exceeds maximum width possible");
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (in_width > maxsinglelinewidth && *five_taps) {
|
|
|
|
DSSERR("cannot setup scaling with five taps");
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2012-10-19 19:43:29 +07:00
|
|
|
static int dispc_ovl_calc_scaling_44xx(unsigned long pclk, unsigned long lclk,
|
2016-09-22 18:07:04 +07:00
|
|
|
const struct videomode *vm,
|
2012-07-03 13:56:51 +07:00
|
|
|
u16 width, u16 height, u16 out_width, u16 out_height,
|
|
|
|
enum omap_color_mode color_mode, bool *five_taps,
|
|
|
|
int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
|
2012-09-26 18:30:37 +07:00
|
|
|
u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
|
2012-07-03 13:56:51 +07:00
|
|
|
{
|
|
|
|
u16 in_width, in_width_max;
|
|
|
|
int decim_x_min = *decim_x;
|
OMAPDSS: DISPC: decimation rounding fix
The driver uses DIV_ROUND_UP when calculating decimated width & height.
For example, when decimating with 3, the width is calculated as:
width = DIV_ROUND_UP(width, decim_x);
This yields bad results for some values. For example, 800/3=266.666...,
which is rounded to 267. When the input width is set to 267, and pixel
increment is set to 3, this causes the dispc to read a line of 801
pixels, i.e. it reads a wrong pixel at the end of the line.
Even more pressing, the above rounding causes a BUG() in pixinc(), as
the value of 801 is used to calculate row increment, leading to a bad
value being passed to pixinc().
This patch fixes the decimation by removing the DIV_ROUND_UP()s when
calculating width and height for decimation.
Signed-off-by: Tomi Valkeinen <tomi.valkeinen@ti.com>
2014-01-27 16:29:53 +07:00
|
|
|
u16 in_height = height / *decim_y;
|
2012-07-03 13:56:51 +07:00
|
|
|
const int maxsinglelinewidth =
|
|
|
|
dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
|
2012-09-26 18:30:37 +07:00
|
|
|
const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
|
2012-09-26 18:28:52 +07:00
|
|
|
|
2012-11-07 13:15:02 +07:00
|
|
|
if (mem_to_mem) {
|
|
|
|
in_width_max = out_width * maxdownscale;
|
|
|
|
} else {
|
2012-09-26 18:30:37 +07:00
|
|
|
in_width_max = dispc_core_clk_rate() /
|
|
|
|
DIV_ROUND_UP(pclk, out_width);
|
2012-11-07 13:15:02 +07:00
|
|
|
}
|
2012-07-03 13:56:51 +07:00
|
|
|
|
|
|
|
*decim_x = DIV_ROUND_UP(width, in_width_max);
|
|
|
|
|
|
|
|
*decim_x = *decim_x > decim_x_min ? *decim_x : decim_x_min;
|
|
|
|
if (*decim_x > *x_predecim)
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
do {
|
OMAPDSS: DISPC: decimation rounding fix
The driver uses DIV_ROUND_UP when calculating decimated width & height.
For example, when decimating with 3, the width is calculated as:
width = DIV_ROUND_UP(width, decim_x);
This yields bad results for some values. For example, 800/3=266.666...,
which is rounded to 267. When the input width is set to 267, and pixel
increment is set to 3, this causes the dispc to read a line of 801
pixels, i.e. it reads a wrong pixel at the end of the line.
Even more pressing, the above rounding causes a BUG() in pixinc(), as
the value of 801 is used to calculate row increment, leading to a bad
value being passed to pixinc().
This patch fixes the decimation by removing the DIV_ROUND_UP()s when
calculating width and height for decimation.
Signed-off-by: Tomi Valkeinen <tomi.valkeinen@ti.com>
2014-01-27 16:29:53 +07:00
|
|
|
in_width = width / *decim_x;
|
2012-07-03 13:56:51 +07:00
|
|
|
} while (*decim_x <= *x_predecim &&
|
|
|
|
in_width > maxsinglelinewidth && ++*decim_x);
|
|
|
|
|
|
|
|
if (in_width > maxsinglelinewidth) {
|
|
|
|
DSSERR("Cannot scale width exceeds max line width");
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
2017-02-08 21:08:06 +07:00
|
|
|
if (*decim_x > 4 && color_mode != OMAP_DSS_COLOR_NV12) {
|
|
|
|
/*
|
|
|
|
* Let's disable all scaling that requires horizontal
|
|
|
|
* decimation with higher factor than 4, until we have
|
|
|
|
* better estimates of what we can and can not
|
|
|
|
* do. However, NV12 color format appears to work Ok
|
|
|
|
* with all decimation factors.
|
|
|
|
*
|
|
|
|
* When decimating horizontally by more that 4 the dss
|
|
|
|
* is not able to fetch the data in burst mode. When
|
|
|
|
* this happens it is hard to tell if there enough
|
|
|
|
* bandwidth. Despite what theory says this appears to
|
|
|
|
* be true also for 16-bit color formats.
|
|
|
|
*/
|
|
|
|
DSSERR("Not enough bandwidth, too much downscaling (x-decimation factor %d > 4)", *decim_x);
|
|
|
|
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
2012-10-19 19:36:11 +07:00
|
|
|
*core_clk = dispc.feat->calc_core_clk(pclk, in_width, in_height,
|
2012-09-26 18:30:37 +07:00
|
|
|
out_width, out_height, mem_to_mem);
|
2012-07-03 13:56:51 +07:00
|
|
|
return 0;
|
2009-11-12 16:41:42 +07:00
|
|
|
}
|
|
|
|
|
2015-04-10 16:48:39 +07:00
|
|
|
#define DIV_FRAC(dividend, divisor) \
|
|
|
|
((dividend) * 100 / (divisor) - ((dividend) / (divisor) * 100))
|
|
|
|
|
2012-10-19 19:46:30 +07:00
|
|
|
static int dispc_ovl_calc_scaling(unsigned long pclk, unsigned long lclk,
|
2012-09-26 18:28:52 +07:00
|
|
|
enum omap_overlay_caps caps,
|
2016-09-22 18:07:04 +07:00
|
|
|
const struct videomode *vm,
|
2012-05-08 17:23:20 +07:00
|
|
|
u16 width, u16 height, u16 out_width, u16 out_height,
|
2012-04-02 22:13:16 +07:00
|
|
|
enum omap_color_mode color_mode, bool *five_taps,
|
2012-09-24 13:38:27 +07:00
|
|
|
int *x_predecim, int *y_predecim, u16 pos_x,
|
2012-09-26 18:30:37 +07:00
|
|
|
enum omap_dss_rotation_type rotation_type, bool mem_to_mem)
|
2011-09-08 14:45:11 +07:00
|
|
|
{
|
2011-09-08 14:55:17 +07:00
|
|
|
const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
|
2012-04-02 22:13:16 +07:00
|
|
|
const int max_decim_limit = 16;
|
2012-04-23 13:46:50 +07:00
|
|
|
unsigned long core_clk = 0;
|
2012-07-03 13:56:51 +07:00
|
|
|
int decim_x, decim_y, ret;
|
2011-09-08 14:45:11 +07:00
|
|
|
|
2011-11-01 15:50:45 +07:00
|
|
|
if (width == out_width && height == out_height)
|
|
|
|
return 0;
|
|
|
|
|
2016-09-22 18:07:04 +07:00
|
|
|
if (!mem_to_mem && (pclk == 0 || vm->pixelclock == 0)) {
|
2014-10-03 22:14:09 +07:00
|
|
|
DSSERR("cannot calculate scaling settings: pclk is zero\n");
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
2012-09-26 18:25:27 +07:00
|
|
|
if ((caps & OMAP_DSS_OVL_CAP_SCALE) == 0)
|
2011-11-01 15:50:45 +07:00
|
|
|
return -EINVAL;
|
2011-09-08 14:45:11 +07:00
|
|
|
|
2012-10-19 19:46:30 +07:00
|
|
|
if (mem_to_mem) {
|
2012-11-07 13:15:03 +07:00
|
|
|
*x_predecim = *y_predecim = 1;
|
|
|
|
} else {
|
|
|
|
*x_predecim = max_decim_limit;
|
|
|
|
*y_predecim = (rotation_type == OMAP_DSS_ROT_TILER &&
|
|
|
|
dss_has_feature(FEAT_BURST_2D)) ?
|
|
|
|
2 : max_decim_limit;
|
|
|
|
}
|
2012-04-02 22:13:16 +07:00
|
|
|
|
|
|
|
decim_x = DIV_ROUND_UP(DIV_ROUND_UP(width, out_width), maxdownscale);
|
|
|
|
decim_y = DIV_ROUND_UP(DIV_ROUND_UP(height, out_height), maxdownscale);
|
|
|
|
|
|
|
|
if (decim_x > *x_predecim || out_width > width * 8)
|
2011-09-08 14:45:11 +07:00
|
|
|
return -EINVAL;
|
|
|
|
|
2012-04-02 22:13:16 +07:00
|
|
|
if (decim_y > *y_predecim || out_height > height * 8)
|
2011-09-08 14:45:11 +07:00
|
|
|
return -EINVAL;
|
|
|
|
|
2016-09-22 18:07:04 +07:00
|
|
|
ret = dispc.feat->calc_scaling(pclk, lclk, vm, width, height,
|
2012-09-26 18:28:52 +07:00
|
|
|
out_width, out_height, color_mode, five_taps,
|
2012-09-26 18:30:37 +07:00
|
|
|
x_predecim, y_predecim, &decim_x, &decim_y, pos_x, &core_clk,
|
|
|
|
mem_to_mem);
|
2012-07-03 13:56:51 +07:00
|
|
|
if (ret)
|
|
|
|
return ret;
|
2011-09-08 14:45:11 +07:00
|
|
|
|
2015-04-10 16:48:39 +07:00
|
|
|
DSSDBG("%dx%d -> %dx%d (%d.%02d x %d.%02d), decim %dx%d %dx%d (%d.%02d x %d.%02d), taps %d, req clk %lu, cur clk %lu\n",
|
|
|
|
width, height,
|
|
|
|
out_width, out_height,
|
|
|
|
out_width / width, DIV_FRAC(out_width, width),
|
|
|
|
out_height / height, DIV_FRAC(out_height, height),
|
|
|
|
|
|
|
|
decim_x, decim_y,
|
|
|
|
width / decim_x, height / decim_y,
|
|
|
|
out_width / (width / decim_x), DIV_FRAC(out_width, width / decim_x),
|
|
|
|
out_height / (height / decim_y), DIV_FRAC(out_height, height / decim_y),
|
|
|
|
|
|
|
|
*five_taps ? 5 : 3,
|
|
|
|
core_clk, dispc_core_clk_rate());
|
2011-09-08 14:45:11 +07:00
|
|
|
|
2012-04-23 13:46:50 +07:00
|
|
|
if (!core_clk || core_clk > dispc_core_clk_rate()) {
|
2011-09-08 14:45:11 +07:00
|
|
|
DSSERR("failed to set up scaling, "
|
2012-04-23 13:46:50 +07:00
|
|
|
"required core clk rate = %lu Hz, "
|
|
|
|
"current core clk rate = %lu Hz\n",
|
|
|
|
core_clk, dispc_core_clk_rate());
|
2011-09-08 14:45:11 +07:00
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
2012-04-02 22:13:16 +07:00
|
|
|
*x_predecim = decim_x;
|
|
|
|
*y_predecim = decim_y;
|
2011-09-08 14:45:11 +07:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2017-03-24 21:47:52 +07:00
|
|
|
static int dispc_ovl_setup_common(enum omap_plane_id plane,
|
2012-09-26 18:28:52 +07:00
|
|
|
enum omap_overlay_caps caps, u32 paddr, u32 p_uv_addr,
|
|
|
|
u16 screen_width, int pos_x, int pos_y, u16 width, u16 height,
|
|
|
|
u16 out_width, u16 out_height, enum omap_color_mode color_mode,
|
|
|
|
u8 rotation, bool mirror, u8 zorder, u8 pre_mult_alpha,
|
|
|
|
u8 global_alpha, enum omap_dss_rotation_type rotation_type,
|
2016-09-22 18:07:04 +07:00
|
|
|
bool replication, const struct videomode *vm,
|
2012-09-26 18:30:37 +07:00
|
|
|
bool mem_to_mem)
|
2009-11-12 16:41:42 +07:00
|
|
|
{
|
2011-12-19 15:33:56 +07:00
|
|
|
bool five_taps = true;
|
2013-09-23 01:44:11 +07:00
|
|
|
bool fieldmode = false;
|
2011-09-08 14:45:11 +07:00
|
|
|
int r, cconv = 0;
|
2009-11-12 16:41:42 +07:00
|
|
|
unsigned offset0, offset1;
|
|
|
|
s32 row_inc;
|
|
|
|
s32 pix_inc;
|
2012-11-07 13:15:04 +07:00
|
|
|
u16 frame_width, frame_height;
|
2009-11-12 16:41:42 +07:00
|
|
|
unsigned int field_offset = 0;
|
2012-09-26 18:27:37 +07:00
|
|
|
u16 in_height = height;
|
|
|
|
u16 in_width = width;
|
2012-04-02 22:13:16 +07:00
|
|
|
int x_predecim = 1, y_predecim = 1;
|
2016-09-22 18:07:04 +07:00
|
|
|
bool ilace = !!(vm->flags & DISPLAY_FLAGS_INTERLACED);
|
2012-10-19 19:46:30 +07:00
|
|
|
unsigned long pclk = dispc_plane_pclk_rate(plane);
|
|
|
|
unsigned long lclk = dispc_plane_lclk_rate(plane);
|
2011-05-19 18:12:26 +07:00
|
|
|
|
2014-11-28 19:34:15 +07:00
|
|
|
if (paddr == 0 && rotation_type != OMAP_DSS_ROT_TILER)
|
2009-11-12 16:41:42 +07:00
|
|
|
return -EINVAL;
|
|
|
|
|
2015-02-27 18:07:58 +07:00
|
|
|
switch (color_mode) {
|
|
|
|
case OMAP_DSS_COLOR_YUV2:
|
|
|
|
case OMAP_DSS_COLOR_UYVY:
|
|
|
|
case OMAP_DSS_COLOR_NV12:
|
|
|
|
if (in_width & 1) {
|
|
|
|
DSSERR("input width %d is not even for YUV format\n",
|
|
|
|
in_width);
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
|
|
|
|
default:
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
2012-09-26 18:27:37 +07:00
|
|
|
out_width = out_width == 0 ? width : out_width;
|
|
|
|
out_height = out_height == 0 ? height : out_height;
|
2011-11-03 21:08:27 +07:00
|
|
|
|
2012-09-26 18:27:37 +07:00
|
|
|
if (ilace && height == out_height)
|
2013-09-23 01:44:11 +07:00
|
|
|
fieldmode = true;
|
2009-11-12 16:41:42 +07:00
|
|
|
|
|
|
|
if (ilace) {
|
|
|
|
if (fieldmode)
|
2012-04-02 22:13:16 +07:00
|
|
|
in_height /= 2;
|
2012-08-22 14:03:49 +07:00
|
|
|
pos_y /= 2;
|
2012-04-02 22:13:16 +07:00
|
|
|
out_height /= 2;
|
2009-11-12 16:41:42 +07:00
|
|
|
|
|
|
|
DSSDBG("adjusting for ilace: height %d, pos_y %d, "
|
2012-09-26 18:27:37 +07:00
|
|
|
"out_height %d\n", in_height, pos_y,
|
|
|
|
out_height);
|
2009-11-12 16:41:42 +07:00
|
|
|
}
|
|
|
|
|
2012-09-26 18:27:37 +07:00
|
|
|
if (!dss_feat_color_mode_supported(plane, color_mode))
|
2010-11-25 19:28:10 +07:00
|
|
|
return -EINVAL;
|
|
|
|
|
2016-09-22 18:07:04 +07:00
|
|
|
r = dispc_ovl_calc_scaling(pclk, lclk, caps, vm, in_width,
|
2012-09-26 18:27:37 +07:00
|
|
|
in_height, out_width, out_height, color_mode,
|
|
|
|
&five_taps, &x_predecim, &y_predecim, pos_x,
|
2012-09-26 18:30:37 +07:00
|
|
|
rotation_type, mem_to_mem);
|
2011-09-08 14:45:11 +07:00
|
|
|
if (r)
|
|
|
|
return r;
|
2009-11-12 16:41:42 +07:00
|
|
|
|
OMAPDSS: DISPC: decimation rounding fix
The driver uses DIV_ROUND_UP when calculating decimated width & height.
For example, when decimating with 3, the width is calculated as:
width = DIV_ROUND_UP(width, decim_x);
This yields bad results for some values. For example, 800/3=266.666...,
which is rounded to 267. When the input width is set to 267, and pixel
increment is set to 3, this causes the dispc to read a line of 801
pixels, i.e. it reads a wrong pixel at the end of the line.
Even more pressing, the above rounding causes a BUG() in pixinc(), as
the value of 801 is used to calculate row increment, leading to a bad
value being passed to pixinc().
This patch fixes the decimation by removing the DIV_ROUND_UP()s when
calculating width and height for decimation.
Signed-off-by: Tomi Valkeinen <tomi.valkeinen@ti.com>
2014-01-27 16:29:53 +07:00
|
|
|
in_width = in_width / x_predecim;
|
|
|
|
in_height = in_height / y_predecim;
|
2012-04-02 22:13:16 +07:00
|
|
|
|
2015-02-27 18:07:58 +07:00
|
|
|
if (x_predecim > 1 || y_predecim > 1)
|
|
|
|
DSSDBG("predecimation %d x %x, new input size %d x %d\n",
|
|
|
|
x_predecim, y_predecim, in_width, in_height);
|
|
|
|
|
|
|
|
switch (color_mode) {
|
|
|
|
case OMAP_DSS_COLOR_YUV2:
|
|
|
|
case OMAP_DSS_COLOR_UYVY:
|
|
|
|
case OMAP_DSS_COLOR_NV12:
|
|
|
|
if (in_width & 1) {
|
|
|
|
DSSDBG("predecimated input width is not even for YUV format\n");
|
|
|
|
DSSDBG("adjusting input width %d -> %d\n",
|
|
|
|
in_width, in_width & ~1);
|
|
|
|
|
|
|
|
in_width &= ~1;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
|
|
|
|
default:
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
2012-09-26 18:27:37 +07:00
|
|
|
if (color_mode == OMAP_DSS_COLOR_YUV2 ||
|
|
|
|
color_mode == OMAP_DSS_COLOR_UYVY ||
|
|
|
|
color_mode == OMAP_DSS_COLOR_NV12)
|
2011-09-08 14:45:11 +07:00
|
|
|
cconv = 1;
|
2009-11-12 16:41:42 +07:00
|
|
|
|
|
|
|
if (ilace && !fieldmode) {
|
|
|
|
/*
|
|
|
|
* when downscaling the bottom field may have to start several
|
|
|
|
* source lines below the top field. Unfortunately ACCUI
|
|
|
|
* registers will only hold the fractional part of the offset
|
|
|
|
* so the integer part must be added to the base address of the
|
|
|
|
* bottom field.
|
|
|
|
*/
|
2012-04-02 22:13:16 +07:00
|
|
|
if (!in_height || in_height == out_height)
|
2009-11-12 16:41:42 +07:00
|
|
|
field_offset = 0;
|
|
|
|
else
|
2012-04-02 22:13:16 +07:00
|
|
|
field_offset = in_height / out_height / 2;
|
2009-11-12 16:41:42 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
/* Fields are independent but interleaved in memory. */
|
|
|
|
if (fieldmode)
|
|
|
|
field_offset = 1;
|
|
|
|
|
2012-05-18 15:47:02 +07:00
|
|
|
offset0 = 0;
|
|
|
|
offset1 = 0;
|
|
|
|
row_inc = 0;
|
|
|
|
pix_inc = 0;
|
|
|
|
|
2012-11-07 13:15:04 +07:00
|
|
|
if (plane == OMAP_DSS_WB) {
|
|
|
|
frame_width = out_width;
|
|
|
|
frame_height = out_height;
|
|
|
|
} else {
|
|
|
|
frame_width = in_width;
|
|
|
|
frame_height = height;
|
|
|
|
}
|
|
|
|
|
2017-05-03 18:14:27 +07:00
|
|
|
calc_offset(screen_width, frame_width,
|
|
|
|
color_mode, fieldmode, field_offset,
|
|
|
|
&offset0, &offset1, &row_inc, &pix_inc,
|
|
|
|
x_predecim, y_predecim);
|
2009-11-12 16:41:42 +07:00
|
|
|
|
|
|
|
DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
|
|
|
|
offset0, offset1, row_inc, pix_inc);
|
|
|
|
|
2012-09-26 18:27:37 +07:00
|
|
|
dispc_ovl_set_color_mode(plane, color_mode);
|
2009-11-12 16:41:42 +07:00
|
|
|
|
2012-09-26 18:27:37 +07:00
|
|
|
dispc_ovl_configure_burst_type(plane, rotation_type);
|
2012-05-11 20:49:55 +07:00
|
|
|
|
2016-01-13 23:41:36 +07:00
|
|
|
if (dispc.feat->reverse_ilace_field_order)
|
|
|
|
swap(offset0, offset1);
|
|
|
|
|
2012-09-26 18:27:37 +07:00
|
|
|
dispc_ovl_set_ba0(plane, paddr + offset0);
|
|
|
|
dispc_ovl_set_ba1(plane, paddr + offset1);
|
2009-11-12 16:41:42 +07:00
|
|
|
|
2012-09-26 18:27:37 +07:00
|
|
|
if (OMAP_DSS_COLOR_NV12 == color_mode) {
|
|
|
|
dispc_ovl_set_ba0_uv(plane, p_uv_addr + offset0);
|
|
|
|
dispc_ovl_set_ba1_uv(plane, p_uv_addr + offset1);
|
2011-05-19 21:17:54 +07:00
|
|
|
}
|
|
|
|
|
2015-04-10 16:48:34 +07:00
|
|
|
if (dispc.feat->last_pixel_inc_missing)
|
|
|
|
row_inc += pix_inc - 1;
|
|
|
|
|
2011-08-16 17:25:00 +07:00
|
|
|
dispc_ovl_set_row_inc(plane, row_inc);
|
|
|
|
dispc_ovl_set_pix_inc(plane, pix_inc);
|
2009-11-12 16:41:42 +07:00
|
|
|
|
2012-09-26 18:27:37 +07:00
|
|
|
DSSDBG("%d,%d %dx%d -> %dx%d\n", pos_x, pos_y, in_width,
|
2012-04-02 22:13:16 +07:00
|
|
|
in_height, out_width, out_height);
|
2009-11-12 16:41:42 +07:00
|
|
|
|
2012-09-26 18:27:37 +07:00
|
|
|
dispc_ovl_set_pos(plane, caps, pos_x, pos_y);
|
2009-11-12 16:41:42 +07:00
|
|
|
|
2012-09-21 16:21:49 +07:00
|
|
|
dispc_ovl_set_input_size(plane, in_width, in_height);
|
2009-11-12 16:41:42 +07:00
|
|
|
|
2012-09-26 18:25:27 +07:00
|
|
|
if (caps & OMAP_DSS_OVL_CAP_SCALE) {
|
2012-04-02 22:13:16 +07:00
|
|
|
dispc_ovl_set_scaling(plane, in_width, in_height, out_width,
|
|
|
|
out_height, ilace, five_taps, fieldmode,
|
2012-09-26 18:27:37 +07:00
|
|
|
color_mode, rotation);
|
2012-09-21 16:21:49 +07:00
|
|
|
dispc_ovl_set_output_size(plane, out_width, out_height);
|
2011-08-16 17:25:00 +07:00
|
|
|
dispc_ovl_set_vid_color_conv(plane, cconv);
|
2009-11-12 16:41:42 +07:00
|
|
|
}
|
|
|
|
|
2013-03-26 20:45:24 +07:00
|
|
|
dispc_ovl_set_rotation_attrs(plane, rotation, rotation_type, mirror,
|
|
|
|
color_mode);
|
2009-11-12 16:41:42 +07:00
|
|
|
|
2012-09-26 18:27:37 +07:00
|
|
|
dispc_ovl_set_zorder(plane, caps, zorder);
|
|
|
|
dispc_ovl_set_pre_mult_alpha(plane, caps, pre_mult_alpha);
|
|
|
|
dispc_ovl_setup_global_alpha(plane, caps, global_alpha);
|
2009-11-12 16:41:42 +07:00
|
|
|
|
2012-09-22 14:00:17 +07:00
|
|
|
dispc_ovl_enable_replication(plane, caps, replication);
|
2011-09-14 13:22:54 +07:00
|
|
|
|
2009-11-12 16:41:42 +07:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2017-03-24 21:47:52 +07:00
|
|
|
static int dispc_ovl_setup(enum omap_plane_id plane,
|
2017-03-24 21:47:53 +07:00
|
|
|
const struct omap_overlay_info *oi,
|
2017-02-17 17:30:07 +07:00
|
|
|
const struct videomode *vm, bool mem_to_mem,
|
|
|
|
enum omap_channel channel)
|
2012-09-26 18:27:37 +07:00
|
|
|
{
|
|
|
|
int r;
|
2012-10-15 19:33:22 +07:00
|
|
|
enum omap_overlay_caps caps = dss_feat_get_overlay_caps(plane);
|
2016-08-29 17:15:02 +07:00
|
|
|
const bool replication = true;
|
2012-09-26 18:27:37 +07:00
|
|
|
|
2014-04-24 19:28:18 +07:00
|
|
|
DSSDBG("dispc_ovl_setup %d, pa %pad, pa_uv %pad, sw %d, %d,%d, %dx%d ->"
|
|
|
|
" %dx%d, cmode %x, rot %d, mir %d, chan %d repl %d\n",
|
|
|
|
plane, &oi->paddr, &oi->p_uv_addr, oi->screen_width, oi->pos_x,
|
2012-09-26 18:27:37 +07:00
|
|
|
oi->pos_y, oi->width, oi->height, oi->out_width, oi->out_height,
|
|
|
|
oi->color_mode, oi->rotation, oi->mirror, channel, replication);
|
|
|
|
|
2017-02-17 17:30:07 +07:00
|
|
|
dispc_ovl_set_channel_out(plane, channel);
|
|
|
|
|
2012-10-15 19:33:22 +07:00
|
|
|
r = dispc_ovl_setup_common(plane, caps, oi->paddr, oi->p_uv_addr,
|
2012-09-26 18:28:52 +07:00
|
|
|
oi->screen_width, oi->pos_x, oi->pos_y, oi->width, oi->height,
|
|
|
|
oi->out_width, oi->out_height, oi->color_mode, oi->rotation,
|
|
|
|
oi->mirror, oi->zorder, oi->pre_mult_alpha, oi->global_alpha,
|
2016-09-22 18:07:04 +07:00
|
|
|
oi->rotation_type, replication, vm, mem_to_mem);
|
2012-09-26 18:27:37 +07:00
|
|
|
|
|
|
|
return r;
|
|
|
|
}
|
|
|
|
|
2012-08-31 14:02:52 +07:00
|
|
|
int dispc_wb_setup(const struct omap_dss_writeback_info *wi,
|
2016-09-22 18:07:04 +07:00
|
|
|
bool mem_to_mem, const struct videomode *vm)
|
2012-08-31 14:02:52 +07:00
|
|
|
{
|
|
|
|
int r;
|
2012-08-24 18:29:26 +07:00
|
|
|
u32 l;
|
2017-03-24 21:47:52 +07:00
|
|
|
enum omap_plane_id plane = OMAP_DSS_WB;
|
2012-08-31 14:02:52 +07:00
|
|
|
const int pos_x = 0, pos_y = 0;
|
|
|
|
const u8 zorder = 0, global_alpha = 0;
|
2016-08-29 17:15:02 +07:00
|
|
|
const bool replication = true;
|
2012-08-24 18:29:26 +07:00
|
|
|
bool truncation;
|
2016-09-22 18:07:04 +07:00
|
|
|
int in_width = vm->hactive;
|
|
|
|
int in_height = vm->vactive;
|
2012-08-31 14:02:52 +07:00
|
|
|
enum omap_overlay_caps caps =
|
|
|
|
OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA;
|
|
|
|
|
|
|
|
DSSDBG("dispc_wb_setup, pa %x, pa_uv %x, %d,%d -> %dx%d, cmode %x, "
|
|
|
|
"rot %d, mir %d\n", wi->paddr, wi->p_uv_addr, in_width,
|
|
|
|
in_height, wi->width, wi->height, wi->color_mode, wi->rotation,
|
|
|
|
wi->mirror);
|
|
|
|
|
|
|
|
r = dispc_ovl_setup_common(plane, caps, wi->paddr, wi->p_uv_addr,
|
|
|
|
wi->buf_width, pos_x, pos_y, in_width, in_height, wi->width,
|
|
|
|
wi->height, wi->color_mode, wi->rotation, wi->mirror, zorder,
|
|
|
|
wi->pre_mult_alpha, global_alpha, wi->rotation_type,
|
2016-09-22 18:07:04 +07:00
|
|
|
replication, vm, mem_to_mem);
|
2012-08-24 18:29:26 +07:00
|
|
|
|
|
|
|
switch (wi->color_mode) {
|
|
|
|
case OMAP_DSS_COLOR_RGB16:
|
|
|
|
case OMAP_DSS_COLOR_RGB24P:
|
|
|
|
case OMAP_DSS_COLOR_ARGB16:
|
|
|
|
case OMAP_DSS_COLOR_RGBA16:
|
|
|
|
case OMAP_DSS_COLOR_RGB12U:
|
|
|
|
case OMAP_DSS_COLOR_ARGB16_1555:
|
|
|
|
case OMAP_DSS_COLOR_XRGB16_1555:
|
|
|
|
case OMAP_DSS_COLOR_RGBX16:
|
|
|
|
truncation = true;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
truncation = false;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* setup extra DISPC_WB_ATTRIBUTES */
|
|
|
|
l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
|
|
|
|
l = FLD_MOD(l, truncation, 10, 10); /* TRUNCATIONENABLE */
|
|
|
|
l = FLD_MOD(l, mem_to_mem, 19, 19); /* WRITEBACKMODE */
|
2015-11-04 22:10:53 +07:00
|
|
|
if (mem_to_mem)
|
|
|
|
l = FLD_MOD(l, 1, 26, 24); /* CAPTUREMODE */
|
2015-11-04 22:10:54 +07:00
|
|
|
else
|
|
|
|
l = FLD_MOD(l, 0, 26, 24); /* CAPTUREMODE */
|
2012-08-24 18:29:26 +07:00
|
|
|
dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
|
2012-08-31 14:02:52 +07:00
|
|
|
|
2015-11-04 22:10:54 +07:00
|
|
|
if (mem_to_mem) {
|
|
|
|
/* WBDELAYCOUNT */
|
|
|
|
REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 7, 0);
|
|
|
|
} else {
|
|
|
|
int wbdelay;
|
|
|
|
|
2016-09-22 18:07:04 +07:00
|
|
|
wbdelay = min(vm->vfront_porch +
|
|
|
|
vm->vsync_len + vm->vback_porch, (u32)255);
|
2015-11-04 22:10:54 +07:00
|
|
|
|
|
|
|
/* WBDELAYCOUNT */
|
|
|
|
REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), wbdelay, 7, 0);
|
|
|
|
}
|
|
|
|
|
2012-08-31 14:02:52 +07:00
|
|
|
return r;
|
|
|
|
}
|
|
|
|
|
2017-03-24 21:47:52 +07:00
|
|
|
static int dispc_ovl_enable(enum omap_plane_id plane, bool enable)
|
2009-11-12 16:41:42 +07:00
|
|
|
{
|
2011-05-19 18:12:26 +07:00
|
|
|
DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);
|
|
|
|
|
2011-05-06 13:15:49 +07:00
|
|
|
REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
|
2011-05-19 18:12:26 +07:00
|
|
|
|
|
|
|
return 0;
|
2009-11-12 16:41:42 +07:00
|
|
|
}
|
|
|
|
|
2015-11-06 01:06:06 +07:00
|
|
|
static enum omap_dss_output_id dispc_mgr_get_supported_outputs(enum omap_channel channel)
|
2015-11-04 20:11:25 +07:00
|
|
|
{
|
|
|
|
return dss_feat_get_supported_outputs(channel);
|
|
|
|
}
|
|
|
|
|
2012-09-12 17:30:39 +07:00
|
|
|
static void dispc_lcd_enable_signal_polarity(bool act_high)
|
2009-11-12 16:41:42 +07:00
|
|
|
{
|
2010-12-02 18:27:13 +07:00
|
|
|
if (!dss_has_feature(FEAT_LCDENABLEPOL))
|
|
|
|
return;
|
|
|
|
|
2009-11-12 16:41:42 +07:00
|
|
|
REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
|
|
|
|
}
|
|
|
|
|
|
|
|
void dispc_lcd_enable_signal(bool enable)
|
|
|
|
{
|
2010-12-02 18:27:13 +07:00
|
|
|
if (!dss_has_feature(FEAT_LCDENABLESIGNAL))
|
|
|
|
return;
|
|
|
|
|
2009-11-12 16:41:42 +07:00
|
|
|
REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
|
|
|
|
}
|
|
|
|
|
|
|
|
void dispc_pck_free_enable(bool enable)
|
|
|
|
{
|
2010-12-02 18:27:13 +07:00
|
|
|
if (!dss_has_feature(FEAT_PCKFREEENABLE))
|
|
|
|
return;
|
|
|
|
|
2009-11-12 16:41:42 +07:00
|
|
|
REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
|
|
|
|
}
|
|
|
|
|
2015-11-06 01:06:06 +07:00
|
|
|
static int dispc_get_num_mgrs(void)
|
2015-11-06 00:54:33 +07:00
|
|
|
{
|
|
|
|
return dss_feat_get_num_mgrs();
|
|
|
|
}
|
|
|
|
|
2012-09-12 17:30:39 +07:00
|
|
|
static void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable)
|
2009-11-12 16:41:42 +07:00
|
|
|
{
|
2012-06-21 12:37:44 +07:00
|
|
|
mgr_fld_write(channel, DISPC_MGR_FLD_FIFOHANDCHECK, enable);
|
2009-11-12 16:41:42 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
|
2012-09-12 17:30:39 +07:00
|
|
|
static void dispc_mgr_set_lcd_type_tft(enum omap_channel channel)
|
2009-11-12 16:41:42 +07:00
|
|
|
{
|
2012-06-21 11:15:11 +07:00
|
|
|
mgr_fld_write(channel, DISPC_MGR_FLD_STNTFT, 1);
|
2009-11-12 16:41:42 +07:00
|
|
|
}
|
|
|
|
|
2015-11-04 22:10:57 +07:00
|
|
|
static void dispc_set_loadmode(enum omap_dss_load_mode mode)
|
2009-11-12 16:41:42 +07:00
|
|
|
{
|
|
|
|
REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
|
|
|
|
}
|
|
|
|
|
|
|
|
|
2011-11-04 23:14:20 +07:00
|
|
|
static void dispc_mgr_set_default_color(enum omap_channel channel, u32 color)
|
2009-11-12 16:41:42 +07:00
|
|
|
{
|
OMAP: DSS2: Represent DISPC register defines with channel as parameter
On OMAP4, we have a new DISPC channel for Overlay Manager LCD2. There is a set
of regsiters for LCD2 channel similar to the existing LCD channel, like
DISPC_CONTROL2, DISPC_DIVISOR2, DISPC_CONFIG2 and so on.
Introduce new enum members for LCD2 Channel and corresponding Overlay Manager
in display.h.
Represent the following DISPC register defines with channel as a parameter
to differentiate between LCD and LCD2 registers (and also DIGIT in some cases):
DISPC_DEFAULT_COLOR, DISPC_TRANS_COLOR, DISPC_TIMING_H, DISPC_TIMING_V,
DISPC_POL_FREQ, DISPC_DIVISOR, DISPC_SIZE_LCD, DISPC_DATA_CYCLEk,
DISPC_CPR_COEF_R, DISPC_CPR_COEF_G and DISPC_CPR_COEF_B
This parametrization helps in reducing the number of register defines for DISPC.
Replace the existing reads/writes to these registers in this new way.
Also, Introduce defines for registers DISPC_CONTROL2 and DISPC_CONFIG2 which
are used exclusively for LCD2 channel.
Signed-off-by: Sumit Semwal <sumit.semwal@ti.com>
Signed-off-by: Mukund Mittal <mmittal@ti.com>
Signed-off-by: Samreen <samreen@ti.com>
Signed-off-by: Archit Taneja <archit@ti.com>
Signed-off-by: Tomi Valkeinen <tomi.valkeinen@nokia.com>
2010-12-02 18:27:09 +07:00
|
|
|
dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
|
2009-11-12 16:41:42 +07:00
|
|
|
}
|
|
|
|
|
2011-11-04 23:14:20 +07:00
|
|
|
static void dispc_mgr_set_trans_key(enum omap_channel ch,
|
2009-11-12 16:41:42 +07:00
|
|
|
enum omap_dss_trans_key_type type,
|
|
|
|
u32 trans_key)
|
|
|
|
{
|
2012-06-21 12:37:44 +07:00
|
|
|
mgr_fld_write(ch, DISPC_MGR_FLD_TCKSELECTION, type);
|
2009-11-12 16:41:42 +07:00
|
|
|
|
OMAP: DSS2: Represent DISPC register defines with channel as parameter
On OMAP4, we have a new DISPC channel for Overlay Manager LCD2. There is a set
of regsiters for LCD2 channel similar to the existing LCD channel, like
DISPC_CONTROL2, DISPC_DIVISOR2, DISPC_CONFIG2 and so on.
Introduce new enum members for LCD2 Channel and corresponding Overlay Manager
in display.h.
Represent the following DISPC register defines with channel as a parameter
to differentiate between LCD and LCD2 registers (and also DIGIT in some cases):
DISPC_DEFAULT_COLOR, DISPC_TRANS_COLOR, DISPC_TIMING_H, DISPC_TIMING_V,
DISPC_POL_FREQ, DISPC_DIVISOR, DISPC_SIZE_LCD, DISPC_DATA_CYCLEk,
DISPC_CPR_COEF_R, DISPC_CPR_COEF_G and DISPC_CPR_COEF_B
This parametrization helps in reducing the number of register defines for DISPC.
Replace the existing reads/writes to these registers in this new way.
Also, Introduce defines for registers DISPC_CONTROL2 and DISPC_CONFIG2 which
are used exclusively for LCD2 channel.
Signed-off-by: Sumit Semwal <sumit.semwal@ti.com>
Signed-off-by: Mukund Mittal <mmittal@ti.com>
Signed-off-by: Samreen <samreen@ti.com>
Signed-off-by: Archit Taneja <archit@ti.com>
Signed-off-by: Tomi Valkeinen <tomi.valkeinen@nokia.com>
2010-12-02 18:27:09 +07:00
|
|
|
dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
|
2009-11-12 16:41:42 +07:00
|
|
|
}
|
|
|
|
|
2011-11-04 23:14:20 +07:00
|
|
|
static void dispc_mgr_enable_trans_key(enum omap_channel ch, bool enable)
|
2009-11-12 16:41:42 +07:00
|
|
|
{
|
2012-06-21 12:37:44 +07:00
|
|
|
mgr_fld_write(ch, DISPC_MGR_FLD_TCKENABLE, enable);
|
2009-11-12 16:41:42 +07:00
|
|
|
}
|
2011-09-26 13:17:29 +07:00
|
|
|
|
2011-11-04 23:14:20 +07:00
|
|
|
static void dispc_mgr_enable_alpha_fixed_zorder(enum omap_channel ch,
|
|
|
|
bool enable)
|
2009-11-12 16:41:42 +07:00
|
|
|
{
|
2011-09-26 13:17:29 +07:00
|
|
|
if (!dss_has_feature(FEAT_ALPHA_FIXED_ZORDER))
|
2009-11-12 16:41:42 +07:00
|
|
|
return;
|
|
|
|
|
|
|
|
if (ch == OMAP_DSS_CHANNEL_LCD)
|
|
|
|
REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
|
2010-12-02 18:27:12 +07:00
|
|
|
else if (ch == OMAP_DSS_CHANNEL_DIGIT)
|
2009-11-12 16:41:42 +07:00
|
|
|
REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
|
|
|
|
}
|
2011-09-26 13:17:29 +07:00
|
|
|
|
2015-11-06 01:06:06 +07:00
|
|
|
static void dispc_mgr_setup(enum omap_channel channel,
|
2012-10-03 14:09:11 +07:00
|
|
|
const struct omap_overlay_manager_info *info)
|
2011-11-04 23:14:20 +07:00
|
|
|
{
|
|
|
|
dispc_mgr_set_default_color(channel, info->default_color);
|
|
|
|
dispc_mgr_set_trans_key(channel, info->trans_key_type, info->trans_key);
|
|
|
|
dispc_mgr_enable_trans_key(channel, info->trans_enabled);
|
|
|
|
dispc_mgr_enable_alpha_fixed_zorder(channel,
|
|
|
|
info->partial_alpha_enabled);
|
|
|
|
if (dss_has_feature(FEAT_CPR)) {
|
|
|
|
dispc_mgr_enable_cpr(channel, info->cpr_enable);
|
|
|
|
dispc_mgr_set_cpr_coef(channel, &info->cpr_coefs);
|
|
|
|
}
|
|
|
|
}
|
2009-11-12 16:41:42 +07:00
|
|
|
|
2012-09-12 17:30:39 +07:00
|
|
|
static void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
|
2009-11-12 16:41:42 +07:00
|
|
|
{
|
|
|
|
int code;
|
|
|
|
|
|
|
|
switch (data_lines) {
|
|
|
|
case 12:
|
|
|
|
code = 0;
|
|
|
|
break;
|
|
|
|
case 16:
|
|
|
|
code = 1;
|
|
|
|
break;
|
|
|
|
case 18:
|
|
|
|
code = 2;
|
|
|
|
break;
|
|
|
|
case 24:
|
|
|
|
code = 3;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
BUG();
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2012-06-21 12:37:44 +07:00
|
|
|
mgr_fld_write(channel, DISPC_MGR_FLD_TFTDATALINES, code);
|
2009-11-12 16:41:42 +07:00
|
|
|
}
|
|
|
|
|
2012-09-12 17:30:39 +07:00
|
|
|
static void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode)
|
2009-11-12 16:41:42 +07:00
|
|
|
{
|
|
|
|
u32 l;
|
2011-08-22 19:11:57 +07:00
|
|
|
int gpout0, gpout1;
|
2009-11-12 16:41:42 +07:00
|
|
|
|
|
|
|
switch (mode) {
|
2011-08-22 19:11:57 +07:00
|
|
|
case DSS_IO_PAD_MODE_RESET:
|
|
|
|
gpout0 = 0;
|
|
|
|
gpout1 = 0;
|
2009-11-12 16:41:42 +07:00
|
|
|
break;
|
2011-08-22 19:11:57 +07:00
|
|
|
case DSS_IO_PAD_MODE_RFBI:
|
|
|
|
gpout0 = 1;
|
2009-11-12 16:41:42 +07:00
|
|
|
gpout1 = 0;
|
|
|
|
break;
|
2011-08-22 19:11:57 +07:00
|
|
|
case DSS_IO_PAD_MODE_BYPASS:
|
|
|
|
gpout0 = 1;
|
2009-11-12 16:41:42 +07:00
|
|
|
gpout1 = 1;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
BUG();
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2011-08-22 19:11:57 +07:00
|
|
|
l = dispc_read_reg(DISPC_CONTROL);
|
|
|
|
l = FLD_MOD(l, gpout0, 15, 15);
|
|
|
|
l = FLD_MOD(l, gpout1, 16, 16);
|
|
|
|
dispc_write_reg(DISPC_CONTROL, l);
|
|
|
|
}
|
|
|
|
|
2012-09-12 17:30:39 +07:00
|
|
|
static void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable)
|
2011-08-22 19:11:57 +07:00
|
|
|
{
|
2012-06-21 12:37:44 +07:00
|
|
|
mgr_fld_write(channel, DISPC_MGR_FLD_STALLMODE, enable);
|
2009-11-12 16:41:42 +07:00
|
|
|
}
|
|
|
|
|
2015-11-06 01:06:06 +07:00
|
|
|
static void dispc_mgr_set_lcd_config(enum omap_channel channel,
|
2012-09-12 17:30:39 +07:00
|
|
|
const struct dss_lcd_mgr_config *config)
|
|
|
|
{
|
|
|
|
dispc_mgr_set_io_pad_mode(config->io_pad_mode);
|
|
|
|
|
|
|
|
dispc_mgr_enable_stallmode(channel, config->stallmode);
|
|
|
|
dispc_mgr_enable_fifohandcheck(channel, config->fifohandcheck);
|
|
|
|
|
|
|
|
dispc_mgr_set_clock_div(channel, &config->clock_info);
|
|
|
|
|
|
|
|
dispc_mgr_set_tft_data_lines(channel, config->video_port_width);
|
|
|
|
|
|
|
|
dispc_lcd_enable_signal_polarity(config->lcden_sig_polarity);
|
|
|
|
|
|
|
|
dispc_mgr_set_lcd_type_tft(channel);
|
|
|
|
}
|
|
|
|
|
2012-04-16 14:23:44 +07:00
|
|
|
static bool _dispc_mgr_size_ok(u16 width, u16 height)
|
|
|
|
{
|
2012-11-14 15:20:15 +07:00
|
|
|
return width <= dispc.feat->mgr_width_max &&
|
|
|
|
height <= dispc.feat->mgr_height_max;
|
2012-04-16 14:23:44 +07:00
|
|
|
}
|
|
|
|
|
2016-09-22 18:06:48 +07:00
|
|
|
static bool _dispc_lcd_timings_ok(int hsync_len, int hfp, int hbp,
|
2009-11-12 16:41:42 +07:00
|
|
|
int vsw, int vfp, int vbp)
|
|
|
|
{
|
2016-09-22 18:06:48 +07:00
|
|
|
if (hsync_len < 1 || hsync_len > dispc.feat->sw_max ||
|
2012-07-03 13:56:51 +07:00
|
|
|
hfp < 1 || hfp > dispc.feat->hp_max ||
|
|
|
|
hbp < 1 || hbp > dispc.feat->hp_max ||
|
|
|
|
vsw < 1 || vsw > dispc.feat->sw_max ||
|
|
|
|
vfp < 0 || vfp > dispc.feat->vp_max ||
|
|
|
|
vbp < 0 || vbp > dispc.feat->vp_max)
|
|
|
|
return false;
|
2009-11-12 16:41:42 +07:00
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
2013-03-26 20:45:22 +07:00
|
|
|
static bool _dispc_mgr_pclk_ok(enum omap_channel channel,
|
|
|
|
unsigned long pclk)
|
|
|
|
{
|
|
|
|
if (dss_mgr_is_lcd(channel))
|
2016-07-01 21:27:21 +07:00
|
|
|
return pclk <= dispc.feat->max_lcd_pclk;
|
2013-03-26 20:45:22 +07:00
|
|
|
else
|
2016-07-01 21:27:21 +07:00
|
|
|
return pclk <= dispc.feat->max_tv_pclk;
|
2013-03-26 20:45:22 +07:00
|
|
|
}
|
|
|
|
|
2016-09-22 18:07:04 +07:00
|
|
|
bool dispc_mgr_timings_ok(enum omap_channel channel, const struct videomode *vm)
|
2009-11-12 16:41:42 +07:00
|
|
|
{
|
2016-09-22 18:07:04 +07:00
|
|
|
if (!_dispc_mgr_size_ok(vm->hactive, vm->vactive))
|
2014-06-05 15:36:08 +07:00
|
|
|
return false;
|
2012-04-16 14:23:44 +07:00
|
|
|
|
2016-09-22 18:07:04 +07:00
|
|
|
if (!_dispc_mgr_pclk_ok(channel, vm->pixelclock))
|
2014-06-05 15:36:08 +07:00
|
|
|
return false;
|
2013-03-26 20:45:22 +07:00
|
|
|
|
|
|
|
if (dss_mgr_is_lcd(channel)) {
|
2014-06-05 15:35:10 +07:00
|
|
|
/* TODO: OMAP4+ supports interlace for LCD outputs */
|
2016-09-22 18:07:04 +07:00
|
|
|
if (vm->flags & DISPLAY_FLAGS_INTERLACED)
|
2014-06-05 15:36:08 +07:00
|
|
|
return false;
|
2014-06-05 15:35:10 +07:00
|
|
|
|
2016-09-22 18:07:04 +07:00
|
|
|
if (!_dispc_lcd_timings_ok(vm->hsync_len,
|
|
|
|
vm->hfront_porch, vm->hback_porch,
|
|
|
|
vm->vsync_len, vm->vfront_porch,
|
|
|
|
vm->vback_porch))
|
2014-06-05 15:36:08 +07:00
|
|
|
return false;
|
2013-03-26 20:45:22 +07:00
|
|
|
}
|
2012-04-16 14:23:44 +07:00
|
|
|
|
2014-06-05 15:36:08 +07:00
|
|
|
return true;
|
2009-11-12 16:41:42 +07:00
|
|
|
}
|
|
|
|
|
2016-09-22 18:06:56 +07:00
|
|
|
static void _dispc_mgr_set_lcd_timings(enum omap_channel channel,
|
2016-09-22 18:07:04 +07:00
|
|
|
const struct videomode *vm)
|
2009-11-12 16:41:42 +07:00
|
|
|
{
|
2012-06-21 12:07:43 +07:00
|
|
|
u32 timing_h, timing_v, l;
|
2014-10-03 00:58:49 +07:00
|
|
|
bool onoff, rf, ipc, vs, hs, de;
|
2009-11-12 16:41:42 +07:00
|
|
|
|
2016-09-22 18:07:04 +07:00
|
|
|
timing_h = FLD_VAL(vm->hsync_len - 1, dispc.feat->sw_start, 0) |
|
|
|
|
FLD_VAL(vm->hfront_porch - 1, dispc.feat->fp_start, 8) |
|
|
|
|
FLD_VAL(vm->hback_porch - 1, dispc.feat->bp_start, 20);
|
|
|
|
timing_v = FLD_VAL(vm->vsync_len - 1, dispc.feat->sw_start, 0) |
|
|
|
|
FLD_VAL(vm->vfront_porch, dispc.feat->fp_start, 8) |
|
|
|
|
FLD_VAL(vm->vback_porch, dispc.feat->bp_start, 20);
|
2009-11-12 16:41:42 +07:00
|
|
|
|
2010-12-02 18:27:10 +07:00
|
|
|
dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
|
|
|
|
dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
|
2012-06-21 12:07:43 +07:00
|
|
|
|
2016-09-22 18:07:04 +07:00
|
|
|
if (vm->flags & DISPLAY_FLAGS_VSYNC_HIGH)
|
2014-10-03 00:58:49 +07:00
|
|
|
vs = false;
|
2016-09-22 18:06:57 +07:00
|
|
|
else
|
|
|
|
vs = true;
|
2014-10-03 00:58:49 +07:00
|
|
|
|
2016-09-22 18:07:04 +07:00
|
|
|
if (vm->flags & DISPLAY_FLAGS_HSYNC_HIGH)
|
2014-10-03 00:58:49 +07:00
|
|
|
hs = false;
|
2016-09-22 18:06:57 +07:00
|
|
|
else
|
|
|
|
hs = true;
|
2014-10-03 00:58:49 +07:00
|
|
|
|
2016-09-22 18:07:04 +07:00
|
|
|
if (vm->flags & DISPLAY_FLAGS_DE_HIGH)
|
2014-10-03 00:58:49 +07:00
|
|
|
de = false;
|
2016-09-22 18:06:58 +07:00
|
|
|
else
|
|
|
|
de = true;
|
2014-10-03 00:58:49 +07:00
|
|
|
|
2016-09-22 18:07:04 +07:00
|
|
|
if (vm->flags & DISPLAY_FLAGS_PIXDATA_POSEDGE)
|
2012-06-21 12:07:43 +07:00
|
|
|
ipc = false;
|
2016-09-22 18:07:00 +07:00
|
|
|
else
|
2012-06-21 12:07:43 +07:00
|
|
|
ipc = true;
|
|
|
|
|
2014-10-03 00:58:48 +07:00
|
|
|
/* always use the 'rf' setting */
|
|
|
|
onoff = true;
|
|
|
|
|
2016-09-22 18:07:04 +07:00
|
|
|
if (vm->flags & DISPLAY_FLAGS_SYNC_POSEDGE)
|
2012-06-21 12:07:43 +07:00
|
|
|
rf = true;
|
2016-09-22 18:07:01 +07:00
|
|
|
else
|
|
|
|
rf = false;
|
2012-06-21 12:07:43 +07:00
|
|
|
|
2014-04-25 15:46:16 +07:00
|
|
|
l = FLD_VAL(onoff, 17, 17) |
|
|
|
|
FLD_VAL(rf, 16, 16) |
|
2014-10-03 00:58:49 +07:00
|
|
|
FLD_VAL(de, 15, 15) |
|
2014-04-25 15:46:16 +07:00
|
|
|
FLD_VAL(ipc, 14, 14) |
|
2014-10-03 00:58:49 +07:00
|
|
|
FLD_VAL(hs, 13, 13) |
|
|
|
|
FLD_VAL(vs, 12, 12);
|
2014-04-25 15:46:16 +07:00
|
|
|
|
2015-10-21 17:08:59 +07:00
|
|
|
/* always set ALIGN bit when available */
|
|
|
|
if (dispc.feat->supports_sync_align)
|
|
|
|
l |= (1 << 18);
|
|
|
|
|
2012-06-21 12:07:43 +07:00
|
|
|
dispc_write_reg(DISPC_POL_FREQ(channel), l);
|
2014-09-06 02:15:03 +07:00
|
|
|
|
|
|
|
if (dispc.syscon_pol) {
|
|
|
|
const int shifts[] = {
|
|
|
|
[OMAP_DSS_CHANNEL_LCD] = 0,
|
|
|
|
[OMAP_DSS_CHANNEL_LCD2] = 1,
|
|
|
|
[OMAP_DSS_CHANNEL_LCD3] = 2,
|
|
|
|
};
|
|
|
|
|
|
|
|
u32 mask, val;
|
|
|
|
|
|
|
|
mask = (1 << 0) | (1 << 3) | (1 << 6);
|
|
|
|
val = (rf << 0) | (ipc << 3) | (onoff << 6);
|
|
|
|
|
|
|
|
mask <<= 16 + shifts[channel];
|
|
|
|
val <<= 16 + shifts[channel];
|
|
|
|
|
|
|
|
regmap_update_bits(dispc.syscon_pol, dispc.syscon_pol_offset,
|
|
|
|
mask, val);
|
|
|
|
}
|
2009-11-12 16:41:42 +07:00
|
|
|
}
|
|
|
|
|
2016-11-23 18:23:42 +07:00
|
|
|
static int vm_flag_to_int(enum display_flags flags, enum display_flags high,
|
|
|
|
enum display_flags low)
|
|
|
|
{
|
|
|
|
if (flags & high)
|
|
|
|
return 1;
|
|
|
|
if (flags & low)
|
|
|
|
return -1;
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2009-11-12 16:41:42 +07:00
|
|
|
/* change name to mode? */
|
2015-11-06 01:06:06 +07:00
|
|
|
static void dispc_mgr_set_timings(enum omap_channel channel,
|
2016-09-22 18:07:04 +07:00
|
|
|
const struct videomode *vm)
|
2009-11-12 16:41:42 +07:00
|
|
|
{
|
|
|
|
unsigned xtot, ytot;
|
|
|
|
unsigned long ht, vt;
|
2016-09-22 18:07:04 +07:00
|
|
|
struct videomode t = *vm;
|
2009-11-12 16:41:42 +07:00
|
|
|
|
2016-09-22 18:06:47 +07:00
|
|
|
DSSDBG("channel %d xres %u yres %u\n", channel, t.hactive, t.vactive);
|
2009-11-12 16:41:42 +07:00
|
|
|
|
2012-05-18 16:06:54 +07:00
|
|
|
if (!dispc_mgr_timings_ok(channel, &t)) {
|
2012-04-16 14:23:44 +07:00
|
|
|
BUG();
|
2012-05-18 15:47:02 +07:00
|
|
|
return;
|
|
|
|
}
|
2009-11-12 16:41:42 +07:00
|
|
|
|
2012-06-29 16:11:30 +07:00
|
|
|
if (dss_mgr_is_lcd(channel)) {
|
2016-09-22 18:06:56 +07:00
|
|
|
_dispc_mgr_set_lcd_timings(channel, &t);
|
2009-11-12 16:41:42 +07:00
|
|
|
|
2016-09-22 18:06:50 +07:00
|
|
|
xtot = t.hactive + t.hfront_porch + t.hsync_len + t.hback_porch;
|
2016-09-22 18:06:53 +07:00
|
|
|
ytot = t.vactive + t.vfront_porch + t.vsync_len + t.vback_porch;
|
2009-11-12 16:41:42 +07:00
|
|
|
|
2016-09-22 18:07:04 +07:00
|
|
|
ht = vm->pixelclock / xtot;
|
|
|
|
vt = vm->pixelclock / xtot / ytot;
|
2012-04-16 14:23:43 +07:00
|
|
|
|
2016-09-22 18:07:04 +07:00
|
|
|
DSSDBG("pck %lu\n", vm->pixelclock);
|
2016-09-22 18:06:48 +07:00
|
|
|
DSSDBG("hsync_len %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
|
2016-09-22 18:06:50 +07:00
|
|
|
t.hsync_len, t.hfront_porch, t.hback_porch,
|
2016-09-22 18:06:53 +07:00
|
|
|
t.vsync_len, t.vfront_porch, t.vback_porch);
|
2012-06-21 12:07:43 +07:00
|
|
|
DSSDBG("vsync_level %d hsync_level %d data_pclk_edge %d de_level %d sync_pclk_edge %d\n",
|
2016-11-23 18:23:42 +07:00
|
|
|
vm_flag_to_int(t.flags, DISPLAY_FLAGS_VSYNC_HIGH, DISPLAY_FLAGS_VSYNC_LOW),
|
|
|
|
vm_flag_to_int(t.flags, DISPLAY_FLAGS_HSYNC_HIGH, DISPLAY_FLAGS_HSYNC_LOW),
|
|
|
|
vm_flag_to_int(t.flags, DISPLAY_FLAGS_PIXDATA_POSEDGE, DISPLAY_FLAGS_PIXDATA_NEGEDGE),
|
|
|
|
vm_flag_to_int(t.flags, DISPLAY_FLAGS_DE_HIGH, DISPLAY_FLAGS_DE_LOW),
|
|
|
|
vm_flag_to_int(t.flags, DISPLAY_FLAGS_SYNC_POSEDGE, DISPLAY_FLAGS_SYNC_NEGEDGE));
|
2009-11-12 16:41:42 +07:00
|
|
|
|
2012-04-16 14:23:43 +07:00
|
|
|
DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
|
2012-05-18 16:06:54 +07:00
|
|
|
} else {
|
2016-09-22 18:06:55 +07:00
|
|
|
if (t.flags & DISPLAY_FLAGS_INTERLACED)
|
2016-09-22 18:06:47 +07:00
|
|
|
t.vactive /= 2;
|
2016-01-13 23:41:31 +07:00
|
|
|
|
|
|
|
if (dispc.feat->supports_double_pixel)
|
2016-09-22 18:06:59 +07:00
|
|
|
REG_FLD_MOD(DISPC_CONTROL,
|
|
|
|
!!(t.flags & DISPLAY_FLAGS_DOUBLECLK),
|
|
|
|
19, 17);
|
2012-04-16 14:23:43 +07:00
|
|
|
}
|
2012-04-16 14:23:44 +07:00
|
|
|
|
2016-09-22 18:06:47 +07:00
|
|
|
dispc_mgr_set_size(channel, t.hactive, t.vactive);
|
2009-11-12 16:41:42 +07:00
|
|
|
}
|
|
|
|
|
2011-08-16 17:45:15 +07:00
|
|
|
static void dispc_mgr_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
|
2010-12-02 18:27:11 +07:00
|
|
|
u16 pck_div)
|
2009-11-12 16:41:42 +07:00
|
|
|
{
|
|
|
|
BUG_ON(lck_div < 1);
|
2011-08-29 19:56:04 +07:00
|
|
|
BUG_ON(pck_div < 1);
|
2009-11-12 16:41:42 +07:00
|
|
|
|
2011-03-03 22:27:59 +07:00
|
|
|
dispc_write_reg(DISPC_DIVISORo(channel),
|
2009-11-12 16:41:42 +07:00
|
|
|
FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
|
2013-03-06 20:54:11 +07:00
|
|
|
|
2015-10-15 19:29:38 +07:00
|
|
|
if (!dss_has_feature(FEAT_CORE_CLK_DIV) &&
|
2013-03-06 20:54:11 +07:00
|
|
|
channel == OMAP_DSS_CHANNEL_LCD)
|
|
|
|
dispc.core_clk_rate = dispc_fclk_rate() / lck_div;
|
2009-11-12 16:41:42 +07:00
|
|
|
}
|
|
|
|
|
2011-08-16 17:45:15 +07:00
|
|
|
static void dispc_mgr_get_lcd_divisor(enum omap_channel channel, int *lck_div,
|
2010-12-02 18:27:12 +07:00
|
|
|
int *pck_div)
|
2009-11-12 16:41:42 +07:00
|
|
|
{
|
|
|
|
u32 l;
|
2011-03-03 22:27:59 +07:00
|
|
|
l = dispc_read_reg(DISPC_DIVISORo(channel));
|
2009-11-12 16:41:42 +07:00
|
|
|
*lck_div = FLD_GET(l, 23, 16);
|
|
|
|
*pck_div = FLD_GET(l, 7, 0);
|
|
|
|
}
|
|
|
|
|
2015-11-04 22:10:57 +07:00
|
|
|
static unsigned long dispc_fclk_rate(void)
|
2009-11-12 16:41:42 +07:00
|
|
|
{
|
2016-05-18 17:52:14 +07:00
|
|
|
unsigned long r;
|
|
|
|
enum dss_clk_source src;
|
2009-11-12 16:41:42 +07:00
|
|
|
|
2016-05-18 17:52:14 +07:00
|
|
|
src = dss_get_dispc_clk_source();
|
|
|
|
|
|
|
|
if (src == DSS_CLK_SRC_FCK) {
|
2012-12-12 15:37:03 +07:00
|
|
|
r = dss_get_dispc_clk_rate();
|
2016-05-18 17:52:14 +07:00
|
|
|
} else {
|
|
|
|
struct dss_pll *pll;
|
|
|
|
unsigned clkout_idx;
|
2014-12-31 16:25:48 +07:00
|
|
|
|
2016-05-18 17:52:14 +07:00
|
|
|
pll = dss_pll_find_by_src(src);
|
|
|
|
clkout_idx = dss_pll_get_clkout_idx_for_src(src);
|
2014-12-31 16:25:48 +07:00
|
|
|
|
2016-05-18 17:52:14 +07:00
|
|
|
r = pll->cinfo.clkout[clkout_idx];
|
2011-03-08 18:50:34 +07:00
|
|
|
}
|
|
|
|
|
2009-11-12 16:41:42 +07:00
|
|
|
return r;
|
|
|
|
}
|
|
|
|
|
2015-11-04 22:10:57 +07:00
|
|
|
static unsigned long dispc_mgr_lclk_rate(enum omap_channel channel)
|
2009-11-12 16:41:42 +07:00
|
|
|
{
|
|
|
|
int lcd;
|
|
|
|
unsigned long r;
|
2016-05-17 20:08:34 +07:00
|
|
|
enum dss_clk_source src;
|
2009-11-12 16:41:42 +07:00
|
|
|
|
2016-05-17 20:08:34 +07:00
|
|
|
/* for TV, LCLK rate is the FCLK rate */
|
|
|
|
if (!dss_mgr_is_lcd(channel))
|
|
|
|
return dispc_fclk_rate();
|
2009-11-12 16:41:42 +07:00
|
|
|
|
2016-05-17 20:08:34 +07:00
|
|
|
src = dss_get_lcd_clk_source(channel);
|
2014-12-31 16:25:48 +07:00
|
|
|
|
2016-05-17 20:08:34 +07:00
|
|
|
if (src == DSS_CLK_SRC_FCK) {
|
|
|
|
r = dss_get_dispc_clk_rate();
|
|
|
|
} else {
|
|
|
|
struct dss_pll *pll;
|
|
|
|
unsigned clkout_idx;
|
2014-12-31 16:25:48 +07:00
|
|
|
|
2016-05-17 20:08:34 +07:00
|
|
|
pll = dss_pll_find_by_src(src);
|
|
|
|
clkout_idx = dss_pll_get_clkout_idx_for_src(src);
|
2009-11-12 16:41:42 +07:00
|
|
|
|
2016-05-17 20:08:34 +07:00
|
|
|
r = pll->cinfo.clkout[clkout_idx];
|
2012-10-23 15:50:10 +07:00
|
|
|
}
|
2016-05-17 20:08:34 +07:00
|
|
|
|
|
|
|
lcd = REG_GET(DISPC_DIVISORo(channel), 23, 16);
|
|
|
|
|
|
|
|
return r / lcd;
|
2009-11-12 16:41:42 +07:00
|
|
|
}
|
|
|
|
|
2015-11-04 22:10:57 +07:00
|
|
|
static unsigned long dispc_mgr_pclk_rate(enum omap_channel channel)
|
2009-11-12 16:41:42 +07:00
|
|
|
{
|
|
|
|
unsigned long r;
|
|
|
|
|
2012-06-29 16:11:30 +07:00
|
|
|
if (dss_mgr_is_lcd(channel)) {
|
2011-09-13 19:58:41 +07:00
|
|
|
int pcd;
|
|
|
|
u32 l;
|
2009-11-12 16:41:42 +07:00
|
|
|
|
2011-09-13 19:58:41 +07:00
|
|
|
l = dispc_read_reg(DISPC_DIVISORo(channel));
|
2009-11-12 16:41:42 +07:00
|
|
|
|
2011-09-13 19:58:41 +07:00
|
|
|
pcd = FLD_GET(l, 7, 0);
|
2009-11-12 16:41:42 +07:00
|
|
|
|
2011-09-13 19:58:41 +07:00
|
|
|
r = dispc_mgr_lclk_rate(channel);
|
|
|
|
|
|
|
|
return r / pcd;
|
|
|
|
} else {
|
2013-05-16 14:44:13 +07:00
|
|
|
return dispc.tv_pclk_rate;
|
2011-09-13 19:58:41 +07:00
|
|
|
}
|
2009-11-12 16:41:42 +07:00
|
|
|
}
|
|
|
|
|
2013-05-16 14:44:13 +07:00
|
|
|
void dispc_set_tv_pclk(unsigned long pclk)
|
|
|
|
{
|
|
|
|
dispc.tv_pclk_rate = pclk;
|
|
|
|
}
|
|
|
|
|
2015-11-04 22:10:57 +07:00
|
|
|
static unsigned long dispc_core_clk_rate(void)
|
2012-04-23 13:46:50 +07:00
|
|
|
{
|
2013-03-06 20:54:11 +07:00
|
|
|
return dispc.core_clk_rate;
|
2012-04-23 13:46:50 +07:00
|
|
|
}
|
|
|
|
|
2017-03-24 21:47:52 +07:00
|
|
|
static unsigned long dispc_plane_pclk_rate(enum omap_plane_id plane)
|
2012-09-26 18:28:52 +07:00
|
|
|
{
|
2012-11-15 18:20:02 +07:00
|
|
|
enum omap_channel channel;
|
|
|
|
|
|
|
|
if (plane == OMAP_DSS_WB)
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
channel = dispc_ovl_get_channel_out(plane);
|
2012-09-26 18:28:52 +07:00
|
|
|
|
|
|
|
return dispc_mgr_pclk_rate(channel);
|
|
|
|
}
|
|
|
|
|
2017-03-24 21:47:52 +07:00
|
|
|
static unsigned long dispc_plane_lclk_rate(enum omap_plane_id plane)
|
2012-09-26 18:28:52 +07:00
|
|
|
{
|
2012-11-15 18:20:02 +07:00
|
|
|
enum omap_channel channel;
|
|
|
|
|
|
|
|
if (plane == OMAP_DSS_WB)
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
channel = dispc_ovl_get_channel_out(plane);
|
2012-09-26 18:28:52 +07:00
|
|
|
|
2012-10-23 15:50:10 +07:00
|
|
|
return dispc_mgr_lclk_rate(channel);
|
2012-09-26 18:28:52 +07:00
|
|
|
}
|
2012-10-23 15:50:10 +07:00
|
|
|
|
2012-06-21 12:53:56 +07:00
|
|
|
static void dispc_dump_clocks_channel(struct seq_file *s, enum omap_channel channel)
|
2009-11-12 16:41:42 +07:00
|
|
|
{
|
|
|
|
int lcd, pcd;
|
2016-05-17 17:45:09 +07:00
|
|
|
enum dss_clk_source lcd_clk_src;
|
2012-06-21 12:53:56 +07:00
|
|
|
|
|
|
|
seq_printf(s, "- %s -\n", mgr_desc[channel].name);
|
|
|
|
|
|
|
|
lcd_clk_src = dss_get_lcd_clk_source(channel);
|
|
|
|
|
2016-05-17 17:49:18 +07:00
|
|
|
seq_printf(s, "%s clk source = %s\n", mgr_desc[channel].name,
|
2016-05-17 17:50:55 +07:00
|
|
|
dss_get_clk_source_name(lcd_clk_src));
|
2012-06-21 12:53:56 +07:00
|
|
|
|
|
|
|
dispc_mgr_get_lcd_divisor(channel, &lcd, &pcd);
|
|
|
|
|
|
|
|
seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
|
|
|
|
dispc_mgr_lclk_rate(channel), lcd);
|
|
|
|
seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
|
|
|
|
dispc_mgr_pclk_rate(channel), pcd);
|
|
|
|
}
|
|
|
|
|
|
|
|
void dispc_dump_clocks(struct seq_file *s)
|
|
|
|
{
|
|
|
|
int lcd;
|
2011-03-03 22:28:00 +07:00
|
|
|
u32 l;
|
2016-05-17 17:45:09 +07:00
|
|
|
enum dss_clk_source dispc_clk_src = dss_get_dispc_clk_source();
|
2009-11-12 16:41:42 +07:00
|
|
|
|
2011-05-27 14:52:19 +07:00
|
|
|
if (dispc_runtime_get())
|
|
|
|
return;
|
2009-11-12 16:41:42 +07:00
|
|
|
|
|
|
|
seq_printf(s, "- DISPC -\n");
|
|
|
|
|
2016-05-17 17:49:18 +07:00
|
|
|
seq_printf(s, "dispc fclk source = %s\n",
|
2016-05-17 17:50:55 +07:00
|
|
|
dss_get_clk_source_name(dispc_clk_src));
|
2009-11-12 16:41:42 +07:00
|
|
|
|
|
|
|
seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
|
2010-12-02 18:27:12 +07:00
|
|
|
|
2011-03-03 22:28:00 +07:00
|
|
|
if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
|
|
|
|
seq_printf(s, "- DISPC-CORE-CLK -\n");
|
|
|
|
l = dispc_read_reg(DISPC_DIVISOR);
|
|
|
|
lcd = FLD_GET(l, 23, 16);
|
|
|
|
|
|
|
|
seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
|
|
|
|
(dispc_fclk_rate()/lcd), lcd);
|
|
|
|
}
|
2010-12-02 18:27:12 +07:00
|
|
|
|
2012-06-21 12:53:56 +07:00
|
|
|
dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD);
|
2011-03-08 18:50:35 +07:00
|
|
|
|
2012-06-21 12:53:56 +07:00
|
|
|
if (dss_has_feature(FEAT_MGR_LCD2))
|
|
|
|
dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD2);
|
|
|
|
if (dss_has_feature(FEAT_MGR_LCD3))
|
|
|
|
dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD3);
|
2011-05-27 14:52:19 +07:00
|
|
|
|
|
|
|
dispc_runtime_put();
|
2009-11-12 16:41:42 +07:00
|
|
|
}
|
|
|
|
|
2012-03-02 23:01:07 +07:00
|
|
|
static void dispc_dump_regs(struct seq_file *s)
|
2009-11-12 16:41:42 +07:00
|
|
|
{
|
2011-08-05 20:36:01 +07:00
|
|
|
int i, j;
|
|
|
|
const char *mgr_names[] = {
|
|
|
|
[OMAP_DSS_CHANNEL_LCD] = "LCD",
|
|
|
|
[OMAP_DSS_CHANNEL_DIGIT] = "TV",
|
|
|
|
[OMAP_DSS_CHANNEL_LCD2] = "LCD2",
|
2012-06-21 12:53:56 +07:00
|
|
|
[OMAP_DSS_CHANNEL_LCD3] = "LCD3",
|
2011-08-05 20:36:01 +07:00
|
|
|
};
|
|
|
|
const char *ovl_names[] = {
|
|
|
|
[OMAP_DSS_GFX] = "GFX",
|
|
|
|
[OMAP_DSS_VIDEO1] = "VID1",
|
|
|
|
[OMAP_DSS_VIDEO2] = "VID2",
|
2011-09-13 19:50:33 +07:00
|
|
|
[OMAP_DSS_VIDEO3] = "VID3",
|
2015-11-04 22:10:42 +07:00
|
|
|
[OMAP_DSS_WB] = "WB",
|
2011-08-05 20:36:01 +07:00
|
|
|
};
|
|
|
|
const char **p_names;
|
|
|
|
|
2011-05-06 13:15:49 +07:00
|
|
|
#define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r))
|
2009-11-12 16:41:42 +07:00
|
|
|
|
2011-05-27 14:52:19 +07:00
|
|
|
if (dispc_runtime_get())
|
|
|
|
return;
|
2009-11-12 16:41:42 +07:00
|
|
|
|
2011-08-05 20:36:00 +07:00
|
|
|
/* DISPC common registers */
|
2009-11-12 16:41:42 +07:00
|
|
|
DUMPREG(DISPC_REVISION);
|
|
|
|
DUMPREG(DISPC_SYSCONFIG);
|
|
|
|
DUMPREG(DISPC_SYSSTATUS);
|
|
|
|
DUMPREG(DISPC_IRQSTATUS);
|
|
|
|
DUMPREG(DISPC_IRQENABLE);
|
|
|
|
DUMPREG(DISPC_CONTROL);
|
|
|
|
DUMPREG(DISPC_CONFIG);
|
|
|
|
DUMPREG(DISPC_CAPABLE);
|
|
|
|
DUMPREG(DISPC_LINE_STATUS);
|
|
|
|
DUMPREG(DISPC_LINE_NUMBER);
|
2011-09-26 13:17:29 +07:00
|
|
|
if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
|
|
|
|
dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
|
2011-05-27 18:22:16 +07:00
|
|
|
DUMPREG(DISPC_GLOBAL_ALPHA);
|
2010-12-02 18:27:12 +07:00
|
|
|
if (dss_has_feature(FEAT_MGR_LCD2)) {
|
|
|
|
DUMPREG(DISPC_CONTROL2);
|
|
|
|
DUMPREG(DISPC_CONFIG2);
|
2011-08-05 20:36:00 +07:00
|
|
|
}
|
2012-06-21 12:53:56 +07:00
|
|
|
if (dss_has_feature(FEAT_MGR_LCD3)) {
|
|
|
|
DUMPREG(DISPC_CONTROL3);
|
|
|
|
DUMPREG(DISPC_CONFIG3);
|
|
|
|
}
|
2013-11-14 16:38:25 +07:00
|
|
|
if (dss_has_feature(FEAT_MFLAG))
|
|
|
|
DUMPREG(DISPC_GLOBAL_MFLAG_ATTRIBUTE);
|
2011-08-05 20:36:00 +07:00
|
|
|
|
|
|
|
#undef DUMPREG
|
|
|
|
|
|
|
|
#define DISPC_REG(i, name) name(i)
|
2011-08-05 20:36:01 +07:00
|
|
|
#define DUMPREG(i, r) seq_printf(s, "%s(%s)%*s %08x\n", #r, p_names[i], \
|
2012-09-28 17:58:14 +07:00
|
|
|
(int)(48 - strlen(#r) - strlen(p_names[i])), " ", \
|
2011-08-05 20:36:00 +07:00
|
|
|
dispc_read_reg(DISPC_REG(i, r)))
|
|
|
|
|
2011-08-05 20:36:01 +07:00
|
|
|
p_names = mgr_names;
|
2011-08-05 20:36:00 +07:00
|
|
|
|
2011-08-05 20:36:01 +07:00
|
|
|
/* DISPC channel specific registers */
|
|
|
|
for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
|
|
|
|
DUMPREG(i, DISPC_DEFAULT_COLOR);
|
|
|
|
DUMPREG(i, DISPC_TRANS_COLOR);
|
|
|
|
DUMPREG(i, DISPC_SIZE_MGR);
|
2009-11-12 16:41:42 +07:00
|
|
|
|
2011-08-05 20:36:01 +07:00
|
|
|
if (i == OMAP_DSS_CHANNEL_DIGIT)
|
|
|
|
continue;
|
2011-08-05 20:36:00 +07:00
|
|
|
|
2011-08-05 20:36:01 +07:00
|
|
|
DUMPREG(i, DISPC_TIMING_H);
|
|
|
|
DUMPREG(i, DISPC_TIMING_V);
|
|
|
|
DUMPREG(i, DISPC_POL_FREQ);
|
|
|
|
DUMPREG(i, DISPC_DIVISORo);
|
2011-08-05 20:36:00 +07:00
|
|
|
|
2011-08-05 20:36:01 +07:00
|
|
|
DUMPREG(i, DISPC_DATA_CYCLE1);
|
|
|
|
DUMPREG(i, DISPC_DATA_CYCLE2);
|
|
|
|
DUMPREG(i, DISPC_DATA_CYCLE3);
|
2010-12-02 18:27:12 +07:00
|
|
|
|
2011-05-27 18:22:16 +07:00
|
|
|
if (dss_has_feature(FEAT_CPR)) {
|
2011-08-05 20:36:01 +07:00
|
|
|
DUMPREG(i, DISPC_CPR_COEF_R);
|
|
|
|
DUMPREG(i, DISPC_CPR_COEF_G);
|
|
|
|
DUMPREG(i, DISPC_CPR_COEF_B);
|
2011-05-27 18:22:16 +07:00
|
|
|
}
|
2010-12-02 18:27:12 +07:00
|
|
|
}
|
2009-11-12 16:41:42 +07:00
|
|
|
|
2011-08-05 20:36:01 +07:00
|
|
|
p_names = ovl_names;
|
|
|
|
|
|
|
|
for (i = 0; i < dss_feat_get_num_ovls(); i++) {
|
|
|
|
DUMPREG(i, DISPC_OVL_BA0);
|
|
|
|
DUMPREG(i, DISPC_OVL_BA1);
|
|
|
|
DUMPREG(i, DISPC_OVL_POSITION);
|
|
|
|
DUMPREG(i, DISPC_OVL_SIZE);
|
|
|
|
DUMPREG(i, DISPC_OVL_ATTRIBUTES);
|
|
|
|
DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
|
|
|
|
DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
|
|
|
|
DUMPREG(i, DISPC_OVL_ROW_INC);
|
|
|
|
DUMPREG(i, DISPC_OVL_PIXEL_INC);
|
2014-09-30 03:46:16 +07:00
|
|
|
|
2011-08-05 20:36:01 +07:00
|
|
|
if (dss_has_feature(FEAT_PRELOAD))
|
|
|
|
DUMPREG(i, DISPC_OVL_PRELOAD);
|
2014-09-30 03:46:16 +07:00
|
|
|
if (dss_has_feature(FEAT_MFLAG))
|
|
|
|
DUMPREG(i, DISPC_OVL_MFLAG_THRESHOLD);
|
2011-08-05 20:36:01 +07:00
|
|
|
|
|
|
|
if (i == OMAP_DSS_GFX) {
|
|
|
|
DUMPREG(i, DISPC_OVL_WINDOW_SKIP);
|
|
|
|
DUMPREG(i, DISPC_OVL_TABLE_BA);
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
|
|
|
|
DUMPREG(i, DISPC_OVL_FIR);
|
|
|
|
DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
|
|
|
|
DUMPREG(i, DISPC_OVL_ACCU0);
|
|
|
|
DUMPREG(i, DISPC_OVL_ACCU1);
|
|
|
|
if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
|
|
|
|
DUMPREG(i, DISPC_OVL_BA0_UV);
|
|
|
|
DUMPREG(i, DISPC_OVL_BA1_UV);
|
|
|
|
DUMPREG(i, DISPC_OVL_FIR2);
|
|
|
|
DUMPREG(i, DISPC_OVL_ACCU2_0);
|
|
|
|
DUMPREG(i, DISPC_OVL_ACCU2_1);
|
|
|
|
}
|
|
|
|
if (dss_has_feature(FEAT_ATTR2))
|
|
|
|
DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
|
2011-05-19 21:17:53 +07:00
|
|
|
}
|
2011-08-05 20:36:00 +07:00
|
|
|
|
2015-11-04 22:10:44 +07:00
|
|
|
if (dispc.feat->has_writeback) {
|
2015-11-04 22:10:42 +07:00
|
|
|
i = OMAP_DSS_WB;
|
|
|
|
DUMPREG(i, DISPC_OVL_BA0);
|
|
|
|
DUMPREG(i, DISPC_OVL_BA1);
|
|
|
|
DUMPREG(i, DISPC_OVL_SIZE);
|
|
|
|
DUMPREG(i, DISPC_OVL_ATTRIBUTES);
|
|
|
|
DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
|
|
|
|
DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
|
|
|
|
DUMPREG(i, DISPC_OVL_ROW_INC);
|
|
|
|
DUMPREG(i, DISPC_OVL_PIXEL_INC);
|
|
|
|
|
|
|
|
if (dss_has_feature(FEAT_MFLAG))
|
|
|
|
DUMPREG(i, DISPC_OVL_MFLAG_THRESHOLD);
|
|
|
|
|
|
|
|
DUMPREG(i, DISPC_OVL_FIR);
|
|
|
|
DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
|
|
|
|
DUMPREG(i, DISPC_OVL_ACCU0);
|
|
|
|
DUMPREG(i, DISPC_OVL_ACCU1);
|
|
|
|
if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
|
|
|
|
DUMPREG(i, DISPC_OVL_BA0_UV);
|
|
|
|
DUMPREG(i, DISPC_OVL_BA1_UV);
|
|
|
|
DUMPREG(i, DISPC_OVL_FIR2);
|
|
|
|
DUMPREG(i, DISPC_OVL_ACCU2_0);
|
|
|
|
DUMPREG(i, DISPC_OVL_ACCU2_1);
|
|
|
|
}
|
|
|
|
if (dss_has_feature(FEAT_ATTR2))
|
|
|
|
DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
|
|
|
|
}
|
|
|
|
|
2011-08-05 20:36:00 +07:00
|
|
|
#undef DISPC_REG
|
|
|
|
#undef DUMPREG
|
|
|
|
|
|
|
|
#define DISPC_REG(plane, name, i) name(plane, i)
|
|
|
|
#define DUMPREG(plane, name, i) \
|
2011-08-05 20:36:01 +07:00
|
|
|
seq_printf(s, "%s_%d(%s)%*s %08x\n", #name, i, p_names[plane], \
|
2012-09-28 17:58:14 +07:00
|
|
|
(int)(46 - strlen(#name) - strlen(p_names[plane])), " ", \
|
2011-08-05 20:36:00 +07:00
|
|
|
dispc_read_reg(DISPC_REG(plane, name, i)))
|
|
|
|
|
2011-08-05 20:36:01 +07:00
|
|
|
/* Video pipeline coefficient registers */
|
2011-05-27 18:22:16 +07:00
|
|
|
|
2011-08-05 20:36:01 +07:00
|
|
|
/* start from OMAP_DSS_VIDEO1 */
|
|
|
|
for (i = 1; i < dss_feat_get_num_ovls(); i++) {
|
|
|
|
for (j = 0; j < 8; j++)
|
|
|
|
DUMPREG(i, DISPC_OVL_FIR_COEF_H, j);
|
2011-05-06 13:15:49 +07:00
|
|
|
|
2011-08-05 20:36:01 +07:00
|
|
|
for (j = 0; j < 8; j++)
|
|
|
|
DUMPREG(i, DISPC_OVL_FIR_COEF_HV, j);
|
2011-08-05 20:36:00 +07:00
|
|
|
|
2011-08-05 20:36:01 +07:00
|
|
|
for (j = 0; j < 5; j++)
|
|
|
|
DUMPREG(i, DISPC_OVL_CONV_COEF, j);
|
2011-05-19 21:17:53 +07:00
|
|
|
|
2011-08-05 20:36:01 +07:00
|
|
|
if (dss_has_feature(FEAT_FIR_COEF_V)) {
|
|
|
|
for (j = 0; j < 8; j++)
|
|
|
|
DUMPREG(i, DISPC_OVL_FIR_COEF_V, j);
|
|
|
|
}
|
|
|
|
|
|
|
|
if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
|
|
|
|
for (j = 0; j < 8; j++)
|
|
|
|
DUMPREG(i, DISPC_OVL_FIR_COEF_H2, j);
|
|
|
|
|
|
|
|
for (j = 0; j < 8; j++)
|
|
|
|
DUMPREG(i, DISPC_OVL_FIR_COEF_HV2, j);
|
|
|
|
|
|
|
|
for (j = 0; j < 8; j++)
|
|
|
|
DUMPREG(i, DISPC_OVL_FIR_COEF_V2, j);
|
|
|
|
}
|
2011-05-27 18:22:16 +07:00
|
|
|
}
|
2009-11-12 16:41:42 +07:00
|
|
|
|
2011-05-27 14:52:19 +07:00
|
|
|
dispc_runtime_put();
|
2011-08-05 20:36:00 +07:00
|
|
|
|
|
|
|
#undef DISPC_REG
|
2009-11-12 16:41:42 +07:00
|
|
|
#undef DUMPREG
|
|
|
|
}
|
|
|
|
|
|
|
|
/* calculate clock rates using dividers in cinfo */
|
|
|
|
int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
|
|
|
|
struct dispc_clock_info *cinfo)
|
|
|
|
{
|
|
|
|
if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
|
|
|
|
return -EINVAL;
|
2011-08-29 19:56:04 +07:00
|
|
|
if (cinfo->pck_div < 1 || cinfo->pck_div > 255)
|
2009-11-12 16:41:42 +07:00
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
|
|
|
|
cinfo->pck = cinfo->lck / cinfo->pck_div;
|
2011-08-29 19:56:04 +07:00
|
|
|
|
2009-11-12 16:41:42 +07:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2013-03-05 21:32:08 +07:00
|
|
|
bool dispc_div_calc(unsigned long dispc,
|
|
|
|
unsigned long pck_min, unsigned long pck_max,
|
|
|
|
dispc_div_calc_func func, void *data)
|
|
|
|
{
|
|
|
|
int lckd, lckd_start, lckd_stop;
|
|
|
|
int pckd, pckd_start, pckd_stop;
|
|
|
|
unsigned long pck, lck;
|
|
|
|
unsigned long lck_max;
|
|
|
|
unsigned long pckd_hw_min, pckd_hw_max;
|
|
|
|
unsigned min_fck_per_pck;
|
|
|
|
unsigned long fck;
|
2009-11-12 16:41:42 +07:00
|
|
|
|
2013-03-05 21:32:08 +07:00
|
|
|
#ifdef CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK
|
|
|
|
min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
|
|
|
|
#else
|
|
|
|
min_fck_per_pck = 0;
|
|
|
|
#endif
|
2009-11-12 16:41:42 +07:00
|
|
|
|
2013-03-05 21:32:08 +07:00
|
|
|
pckd_hw_min = dss_feat_get_param_min(FEAT_PARAM_DSS_PCD);
|
|
|
|
pckd_hw_max = dss_feat_get_param_max(FEAT_PARAM_DSS_PCD);
|
2009-11-12 16:41:42 +07:00
|
|
|
|
2013-03-05 21:32:08 +07:00
|
|
|
lck_max = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
|
2009-11-12 16:41:42 +07:00
|
|
|
|
2013-03-05 21:32:08 +07:00
|
|
|
pck_min = pck_min ? pck_min : 1;
|
|
|
|
pck_max = pck_max ? pck_max : ULONG_MAX;
|
2009-11-12 16:41:42 +07:00
|
|
|
|
2013-03-05 21:32:08 +07:00
|
|
|
lckd_start = max(DIV_ROUND_UP(dispc, lck_max), 1ul);
|
|
|
|
lckd_stop = min(dispc / pck_min, 255ul);
|
2009-11-12 16:41:42 +07:00
|
|
|
|
2013-03-05 21:32:08 +07:00
|
|
|
for (lckd = lckd_start; lckd <= lckd_stop; ++lckd) {
|
|
|
|
lck = dispc / lckd;
|
2009-11-12 16:41:42 +07:00
|
|
|
|
2013-03-05 21:32:08 +07:00
|
|
|
pckd_start = max(DIV_ROUND_UP(lck, pck_max), pckd_hw_min);
|
|
|
|
pckd_stop = min(lck / pck_min, pckd_hw_max);
|
2009-11-12 16:41:42 +07:00
|
|
|
|
2013-03-05 21:32:08 +07:00
|
|
|
for (pckd = pckd_start; pckd <= pckd_stop; ++pckd) {
|
|
|
|
pck = lck / pckd;
|
2009-11-12 16:41:42 +07:00
|
|
|
|
2013-03-05 21:32:08 +07:00
|
|
|
/*
|
|
|
|
* For OMAP2/3 the DISPC fclk is the same as LCD's logic
|
|
|
|
* clock, which means we're configuring DISPC fclk here
|
|
|
|
* also. Thus we need to use the calculated lck. For
|
|
|
|
* OMAP4+ the DISPC fclk is a separate clock.
|
|
|
|
*/
|
|
|
|
if (dss_has_feature(FEAT_CORE_CLK_DIV))
|
|
|
|
fck = dispc_core_clk_rate();
|
|
|
|
else
|
|
|
|
fck = lck;
|
|
|
|
|
|
|
|
if (fck < pck * min_fck_per_pck)
|
|
|
|
continue;
|
|
|
|
|
|
|
|
if (func(lckd, pckd, lck, pck, data))
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
return false;
|
2009-11-12 16:41:42 +07:00
|
|
|
}
|
|
|
|
|
2012-06-29 15:30:54 +07:00
|
|
|
void dispc_mgr_set_clock_div(enum omap_channel channel,
|
2012-10-03 14:09:11 +07:00
|
|
|
const struct dispc_clock_info *cinfo)
|
2009-11-12 16:41:42 +07:00
|
|
|
{
|
|
|
|
DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
|
|
|
|
DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);
|
|
|
|
|
2011-08-16 17:45:15 +07:00
|
|
|
dispc_mgr_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
|
2009-11-12 16:41:42 +07:00
|
|
|
}
|
|
|
|
|
2011-08-16 17:45:15 +07:00
|
|
|
int dispc_mgr_get_clock_div(enum omap_channel channel,
|
2010-12-02 18:27:11 +07:00
|
|
|
struct dispc_clock_info *cinfo)
|
2009-11-12 16:41:42 +07:00
|
|
|
{
|
|
|
|
unsigned long fck;
|
|
|
|
|
|
|
|
fck = dispc_fclk_rate();
|
|
|
|
|
2011-03-03 22:27:59 +07:00
|
|
|
cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
|
|
|
|
cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
|
2009-11-12 16:41:42 +07:00
|
|
|
|
|
|
|
cinfo->lck = fck / cinfo->lck_div;
|
|
|
|
cinfo->pck = cinfo->lck / cinfo->pck_div;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2015-11-06 01:06:06 +07:00
|
|
|
static u32 dispc_read_irqstatus(void)
|
2012-10-10 19:13:14 +07:00
|
|
|
{
|
|
|
|
return dispc_read_reg(DISPC_IRQSTATUS);
|
|
|
|
}
|
|
|
|
|
2015-11-06 01:06:06 +07:00
|
|
|
static void dispc_clear_irqstatus(u32 mask)
|
2012-10-10 19:13:14 +07:00
|
|
|
{
|
|
|
|
dispc_write_reg(DISPC_IRQSTATUS, mask);
|
|
|
|
}
|
|
|
|
|
2015-11-06 01:06:06 +07:00
|
|
|
static void dispc_write_irqenable(u32 mask)
|
2012-10-10 19:13:14 +07:00
|
|
|
{
|
|
|
|
u32 old_mask = dispc_read_reg(DISPC_IRQENABLE);
|
|
|
|
|
|
|
|
/* clear the irqstatus for newly enabled irqs */
|
|
|
|
dispc_clear_irqstatus((mask ^ old_mask) & mask);
|
|
|
|
|
|
|
|
dispc_write_reg(DISPC_IRQENABLE, mask);
|
2017-02-20 18:18:38 +07:00
|
|
|
|
|
|
|
/* flush posted write */
|
|
|
|
dispc_read_reg(DISPC_IRQENABLE);
|
2012-10-10 19:13:14 +07:00
|
|
|
}
|
|
|
|
|
2009-11-12 16:41:42 +07:00
|
|
|
void dispc_enable_sidle(void)
|
|
|
|
{
|
|
|
|
REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3); /* SIDLEMODE: smart idle */
|
|
|
|
}
|
|
|
|
|
|
|
|
void dispc_disable_sidle(void)
|
|
|
|
{
|
|
|
|
REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3); /* SIDLEMODE: no idle */
|
|
|
|
}
|
|
|
|
|
2015-11-06 01:06:06 +07:00
|
|
|
static u32 dispc_mgr_gamma_size(enum omap_channel channel)
|
2016-06-07 19:09:15 +07:00
|
|
|
{
|
|
|
|
const struct dispc_gamma_desc *gdesc = &mgr_desc[channel].gamma;
|
|
|
|
|
|
|
|
if (!dispc.feat->has_gamma_table)
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
return gdesc->len;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void dispc_mgr_write_gamma_table(enum omap_channel channel)
|
|
|
|
{
|
|
|
|
const struct dispc_gamma_desc *gdesc = &mgr_desc[channel].gamma;
|
|
|
|
u32 *table = dispc.gamma_table[channel];
|
|
|
|
unsigned int i;
|
|
|
|
|
|
|
|
DSSDBG("%s: channel %d\n", __func__, channel);
|
|
|
|
|
|
|
|
for (i = 0; i < gdesc->len; ++i) {
|
|
|
|
u32 v = table[i];
|
|
|
|
|
|
|
|
if (gdesc->has_index)
|
|
|
|
v |= i << 24;
|
|
|
|
else if (i == 0)
|
|
|
|
v |= 1 << 31;
|
|
|
|
|
|
|
|
dispc_write_reg(gdesc->reg, v);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static void dispc_restore_gamma_tables(void)
|
|
|
|
{
|
|
|
|
DSSDBG("%s()\n", __func__);
|
|
|
|
|
|
|
|
if (!dispc.feat->has_gamma_table)
|
|
|
|
return;
|
|
|
|
|
|
|
|
dispc_mgr_write_gamma_table(OMAP_DSS_CHANNEL_LCD);
|
|
|
|
|
|
|
|
dispc_mgr_write_gamma_table(OMAP_DSS_CHANNEL_DIGIT);
|
|
|
|
|
|
|
|
if (dss_has_feature(FEAT_MGR_LCD2))
|
|
|
|
dispc_mgr_write_gamma_table(OMAP_DSS_CHANNEL_LCD2);
|
|
|
|
|
|
|
|
if (dss_has_feature(FEAT_MGR_LCD3))
|
|
|
|
dispc_mgr_write_gamma_table(OMAP_DSS_CHANNEL_LCD3);
|
|
|
|
}
|
|
|
|
|
|
|
|
static const struct drm_color_lut dispc_mgr_gamma_default_lut[] = {
|
|
|
|
{ .red = 0, .green = 0, .blue = 0, },
|
|
|
|
{ .red = U16_MAX, .green = U16_MAX, .blue = U16_MAX, },
|
|
|
|
};
|
|
|
|
|
2015-11-06 01:06:06 +07:00
|
|
|
static void dispc_mgr_set_gamma(enum omap_channel channel,
|
2016-06-07 19:09:15 +07:00
|
|
|
const struct drm_color_lut *lut,
|
|
|
|
unsigned int length)
|
|
|
|
{
|
|
|
|
const struct dispc_gamma_desc *gdesc = &mgr_desc[channel].gamma;
|
|
|
|
u32 *table = dispc.gamma_table[channel];
|
|
|
|
uint i;
|
|
|
|
|
|
|
|
DSSDBG("%s: channel %d, lut len %u, hw len %u\n", __func__,
|
|
|
|
channel, length, gdesc->len);
|
|
|
|
|
|
|
|
if (!dispc.feat->has_gamma_table)
|
|
|
|
return;
|
|
|
|
|
|
|
|
if (lut == NULL || length < 2) {
|
|
|
|
lut = dispc_mgr_gamma_default_lut;
|
|
|
|
length = ARRAY_SIZE(dispc_mgr_gamma_default_lut);
|
|
|
|
}
|
|
|
|
|
|
|
|
for (i = 0; i < length - 1; ++i) {
|
|
|
|
uint first = i * (gdesc->len - 1) / (length - 1);
|
|
|
|
uint last = (i + 1) * (gdesc->len - 1) / (length - 1);
|
|
|
|
uint w = last - first;
|
|
|
|
u16 r, g, b;
|
|
|
|
uint j;
|
|
|
|
|
|
|
|
if (w == 0)
|
|
|
|
continue;
|
|
|
|
|
|
|
|
for (j = 0; j <= w; j++) {
|
|
|
|
r = (lut[i].red * (w - j) + lut[i+1].red * j) / w;
|
|
|
|
g = (lut[i].green * (w - j) + lut[i+1].green * j) / w;
|
|
|
|
b = (lut[i].blue * (w - j) + lut[i+1].blue * j) / w;
|
|
|
|
|
|
|
|
r >>= 16 - gdesc->bits;
|
|
|
|
g >>= 16 - gdesc->bits;
|
|
|
|
b >>= 16 - gdesc->bits;
|
|
|
|
|
|
|
|
table[first + j] = (r << (gdesc->bits * 2)) |
|
|
|
|
(g << gdesc->bits) | b;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
if (dispc.is_enabled)
|
|
|
|
dispc_mgr_write_gamma_table(channel);
|
|
|
|
}
|
|
|
|
|
|
|
|
static int dispc_init_gamma_tables(void)
|
|
|
|
{
|
|
|
|
int channel;
|
|
|
|
|
|
|
|
if (!dispc.feat->has_gamma_table)
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
for (channel = 0; channel < ARRAY_SIZE(dispc.gamma_table); channel++) {
|
|
|
|
const struct dispc_gamma_desc *gdesc = &mgr_desc[channel].gamma;
|
|
|
|
u32 *gt;
|
|
|
|
|
|
|
|
if (channel == OMAP_DSS_CHANNEL_LCD2 &&
|
|
|
|
!dss_has_feature(FEAT_MGR_LCD2))
|
|
|
|
continue;
|
|
|
|
|
|
|
|
if (channel == OMAP_DSS_CHANNEL_LCD3 &&
|
|
|
|
!dss_has_feature(FEAT_MGR_LCD3))
|
|
|
|
continue;
|
|
|
|
|
|
|
|
gt = devm_kmalloc_array(&dispc.pdev->dev, gdesc->len,
|
|
|
|
sizeof(u32), GFP_KERNEL);
|
|
|
|
if (!gt)
|
|
|
|
return -ENOMEM;
|
|
|
|
|
|
|
|
dispc.gamma_table[channel] = gt;
|
|
|
|
|
|
|
|
dispc_mgr_set_gamma(channel, NULL, 0);
|
|
|
|
}
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2009-11-12 16:41:42 +07:00
|
|
|
static void _omap_dispc_initial_config(void)
|
|
|
|
{
|
|
|
|
u32 l;
|
|
|
|
|
2011-03-03 22:28:00 +07:00
|
|
|
/* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
|
|
|
|
if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
|
|
|
|
l = dispc_read_reg(DISPC_DIVISOR);
|
|
|
|
/* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
|
|
|
|
l = FLD_MOD(l, 1, 0, 0);
|
|
|
|
l = FLD_MOD(l, 1, 23, 16);
|
|
|
|
dispc_write_reg(DISPC_DIVISOR, l);
|
2013-03-06 20:54:11 +07:00
|
|
|
|
|
|
|
dispc.core_clk_rate = dispc_fclk_rate();
|
2011-03-03 22:28:00 +07:00
|
|
|
}
|
|
|
|
|
2016-06-07 19:09:15 +07:00
|
|
|
/* Use gamma table mode, instead of palette mode */
|
|
|
|
if (dispc.feat->has_gamma_table)
|
|
|
|
REG_FLD_MOD(DISPC_CONFIG, 1, 3, 3);
|
|
|
|
|
|
|
|
/* For older DSS versions (FEAT_FUNCGATED) this enables
|
|
|
|
* func-clock auto-gating. For newer versions
|
|
|
|
* (dispc.feat->has_gamma_table) this enables tv-out gamma tables.
|
|
|
|
*/
|
|
|
|
if (dss_has_feature(FEAT_FUNCGATED) || dispc.feat->has_gamma_table)
|
2010-12-02 18:27:13 +07:00
|
|
|
REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
|
2009-11-12 16:41:42 +07:00
|
|
|
|
2012-09-11 13:34:47 +07:00
|
|
|
dispc_setup_color_conv_coef();
|
2009-11-12 16:41:42 +07:00
|
|
|
|
|
|
|
dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);
|
|
|
|
|
2012-08-22 20:56:57 +07:00
|
|
|
dispc_init_fifos();
|
2011-06-21 13:35:36 +07:00
|
|
|
|
|
|
|
dispc_configure_burst_sizes();
|
2011-09-08 12:59:17 +07:00
|
|
|
|
|
|
|
dispc_ovl_enable_zorder_planes();
|
2013-03-26 20:45:25 +07:00
|
|
|
|
|
|
|
if (dispc.feat->mstandby_workaround)
|
|
|
|
REG_FLD_MOD(DISPC_MSTANDBY_CTRL, 1, 0, 0);
|
2014-09-30 03:46:18 +07:00
|
|
|
|
|
|
|
if (dss_has_feature(FEAT_MFLAG))
|
|
|
|
dispc_init_mflag();
|
2009-11-12 16:41:42 +07:00
|
|
|
}
|
|
|
|
|
2015-06-04 18:12:16 +07:00
|
|
|
static const struct dispc_features omap24xx_dispc_feats = {
|
2012-07-03 13:56:51 +07:00
|
|
|
.sw_start = 5,
|
|
|
|
.fp_start = 15,
|
|
|
|
.bp_start = 27,
|
|
|
|
.sw_max = 64,
|
|
|
|
.vp_max = 255,
|
|
|
|
.hp_max = 256,
|
2012-11-14 15:20:15 +07:00
|
|
|
.mgr_width_start = 10,
|
|
|
|
.mgr_height_start = 26,
|
|
|
|
.mgr_width_max = 2048,
|
|
|
|
.mgr_height_max = 2048,
|
2013-03-26 20:45:22 +07:00
|
|
|
.max_lcd_pclk = 66500000,
|
2012-07-03 13:56:51 +07:00
|
|
|
.calc_scaling = dispc_ovl_calc_scaling_24xx,
|
|
|
|
.calc_core_clk = calc_core_clk_24xx,
|
2012-08-22 20:56:57 +07:00
|
|
|
.num_fifos = 3,
|
2012-11-08 15:01:33 +07:00
|
|
|
.no_framedone_tv = true,
|
2013-12-17 18:10:21 +07:00
|
|
|
.set_max_preload = false,
|
2015-04-10 16:48:34 +07:00
|
|
|
.last_pixel_inc_missing = true,
|
2012-07-03 13:56:51 +07:00
|
|
|
};
|
|
|
|
|
2015-06-04 18:12:16 +07:00
|
|
|
static const struct dispc_features omap34xx_rev1_0_dispc_feats = {
|
2012-07-03 13:56:51 +07:00
|
|
|
.sw_start = 5,
|
|
|
|
.fp_start = 15,
|
|
|
|
.bp_start = 27,
|
|
|
|
.sw_max = 64,
|
|
|
|
.vp_max = 255,
|
|
|
|
.hp_max = 256,
|
2012-11-14 15:20:15 +07:00
|
|
|
.mgr_width_start = 10,
|
|
|
|
.mgr_height_start = 26,
|
|
|
|
.mgr_width_max = 2048,
|
|
|
|
.mgr_height_max = 2048,
|
2013-03-26 20:45:22 +07:00
|
|
|
.max_lcd_pclk = 173000000,
|
|
|
|
.max_tv_pclk = 59000000,
|
2012-07-03 13:56:51 +07:00
|
|
|
.calc_scaling = dispc_ovl_calc_scaling_34xx,
|
|
|
|
.calc_core_clk = calc_core_clk_34xx,
|
2012-08-22 20:56:57 +07:00
|
|
|
.num_fifos = 3,
|
2012-11-08 15:01:33 +07:00
|
|
|
.no_framedone_tv = true,
|
2013-12-17 18:10:21 +07:00
|
|
|
.set_max_preload = false,
|
2015-04-10 16:48:34 +07:00
|
|
|
.last_pixel_inc_missing = true,
|
2012-07-03 13:56:51 +07:00
|
|
|
};
|
|
|
|
|
2015-06-04 18:12:16 +07:00
|
|
|
static const struct dispc_features omap34xx_rev3_0_dispc_feats = {
|
2012-07-03 13:56:51 +07:00
|
|
|
.sw_start = 7,
|
|
|
|
.fp_start = 19,
|
|
|
|
.bp_start = 31,
|
|
|
|
.sw_max = 256,
|
|
|
|
.vp_max = 4095,
|
|
|
|
.hp_max = 4096,
|
2012-11-14 15:20:15 +07:00
|
|
|
.mgr_width_start = 10,
|
|
|
|
.mgr_height_start = 26,
|
|
|
|
.mgr_width_max = 2048,
|
|
|
|
.mgr_height_max = 2048,
|
2013-03-26 20:45:22 +07:00
|
|
|
.max_lcd_pclk = 173000000,
|
|
|
|
.max_tv_pclk = 59000000,
|
2012-07-03 13:56:51 +07:00
|
|
|
.calc_scaling = dispc_ovl_calc_scaling_34xx,
|
|
|
|
.calc_core_clk = calc_core_clk_34xx,
|
2012-08-22 20:56:57 +07:00
|
|
|
.num_fifos = 3,
|
2012-11-08 15:01:33 +07:00
|
|
|
.no_framedone_tv = true,
|
2013-12-17 18:10:21 +07:00
|
|
|
.set_max_preload = false,
|
2015-04-10 16:48:34 +07:00
|
|
|
.last_pixel_inc_missing = true,
|
2012-07-03 13:56:51 +07:00
|
|
|
};
|
|
|
|
|
2015-06-04 18:12:16 +07:00
|
|
|
static const struct dispc_features omap44xx_dispc_feats = {
|
2012-07-03 13:56:51 +07:00
|
|
|
.sw_start = 7,
|
|
|
|
.fp_start = 19,
|
|
|
|
.bp_start = 31,
|
|
|
|
.sw_max = 256,
|
|
|
|
.vp_max = 4095,
|
|
|
|
.hp_max = 4096,
|
2012-11-14 15:20:15 +07:00
|
|
|
.mgr_width_start = 10,
|
|
|
|
.mgr_height_start = 26,
|
|
|
|
.mgr_width_max = 2048,
|
|
|
|
.mgr_height_max = 2048,
|
2013-03-26 20:45:22 +07:00
|
|
|
.max_lcd_pclk = 170000000,
|
|
|
|
.max_tv_pclk = 185625000,
|
2012-07-03 13:56:51 +07:00
|
|
|
.calc_scaling = dispc_ovl_calc_scaling_44xx,
|
|
|
|
.calc_core_clk = calc_core_clk_44xx,
|
2012-08-22 20:56:57 +07:00
|
|
|
.num_fifos = 5,
|
2012-08-22 20:57:02 +07:00
|
|
|
.gfx_fifo_workaround = true,
|
2013-12-17 18:10:21 +07:00
|
|
|
.set_max_preload = true,
|
2015-10-21 17:08:59 +07:00
|
|
|
.supports_sync_align = true,
|
2015-11-04 22:10:44 +07:00
|
|
|
.has_writeback = true,
|
2016-01-13 23:41:31 +07:00
|
|
|
.supports_double_pixel = true,
|
2016-01-13 23:41:36 +07:00
|
|
|
.reverse_ilace_field_order = true,
|
2016-06-07 19:09:15 +07:00
|
|
|
.has_gamma_table = true,
|
2016-06-07 19:09:16 +07:00
|
|
|
.has_gamma_i734_bug = true,
|
2012-07-03 13:56:51 +07:00
|
|
|
};
|
|
|
|
|
2015-06-04 18:12:16 +07:00
|
|
|
static const struct dispc_features omap54xx_dispc_feats = {
|
2012-11-14 15:20:16 +07:00
|
|
|
.sw_start = 7,
|
|
|
|
.fp_start = 19,
|
|
|
|
.bp_start = 31,
|
|
|
|
.sw_max = 256,
|
|
|
|
.vp_max = 4095,
|
|
|
|
.hp_max = 4096,
|
|
|
|
.mgr_width_start = 11,
|
|
|
|
.mgr_height_start = 27,
|
|
|
|
.mgr_width_max = 4096,
|
|
|
|
.mgr_height_max = 4096,
|
2013-03-26 20:45:22 +07:00
|
|
|
.max_lcd_pclk = 170000000,
|
|
|
|
.max_tv_pclk = 186000000,
|
2012-11-14 15:20:16 +07:00
|
|
|
.calc_scaling = dispc_ovl_calc_scaling_44xx,
|
|
|
|
.calc_core_clk = calc_core_clk_44xx,
|
|
|
|
.num_fifos = 5,
|
|
|
|
.gfx_fifo_workaround = true,
|
2013-03-26 20:45:25 +07:00
|
|
|
.mstandby_workaround = true,
|
2013-12-17 18:10:21 +07:00
|
|
|
.set_max_preload = true,
|
2015-10-21 17:08:59 +07:00
|
|
|
.supports_sync_align = true,
|
2015-11-04 22:10:44 +07:00
|
|
|
.has_writeback = true,
|
2016-01-13 23:41:31 +07:00
|
|
|
.supports_double_pixel = true,
|
2016-01-13 23:41:36 +07:00
|
|
|
.reverse_ilace_field_order = true,
|
2016-06-07 19:09:15 +07:00
|
|
|
.has_gamma_table = true,
|
2016-06-07 19:09:16 +07:00
|
|
|
.has_gamma_i734_bug = true,
|
2012-11-14 15:20:16 +07:00
|
|
|
};
|
|
|
|
|
2015-06-04 18:12:16 +07:00
|
|
|
static int dispc_init_features(struct platform_device *pdev)
|
2012-07-03 13:56:51 +07:00
|
|
|
{
|
|
|
|
const struct dispc_features *src;
|
|
|
|
struct dispc_features *dst;
|
|
|
|
|
2012-09-28 16:54:03 +07:00
|
|
|
dst = devm_kzalloc(&pdev->dev, sizeof(*dst), GFP_KERNEL);
|
2012-07-03 13:56:51 +07:00
|
|
|
if (!dst) {
|
2012-09-28 16:54:03 +07:00
|
|
|
dev_err(&pdev->dev, "Failed to allocate DISPC Features\n");
|
2012-07-03 13:56:51 +07:00
|
|
|
return -ENOMEM;
|
|
|
|
}
|
|
|
|
|
2012-10-18 17:46:29 +07:00
|
|
|
switch (omapdss_get_version()) {
|
2012-09-28 16:54:03 +07:00
|
|
|
case OMAPDSS_VER_OMAP24xx:
|
2012-07-03 13:56:51 +07:00
|
|
|
src = &omap24xx_dispc_feats;
|
2012-09-28 16:54:03 +07:00
|
|
|
break;
|
|
|
|
|
|
|
|
case OMAPDSS_VER_OMAP34xx_ES1:
|
|
|
|
src = &omap34xx_rev1_0_dispc_feats;
|
|
|
|
break;
|
|
|
|
|
|
|
|
case OMAPDSS_VER_OMAP34xx_ES3:
|
|
|
|
case OMAPDSS_VER_OMAP3630:
|
|
|
|
case OMAPDSS_VER_AM35xx:
|
2014-03-24 18:01:51 +07:00
|
|
|
case OMAPDSS_VER_AM43xx:
|
2012-09-28 16:54:03 +07:00
|
|
|
src = &omap34xx_rev3_0_dispc_feats;
|
|
|
|
break;
|
|
|
|
|
|
|
|
case OMAPDSS_VER_OMAP4430_ES1:
|
|
|
|
case OMAPDSS_VER_OMAP4430_ES2:
|
|
|
|
case OMAPDSS_VER_OMAP4:
|
2012-07-03 13:56:51 +07:00
|
|
|
src = &omap44xx_dispc_feats;
|
2012-09-28 16:54:03 +07:00
|
|
|
break;
|
|
|
|
|
|
|
|
case OMAPDSS_VER_OMAP5:
|
2014-12-31 16:25:48 +07:00
|
|
|
case OMAPDSS_VER_DRA7xx:
|
2012-11-14 15:20:16 +07:00
|
|
|
src = &omap54xx_dispc_feats;
|
2012-09-28 16:54:03 +07:00
|
|
|
break;
|
|
|
|
|
|
|
|
default:
|
2012-07-03 13:56:51 +07:00
|
|
|
return -ENODEV;
|
|
|
|
}
|
|
|
|
|
|
|
|
memcpy(dst, src, sizeof(*dst));
|
|
|
|
dispc.feat = dst;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
OMAPDSS: fix shared irq handlers
DSS uses shared irq handlers for DISPC and DSI, because on OMAP3, the
DISPC and DSI share the same irq line.
However, the irq handlers presume that the hardware is enabled, which,
in theory, may not be the case with shared irq handlers. So if an
interrupt happens while the DISPC/DSI is off, the kernel will halt as
the irq handler tries to access the DISPC/DSI registers.
In practice that should never happen, as both DSI and DISPC are in the
same power domain. So if there's an IRQ for one of them, the other is
also enabled. However, if CONFIG_DEBUG_SHIRQ is enabled, the kernel will
generate a spurious IRQ, which then causes the problem.
This patch adds an is_enabled field for both DISPC and DSI, which is
used to track if the HW is enabled. For DISPC the code is slightly more
complex, as the users of DISPC can register the interrupt handler, and
we want to hide the is_enabled handling from the users of DISPC.
Signed-off-by: Tomi Valkeinen <tomi.valkeinen@ti.com>
2014-04-11 17:49:55 +07:00
|
|
|
static irqreturn_t dispc_irq_handler(int irq, void *arg)
|
|
|
|
{
|
|
|
|
if (!dispc.is_enabled)
|
|
|
|
return IRQ_NONE;
|
|
|
|
|
|
|
|
return dispc.user_handler(irq, dispc.user_data);
|
|
|
|
}
|
|
|
|
|
2015-11-06 01:06:06 +07:00
|
|
|
static int dispc_request_irq(irq_handler_t handler, void *dev_id)
|
2012-10-10 19:55:19 +07:00
|
|
|
{
|
OMAPDSS: fix shared irq handlers
DSS uses shared irq handlers for DISPC and DSI, because on OMAP3, the
DISPC and DSI share the same irq line.
However, the irq handlers presume that the hardware is enabled, which,
in theory, may not be the case with shared irq handlers. So if an
interrupt happens while the DISPC/DSI is off, the kernel will halt as
the irq handler tries to access the DISPC/DSI registers.
In practice that should never happen, as both DSI and DISPC are in the
same power domain. So if there's an IRQ for one of them, the other is
also enabled. However, if CONFIG_DEBUG_SHIRQ is enabled, the kernel will
generate a spurious IRQ, which then causes the problem.
This patch adds an is_enabled field for both DISPC and DSI, which is
used to track if the HW is enabled. For DISPC the code is slightly more
complex, as the users of DISPC can register the interrupt handler, and
we want to hide the is_enabled handling from the users of DISPC.
Signed-off-by: Tomi Valkeinen <tomi.valkeinen@ti.com>
2014-04-11 17:49:55 +07:00
|
|
|
int r;
|
|
|
|
|
|
|
|
if (dispc.user_handler != NULL)
|
|
|
|
return -EBUSY;
|
|
|
|
|
|
|
|
dispc.user_handler = handler;
|
|
|
|
dispc.user_data = dev_id;
|
|
|
|
|
|
|
|
/* ensure the dispc_irq_handler sees the values above */
|
|
|
|
smp_wmb();
|
|
|
|
|
|
|
|
r = devm_request_irq(&dispc.pdev->dev, dispc.irq, dispc_irq_handler,
|
|
|
|
IRQF_SHARED, "OMAP DISPC", &dispc);
|
|
|
|
if (r) {
|
|
|
|
dispc.user_handler = NULL;
|
|
|
|
dispc.user_data = NULL;
|
|
|
|
}
|
|
|
|
|
|
|
|
return r;
|
2012-10-10 19:55:19 +07:00
|
|
|
}
|
|
|
|
|
2015-11-06 01:06:06 +07:00
|
|
|
static void dispc_free_irq(void *dev_id)
|
2012-10-10 19:55:19 +07:00
|
|
|
{
|
OMAPDSS: fix shared irq handlers
DSS uses shared irq handlers for DISPC and DSI, because on OMAP3, the
DISPC and DSI share the same irq line.
However, the irq handlers presume that the hardware is enabled, which,
in theory, may not be the case with shared irq handlers. So if an
interrupt happens while the DISPC/DSI is off, the kernel will halt as
the irq handler tries to access the DISPC/DSI registers.
In practice that should never happen, as both DSI and DISPC are in the
same power domain. So if there's an IRQ for one of them, the other is
also enabled. However, if CONFIG_DEBUG_SHIRQ is enabled, the kernel will
generate a spurious IRQ, which then causes the problem.
This patch adds an is_enabled field for both DISPC and DSI, which is
used to track if the HW is enabled. For DISPC the code is slightly more
complex, as the users of DISPC can register the interrupt handler, and
we want to hide the is_enabled handling from the users of DISPC.
Signed-off-by: Tomi Valkeinen <tomi.valkeinen@ti.com>
2014-04-11 17:49:55 +07:00
|
|
|
devm_free_irq(&dispc.pdev->dev, dispc.irq, &dispc);
|
|
|
|
|
|
|
|
dispc.user_handler = NULL;
|
|
|
|
dispc.user_data = NULL;
|
2012-10-10 19:55:19 +07:00
|
|
|
}
|
|
|
|
|
2016-06-07 19:09:16 +07:00
|
|
|
/*
|
|
|
|
* Workaround for errata i734 in DSS dispc
|
|
|
|
* - LCD1 Gamma Correction Is Not Working When GFX Pipe Is Disabled
|
|
|
|
*
|
|
|
|
* For gamma tables to work on LCD1 the GFX plane has to be used at
|
|
|
|
* least once after DSS HW has come out of reset. The workaround
|
|
|
|
* sets up a minimal LCD setup with GFX plane and waits for one
|
|
|
|
* vertical sync irq before disabling the setup and continuing with
|
|
|
|
* the context restore. The physical outputs are gated during the
|
|
|
|
* operation. This workaround requires that gamma table's LOADMODE
|
|
|
|
* is set to 0x2 in DISPC_CONTROL1 register.
|
|
|
|
*
|
|
|
|
* For details see:
|
|
|
|
* OMAP543x Multimedia Device Silicon Revision 2.0 Silicon Errata
|
|
|
|
* Literature Number: SWPZ037E
|
|
|
|
* Or some other relevant errata document for the DSS IP version.
|
|
|
|
*/
|
|
|
|
|
|
|
|
static const struct dispc_errata_i734_data {
|
2016-09-22 18:07:04 +07:00
|
|
|
struct videomode vm;
|
2016-06-07 19:09:16 +07:00
|
|
|
struct omap_overlay_info ovli;
|
|
|
|
struct omap_overlay_manager_info mgri;
|
|
|
|
struct dss_lcd_mgr_config lcd_conf;
|
|
|
|
} i734 = {
|
2016-09-22 18:07:04 +07:00
|
|
|
.vm = {
|
2016-09-22 18:06:47 +07:00
|
|
|
.hactive = 8, .vactive = 1,
|
2016-06-07 19:09:16 +07:00
|
|
|
.pixelclock = 16000000,
|
2016-09-22 18:06:50 +07:00
|
|
|
.hsync_len = 8, .hfront_porch = 4, .hback_porch = 4,
|
2016-09-22 18:06:53 +07:00
|
|
|
.vsync_len = 1, .vfront_porch = 1, .vback_porch = 1,
|
2016-09-22 18:06:57 +07:00
|
|
|
|
2016-09-22 18:06:58 +07:00
|
|
|
.flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW |
|
2016-09-22 18:07:01 +07:00
|
|
|
DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_SYNC_POSEDGE |
|
|
|
|
DISPLAY_FLAGS_PIXDATA_POSEDGE,
|
2016-06-07 19:09:16 +07:00
|
|
|
},
|
|
|
|
.ovli = {
|
|
|
|
.screen_width = 1,
|
|
|
|
.width = 1, .height = 1,
|
|
|
|
.color_mode = OMAP_DSS_COLOR_RGB24U,
|
|
|
|
.rotation = OMAP_DSS_ROT_0,
|
2017-05-03 18:14:27 +07:00
|
|
|
.rotation_type = OMAP_DSS_ROT_NONE,
|
2016-06-07 19:09:16 +07:00
|
|
|
.mirror = 0,
|
|
|
|
.pos_x = 0, .pos_y = 0,
|
|
|
|
.out_width = 0, .out_height = 0,
|
|
|
|
.global_alpha = 0xff,
|
|
|
|
.pre_mult_alpha = 0,
|
|
|
|
.zorder = 0,
|
|
|
|
},
|
|
|
|
.mgri = {
|
|
|
|
.default_color = 0,
|
|
|
|
.trans_enabled = false,
|
|
|
|
.partial_alpha_enabled = false,
|
|
|
|
.cpr_enable = false,
|
|
|
|
},
|
|
|
|
.lcd_conf = {
|
|
|
|
.io_pad_mode = DSS_IO_PAD_MODE_BYPASS,
|
|
|
|
.stallmode = false,
|
|
|
|
.fifohandcheck = false,
|
|
|
|
.clock_info = {
|
|
|
|
.lck_div = 1,
|
|
|
|
.pck_div = 2,
|
|
|
|
},
|
|
|
|
.video_port_width = 24,
|
|
|
|
.lcden_sig_polarity = 0,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct i734_buf {
|
|
|
|
size_t size;
|
|
|
|
dma_addr_t paddr;
|
|
|
|
void *vaddr;
|
|
|
|
} i734_buf;
|
|
|
|
|
|
|
|
static int dispc_errata_i734_wa_init(void)
|
|
|
|
{
|
|
|
|
if (!dispc.feat->has_gamma_i734_bug)
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
i734_buf.size = i734.ovli.width * i734.ovli.height *
|
|
|
|
color_mode_to_bpp(i734.ovli.color_mode) / 8;
|
|
|
|
|
|
|
|
i734_buf.vaddr = dma_alloc_writecombine(&dispc.pdev->dev, i734_buf.size,
|
|
|
|
&i734_buf.paddr, GFP_KERNEL);
|
|
|
|
if (!i734_buf.vaddr) {
|
|
|
|
dev_err(&dispc.pdev->dev, "%s: dma_alloc_writecombine failed",
|
|
|
|
__func__);
|
|
|
|
return -ENOMEM;
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void dispc_errata_i734_wa_fini(void)
|
|
|
|
{
|
|
|
|
if (!dispc.feat->has_gamma_i734_bug)
|
|
|
|
return;
|
|
|
|
|
|
|
|
dma_free_writecombine(&dispc.pdev->dev, i734_buf.size, i734_buf.vaddr,
|
|
|
|
i734_buf.paddr);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void dispc_errata_i734_wa(void)
|
|
|
|
{
|
|
|
|
u32 framedone_irq = dispc_mgr_get_framedone_irq(OMAP_DSS_CHANNEL_LCD);
|
|
|
|
struct omap_overlay_info ovli;
|
|
|
|
struct dss_lcd_mgr_config lcd_conf;
|
|
|
|
u32 gatestate;
|
|
|
|
unsigned int count;
|
|
|
|
|
|
|
|
if (!dispc.feat->has_gamma_i734_bug)
|
|
|
|
return;
|
|
|
|
|
|
|
|
gatestate = REG_GET(DISPC_CONFIG, 8, 4);
|
|
|
|
|
|
|
|
ovli = i734.ovli;
|
|
|
|
ovli.paddr = i734_buf.paddr;
|
|
|
|
lcd_conf = i734.lcd_conf;
|
|
|
|
|
|
|
|
/* Gate all LCD1 outputs */
|
|
|
|
REG_FLD_MOD(DISPC_CONFIG, 0x1f, 8, 4);
|
|
|
|
|
|
|
|
/* Setup and enable GFX plane */
|
2017-02-17 17:30:07 +07:00
|
|
|
dispc_ovl_setup(OMAP_DSS_GFX, &ovli, &i734.vm, false,
|
|
|
|
OMAP_DSS_CHANNEL_LCD);
|
2016-06-07 19:09:16 +07:00
|
|
|
dispc_ovl_enable(OMAP_DSS_GFX, true);
|
|
|
|
|
|
|
|
/* Set up and enable display manager for LCD1 */
|
|
|
|
dispc_mgr_setup(OMAP_DSS_CHANNEL_LCD, &i734.mgri);
|
|
|
|
dispc_calc_clock_rates(dss_get_dispc_clk_rate(),
|
|
|
|
&lcd_conf.clock_info);
|
|
|
|
dispc_mgr_set_lcd_config(OMAP_DSS_CHANNEL_LCD, &lcd_conf);
|
2016-09-22 18:07:04 +07:00
|
|
|
dispc_mgr_set_timings(OMAP_DSS_CHANNEL_LCD, &i734.vm);
|
2016-06-07 19:09:16 +07:00
|
|
|
|
|
|
|
dispc_clear_irqstatus(framedone_irq);
|
|
|
|
|
|
|
|
/* Enable and shut the channel to produce just one frame */
|
|
|
|
dispc_mgr_enable(OMAP_DSS_CHANNEL_LCD, true);
|
|
|
|
dispc_mgr_enable(OMAP_DSS_CHANNEL_LCD, false);
|
|
|
|
|
|
|
|
/* Busy wait for framedone. We can't fiddle with irq handlers
|
|
|
|
* in PM resume. Typically the loop runs less than 5 times and
|
|
|
|
* waits less than a micro second.
|
|
|
|
*/
|
|
|
|
count = 0;
|
|
|
|
while (!(dispc_read_irqstatus() & framedone_irq)) {
|
|
|
|
if (count++ > 10000) {
|
|
|
|
dev_err(&dispc.pdev->dev, "%s: framedone timeout\n",
|
|
|
|
__func__);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
dispc_ovl_enable(OMAP_DSS_GFX, false);
|
|
|
|
|
|
|
|
/* Clear all irq bits before continuing */
|
|
|
|
dispc_clear_irqstatus(0xffffffff);
|
|
|
|
|
|
|
|
/* Restore the original state to LCD1 output gates */
|
|
|
|
REG_FLD_MOD(DISPC_CONFIG, gatestate, 8, 4);
|
|
|
|
}
|
|
|
|
|
2015-11-06 00:44:38 +07:00
|
|
|
static const struct dispc_ops dispc_ops = {
|
|
|
|
.read_irqstatus = dispc_read_irqstatus,
|
|
|
|
.clear_irqstatus = dispc_clear_irqstatus,
|
|
|
|
.write_irqenable = dispc_write_irqenable,
|
|
|
|
|
|
|
|
.request_irq = dispc_request_irq,
|
|
|
|
.free_irq = dispc_free_irq,
|
|
|
|
|
|
|
|
.runtime_get = dispc_runtime_get,
|
|
|
|
.runtime_put = dispc_runtime_put,
|
|
|
|
|
|
|
|
.get_num_ovls = dispc_get_num_ovls,
|
|
|
|
.get_num_mgrs = dispc_get_num_mgrs,
|
|
|
|
|
|
|
|
.mgr_enable = dispc_mgr_enable,
|
|
|
|
.mgr_is_enabled = dispc_mgr_is_enabled,
|
|
|
|
.mgr_get_vsync_irq = dispc_mgr_get_vsync_irq,
|
|
|
|
.mgr_get_framedone_irq = dispc_mgr_get_framedone_irq,
|
|
|
|
.mgr_get_sync_lost_irq = dispc_mgr_get_sync_lost_irq,
|
|
|
|
.mgr_go_busy = dispc_mgr_go_busy,
|
|
|
|
.mgr_go = dispc_mgr_go,
|
|
|
|
.mgr_set_lcd_config = dispc_mgr_set_lcd_config,
|
|
|
|
.mgr_set_timings = dispc_mgr_set_timings,
|
|
|
|
.mgr_setup = dispc_mgr_setup,
|
|
|
|
.mgr_get_supported_outputs = dispc_mgr_get_supported_outputs,
|
|
|
|
.mgr_gamma_size = dispc_mgr_gamma_size,
|
|
|
|
.mgr_set_gamma = dispc_mgr_set_gamma,
|
|
|
|
|
|
|
|
.ovl_enable = dispc_ovl_enable,
|
|
|
|
.ovl_setup = dispc_ovl_setup,
|
|
|
|
.ovl_get_color_modes = dispc_ovl_get_color_modes,
|
|
|
|
};
|
|
|
|
|
2011-01-24 13:22:00 +07:00
|
|
|
/* DISPC HW IP initialisation */
|
OMAPDSS: componentize omapdss
omapdss kernel module contains drivers for multiple devices, one for
each DSS submodule. The probing we have at the moment is a mess, and
doesn't give us proper deferred probing nor ensure that all the devices
are probed before omapfb/omapdrm start using omapdss.
This patch solves the mess by using the component system for DSS
submodules.
The changes to all DSS submodules (dispc, dpi, dsi, hdmi4/5, rfbi, sdi,
venc) are the same: probe & remove functions are changed to bind &
unbind, and new probe & remove functions are added which call
component_add/del.
The dss_core driver (dss.c) acts as a component master. Adding and
matching the components is simple: all dss device's child devices are
added as components.
However, we do have some dependencies between the drivers. The order in
which they should be probed is reflected by the list in core.c
(dss_output_drv_reg_funcs). The drivers are registered in that order,
which causes the components to be added in that order, which makes the
components to be bound in that order. This feels a bit fragile, and we
probably should improve the code to manage binds in random order.
However, for now, this works fine.
Signed-off-by: Tomi Valkeinen <tomi.valkeinen@ti.com>
Acked-by: Laurent Pinchart <laurent.pinchart@ideasonboard.com>
2015-06-04 19:22:23 +07:00
|
|
|
static int dispc_bind(struct device *dev, struct device *master, void *data)
|
2011-01-24 13:22:00 +07:00
|
|
|
{
|
OMAPDSS: componentize omapdss
omapdss kernel module contains drivers for multiple devices, one for
each DSS submodule. The probing we have at the moment is a mess, and
doesn't give us proper deferred probing nor ensure that all the devices
are probed before omapfb/omapdrm start using omapdss.
This patch solves the mess by using the component system for DSS
submodules.
The changes to all DSS submodules (dispc, dpi, dsi, hdmi4/5, rfbi, sdi,
venc) are the same: probe & remove functions are changed to bind &
unbind, and new probe & remove functions are added which call
component_add/del.
The dss_core driver (dss.c) acts as a component master. Adding and
matching the components is simple: all dss device's child devices are
added as components.
However, we do have some dependencies between the drivers. The order in
which they should be probed is reflected by the list in core.c
(dss_output_drv_reg_funcs). The drivers are registered in that order,
which causes the components to be added in that order, which makes the
components to be bound in that order. This feels a bit fragile, and we
probably should improve the code to manage binds in random order.
However, for now, this works fine.
Signed-off-by: Tomi Valkeinen <tomi.valkeinen@ti.com>
Acked-by: Laurent Pinchart <laurent.pinchart@ideasonboard.com>
2015-06-04 19:22:23 +07:00
|
|
|
struct platform_device *pdev = to_platform_device(dev);
|
2011-01-24 13:22:00 +07:00
|
|
|
u32 rev;
|
2011-02-23 15:41:03 +07:00
|
|
|
int r = 0;
|
2011-01-24 13:22:04 +07:00
|
|
|
struct resource *dispc_mem;
|
2014-09-06 02:15:03 +07:00
|
|
|
struct device_node *np = pdev->dev.of_node;
|
2011-01-24 13:22:04 +07:00
|
|
|
|
2011-01-24 13:22:00 +07:00
|
|
|
dispc.pdev = pdev;
|
|
|
|
|
2014-11-10 17:23:00 +07:00
|
|
|
spin_lock_init(&dispc.control_lock);
|
|
|
|
|
2012-09-28 16:54:03 +07:00
|
|
|
r = dispc_init_features(dispc.pdev);
|
2012-07-03 13:56:51 +07:00
|
|
|
if (r)
|
|
|
|
return r;
|
|
|
|
|
2016-06-07 19:09:16 +07:00
|
|
|
r = dispc_errata_i734_wa_init();
|
|
|
|
if (r)
|
|
|
|
return r;
|
|
|
|
|
2011-01-24 13:22:04 +07:00
|
|
|
dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
|
2017-05-07 04:29:09 +07:00
|
|
|
dispc.base = devm_ioremap_resource(&pdev->dev, dispc_mem);
|
|
|
|
if (IS_ERR(dispc.base))
|
|
|
|
return PTR_ERR(dispc.base);
|
2012-01-25 18:31:04 +07:00
|
|
|
|
2011-02-23 15:41:03 +07:00
|
|
|
dispc.irq = platform_get_irq(dispc.pdev, 0);
|
|
|
|
if (dispc.irq < 0) {
|
|
|
|
DSSERR("platform_get_irq failed\n");
|
2012-01-25 18:31:04 +07:00
|
|
|
return -ENODEV;
|
2011-02-23 15:41:03 +07:00
|
|
|
}
|
|
|
|
|
2014-09-06 02:15:03 +07:00
|
|
|
if (np && of_property_read_bool(np, "syscon-pol")) {
|
|
|
|
dispc.syscon_pol = syscon_regmap_lookup_by_phandle(np, "syscon-pol");
|
|
|
|
if (IS_ERR(dispc.syscon_pol)) {
|
|
|
|
dev_err(&pdev->dev, "failed to get syscon-pol regmap\n");
|
|
|
|
return PTR_ERR(dispc.syscon_pol);
|
|
|
|
}
|
|
|
|
|
|
|
|
if (of_property_read_u32_index(np, "syscon-pol", 1,
|
|
|
|
&dispc.syscon_pol_offset)) {
|
|
|
|
dev_err(&pdev->dev, "failed to get syscon-pol offset\n");
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2016-06-07 19:09:15 +07:00
|
|
|
r = dispc_init_gamma_tables();
|
|
|
|
if (r)
|
|
|
|
return r;
|
|
|
|
|
2011-05-27 14:52:19 +07:00
|
|
|
pm_runtime_enable(&pdev->dev);
|
|
|
|
|
|
|
|
r = dispc_runtime_get();
|
|
|
|
if (r)
|
|
|
|
goto err_runtime_get;
|
2011-01-24 13:22:00 +07:00
|
|
|
|
|
|
|
_omap_dispc_initial_config();
|
|
|
|
|
|
|
|
rev = dispc_read_reg(DISPC_REVISION);
|
2011-01-24 13:22:03 +07:00
|
|
|
dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
|
2011-01-24 13:22:00 +07:00
|
|
|
FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
|
|
|
|
|
2011-05-27 14:52:19 +07:00
|
|
|
dispc_runtime_put();
|
2011-01-24 13:22:00 +07:00
|
|
|
|
2015-11-06 00:44:38 +07:00
|
|
|
dispc_set_ops(&dispc_ops);
|
|
|
|
|
2012-03-02 23:01:07 +07:00
|
|
|
dss_debugfs_create_file("dispc", dispc_dump_regs);
|
|
|
|
|
2011-01-24 13:22:00 +07:00
|
|
|
return 0;
|
2011-05-27 14:52:19 +07:00
|
|
|
|
|
|
|
err_runtime_get:
|
|
|
|
pm_runtime_disable(&pdev->dev);
|
2011-02-23 15:41:03 +07:00
|
|
|
return r;
|
2011-01-24 13:22:00 +07:00
|
|
|
}
|
|
|
|
|
OMAPDSS: componentize omapdss
omapdss kernel module contains drivers for multiple devices, one for
each DSS submodule. The probing we have at the moment is a mess, and
doesn't give us proper deferred probing nor ensure that all the devices
are probed before omapfb/omapdrm start using omapdss.
This patch solves the mess by using the component system for DSS
submodules.
The changes to all DSS submodules (dispc, dpi, dsi, hdmi4/5, rfbi, sdi,
venc) are the same: probe & remove functions are changed to bind &
unbind, and new probe & remove functions are added which call
component_add/del.
The dss_core driver (dss.c) acts as a component master. Adding and
matching the components is simple: all dss device's child devices are
added as components.
However, we do have some dependencies between the drivers. The order in
which they should be probed is reflected by the list in core.c
(dss_output_drv_reg_funcs). The drivers are registered in that order,
which causes the components to be added in that order, which makes the
components to be bound in that order. This feels a bit fragile, and we
probably should improve the code to manage binds in random order.
However, for now, this works fine.
Signed-off-by: Tomi Valkeinen <tomi.valkeinen@ti.com>
Acked-by: Laurent Pinchart <laurent.pinchart@ideasonboard.com>
2015-06-04 19:22:23 +07:00
|
|
|
static void dispc_unbind(struct device *dev, struct device *master,
|
|
|
|
void *data)
|
2011-01-24 13:22:00 +07:00
|
|
|
{
|
2015-11-06 00:44:38 +07:00
|
|
|
dispc_set_ops(NULL);
|
|
|
|
|
OMAPDSS: componentize omapdss
omapdss kernel module contains drivers for multiple devices, one for
each DSS submodule. The probing we have at the moment is a mess, and
doesn't give us proper deferred probing nor ensure that all the devices
are probed before omapfb/omapdrm start using omapdss.
This patch solves the mess by using the component system for DSS
submodules.
The changes to all DSS submodules (dispc, dpi, dsi, hdmi4/5, rfbi, sdi,
venc) are the same: probe & remove functions are changed to bind &
unbind, and new probe & remove functions are added which call
component_add/del.
The dss_core driver (dss.c) acts as a component master. Adding and
matching the components is simple: all dss device's child devices are
added as components.
However, we do have some dependencies between the drivers. The order in
which they should be probed is reflected by the list in core.c
(dss_output_drv_reg_funcs). The drivers are registered in that order,
which causes the components to be added in that order, which makes the
components to be bound in that order. This feels a bit fragile, and we
probably should improve the code to manage binds in random order.
However, for now, this works fine.
Signed-off-by: Tomi Valkeinen <tomi.valkeinen@ti.com>
Acked-by: Laurent Pinchart <laurent.pinchart@ideasonboard.com>
2015-06-04 19:22:23 +07:00
|
|
|
pm_runtime_disable(dev);
|
2016-06-07 19:09:16 +07:00
|
|
|
|
|
|
|
dispc_errata_i734_wa_fini();
|
OMAPDSS: componentize omapdss
omapdss kernel module contains drivers for multiple devices, one for
each DSS submodule. The probing we have at the moment is a mess, and
doesn't give us proper deferred probing nor ensure that all the devices
are probed before omapfb/omapdrm start using omapdss.
This patch solves the mess by using the component system for DSS
submodules.
The changes to all DSS submodules (dispc, dpi, dsi, hdmi4/5, rfbi, sdi,
venc) are the same: probe & remove functions are changed to bind &
unbind, and new probe & remove functions are added which call
component_add/del.
The dss_core driver (dss.c) acts as a component master. Adding and
matching the components is simple: all dss device's child devices are
added as components.
However, we do have some dependencies between the drivers. The order in
which they should be probed is reflected by the list in core.c
(dss_output_drv_reg_funcs). The drivers are registered in that order,
which causes the components to be added in that order, which makes the
components to be bound in that order. This feels a bit fragile, and we
probably should improve the code to manage binds in random order.
However, for now, this works fine.
Signed-off-by: Tomi Valkeinen <tomi.valkeinen@ti.com>
Acked-by: Laurent Pinchart <laurent.pinchart@ideasonboard.com>
2015-06-04 19:22:23 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
static const struct component_ops dispc_component_ops = {
|
|
|
|
.bind = dispc_bind,
|
|
|
|
.unbind = dispc_unbind,
|
|
|
|
};
|
2013-05-14 14:55:19 +07:00
|
|
|
|
OMAPDSS: componentize omapdss
omapdss kernel module contains drivers for multiple devices, one for
each DSS submodule. The probing we have at the moment is a mess, and
doesn't give us proper deferred probing nor ensure that all the devices
are probed before omapfb/omapdrm start using omapdss.
This patch solves the mess by using the component system for DSS
submodules.
The changes to all DSS submodules (dispc, dpi, dsi, hdmi4/5, rfbi, sdi,
venc) are the same: probe & remove functions are changed to bind &
unbind, and new probe & remove functions are added which call
component_add/del.
The dss_core driver (dss.c) acts as a component master. Adding and
matching the components is simple: all dss device's child devices are
added as components.
However, we do have some dependencies between the drivers. The order in
which they should be probed is reflected by the list in core.c
(dss_output_drv_reg_funcs). The drivers are registered in that order,
which causes the components to be added in that order, which makes the
components to be bound in that order. This feels a bit fragile, and we
probably should improve the code to manage binds in random order.
However, for now, this works fine.
Signed-off-by: Tomi Valkeinen <tomi.valkeinen@ti.com>
Acked-by: Laurent Pinchart <laurent.pinchart@ideasonboard.com>
2015-06-04 19:22:23 +07:00
|
|
|
static int dispc_probe(struct platform_device *pdev)
|
|
|
|
{
|
|
|
|
return component_add(&pdev->dev, &dispc_component_ops);
|
|
|
|
}
|
|
|
|
|
|
|
|
static int dispc_remove(struct platform_device *pdev)
|
|
|
|
{
|
|
|
|
component_del(&pdev->dev, &dispc_component_ops);
|
2011-01-24 13:22:00 +07:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2011-05-27 14:52:19 +07:00
|
|
|
static int dispc_runtime_suspend(struct device *dev)
|
|
|
|
{
|
OMAPDSS: fix shared irq handlers
DSS uses shared irq handlers for DISPC and DSI, because on OMAP3, the
DISPC and DSI share the same irq line.
However, the irq handlers presume that the hardware is enabled, which,
in theory, may not be the case with shared irq handlers. So if an
interrupt happens while the DISPC/DSI is off, the kernel will halt as
the irq handler tries to access the DISPC/DSI registers.
In practice that should never happen, as both DSI and DISPC are in the
same power domain. So if there's an IRQ for one of them, the other is
also enabled. However, if CONFIG_DEBUG_SHIRQ is enabled, the kernel will
generate a spurious IRQ, which then causes the problem.
This patch adds an is_enabled field for both DISPC and DSI, which is
used to track if the HW is enabled. For DISPC the code is slightly more
complex, as the users of DISPC can register the interrupt handler, and
we want to hide the is_enabled handling from the users of DISPC.
Signed-off-by: Tomi Valkeinen <tomi.valkeinen@ti.com>
2014-04-11 17:49:55 +07:00
|
|
|
dispc.is_enabled = false;
|
|
|
|
/* ensure the dispc_irq_handler sees the is_enabled value */
|
|
|
|
smp_wmb();
|
|
|
|
/* wait for current handler to finish before turning the DISPC off */
|
|
|
|
synchronize_irq(dispc.irq);
|
|
|
|
|
2011-05-27 14:52:19 +07:00
|
|
|
dispc_save_context();
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int dispc_runtime_resume(struct device *dev)
|
|
|
|
{
|
2014-02-14 14:37:09 +07:00
|
|
|
/*
|
|
|
|
* The reset value for load mode is 0 (OMAP_DSS_LOAD_CLUT_AND_FRAME)
|
|
|
|
* but we always initialize it to 2 (OMAP_DSS_LOAD_FRAME_ONLY) in
|
|
|
|
* _omap_dispc_initial_config(). We can thus use it to detect if
|
|
|
|
* we have lost register context.
|
|
|
|
*/
|
OMAPDSS: fix shared irq handlers
DSS uses shared irq handlers for DISPC and DSI, because on OMAP3, the
DISPC and DSI share the same irq line.
However, the irq handlers presume that the hardware is enabled, which,
in theory, may not be the case with shared irq handlers. So if an
interrupt happens while the DISPC/DSI is off, the kernel will halt as
the irq handler tries to access the DISPC/DSI registers.
In practice that should never happen, as both DSI and DISPC are in the
same power domain. So if there's an IRQ for one of them, the other is
also enabled. However, if CONFIG_DEBUG_SHIRQ is enabled, the kernel will
generate a spurious IRQ, which then causes the problem.
This patch adds an is_enabled field for both DISPC and DSI, which is
used to track if the HW is enabled. For DISPC the code is slightly more
complex, as the users of DISPC can register the interrupt handler, and
we want to hide the is_enabled handling from the users of DISPC.
Signed-off-by: Tomi Valkeinen <tomi.valkeinen@ti.com>
2014-04-11 17:49:55 +07:00
|
|
|
if (REG_GET(DISPC_CONFIG, 2, 1) != OMAP_DSS_LOAD_FRAME_ONLY) {
|
|
|
|
_omap_dispc_initial_config();
|
2014-02-14 14:37:09 +07:00
|
|
|
|
2016-06-07 19:09:16 +07:00
|
|
|
dispc_errata_i734_wa();
|
|
|
|
|
OMAPDSS: fix shared irq handlers
DSS uses shared irq handlers for DISPC and DSI, because on OMAP3, the
DISPC and DSI share the same irq line.
However, the irq handlers presume that the hardware is enabled, which,
in theory, may not be the case with shared irq handlers. So if an
interrupt happens while the DISPC/DSI is off, the kernel will halt as
the irq handler tries to access the DISPC/DSI registers.
In practice that should never happen, as both DSI and DISPC are in the
same power domain. So if there's an IRQ for one of them, the other is
also enabled. However, if CONFIG_DEBUG_SHIRQ is enabled, the kernel will
generate a spurious IRQ, which then causes the problem.
This patch adds an is_enabled field for both DISPC and DSI, which is
used to track if the HW is enabled. For DISPC the code is slightly more
complex, as the users of DISPC can register the interrupt handler, and
we want to hide the is_enabled handling from the users of DISPC.
Signed-off-by: Tomi Valkeinen <tomi.valkeinen@ti.com>
2014-04-11 17:49:55 +07:00
|
|
|
dispc_restore_context();
|
2016-06-07 19:09:15 +07:00
|
|
|
|
|
|
|
dispc_restore_gamma_tables();
|
OMAPDSS: fix shared irq handlers
DSS uses shared irq handlers for DISPC and DSI, because on OMAP3, the
DISPC and DSI share the same irq line.
However, the irq handlers presume that the hardware is enabled, which,
in theory, may not be the case with shared irq handlers. So if an
interrupt happens while the DISPC/DSI is off, the kernel will halt as
the irq handler tries to access the DISPC/DSI registers.
In practice that should never happen, as both DSI and DISPC are in the
same power domain. So if there's an IRQ for one of them, the other is
also enabled. However, if CONFIG_DEBUG_SHIRQ is enabled, the kernel will
generate a spurious IRQ, which then causes the problem.
This patch adds an is_enabled field for both DISPC and DSI, which is
used to track if the HW is enabled. For DISPC the code is slightly more
complex, as the users of DISPC can register the interrupt handler, and
we want to hide the is_enabled handling from the users of DISPC.
Signed-off-by: Tomi Valkeinen <tomi.valkeinen@ti.com>
2014-04-11 17:49:55 +07:00
|
|
|
}
|
2013-11-21 21:01:40 +07:00
|
|
|
|
OMAPDSS: fix shared irq handlers
DSS uses shared irq handlers for DISPC and DSI, because on OMAP3, the
DISPC and DSI share the same irq line.
However, the irq handlers presume that the hardware is enabled, which,
in theory, may not be the case with shared irq handlers. So if an
interrupt happens while the DISPC/DSI is off, the kernel will halt as
the irq handler tries to access the DISPC/DSI registers.
In practice that should never happen, as both DSI and DISPC are in the
same power domain. So if there's an IRQ for one of them, the other is
also enabled. However, if CONFIG_DEBUG_SHIRQ is enabled, the kernel will
generate a spurious IRQ, which then causes the problem.
This patch adds an is_enabled field for both DISPC and DSI, which is
used to track if the HW is enabled. For DISPC the code is slightly more
complex, as the users of DISPC can register the interrupt handler, and
we want to hide the is_enabled handling from the users of DISPC.
Signed-off-by: Tomi Valkeinen <tomi.valkeinen@ti.com>
2014-04-11 17:49:55 +07:00
|
|
|
dispc.is_enabled = true;
|
|
|
|
/* ensure the dispc_irq_handler sees the is_enabled value */
|
|
|
|
smp_wmb();
|
2011-05-27 14:52:19 +07:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static const struct dev_pm_ops dispc_pm_ops = {
|
|
|
|
.runtime_suspend = dispc_runtime_suspend,
|
|
|
|
.runtime_resume = dispc_runtime_resume,
|
|
|
|
};
|
|
|
|
|
2013-12-17 16:54:02 +07:00
|
|
|
static const struct of_device_id dispc_of_match[] = {
|
|
|
|
{ .compatible = "ti,omap2-dispc", },
|
|
|
|
{ .compatible = "ti,omap3-dispc", },
|
|
|
|
{ .compatible = "ti,omap4-dispc", },
|
2014-04-16 17:16:43 +07:00
|
|
|
{ .compatible = "ti,omap5-dispc", },
|
2014-12-31 16:25:48 +07:00
|
|
|
{ .compatible = "ti,dra7-dispc", },
|
2013-12-17 16:54:02 +07:00
|
|
|
{},
|
|
|
|
};
|
|
|
|
|
2011-01-24 13:22:00 +07:00
|
|
|
static struct platform_driver omap_dispchw_driver = {
|
OMAPDSS: componentize omapdss
omapdss kernel module contains drivers for multiple devices, one for
each DSS submodule. The probing we have at the moment is a mess, and
doesn't give us proper deferred probing nor ensure that all the devices
are probed before omapfb/omapdrm start using omapdss.
This patch solves the mess by using the component system for DSS
submodules.
The changes to all DSS submodules (dispc, dpi, dsi, hdmi4/5, rfbi, sdi,
venc) are the same: probe & remove functions are changed to bind &
unbind, and new probe & remove functions are added which call
component_add/del.
The dss_core driver (dss.c) acts as a component master. Adding and
matching the components is simple: all dss device's child devices are
added as components.
However, we do have some dependencies between the drivers. The order in
which they should be probed is reflected by the list in core.c
(dss_output_drv_reg_funcs). The drivers are registered in that order,
which causes the components to be added in that order, which makes the
components to be bound in that order. This feels a bit fragile, and we
probably should improve the code to manage binds in random order.
However, for now, this works fine.
Signed-off-by: Tomi Valkeinen <tomi.valkeinen@ti.com>
Acked-by: Laurent Pinchart <laurent.pinchart@ideasonboard.com>
2015-06-04 19:22:23 +07:00
|
|
|
.probe = dispc_probe,
|
|
|
|
.remove = dispc_remove,
|
2011-01-24 13:22:00 +07:00
|
|
|
.driver = {
|
|
|
|
.name = "omapdss_dispc",
|
2011-05-27 14:52:19 +07:00
|
|
|
.pm = &dispc_pm_ops,
|
2013-12-17 16:54:02 +07:00
|
|
|
.of_match_table = dispc_of_match,
|
2014-10-16 13:54:25 +07:00
|
|
|
.suppress_bind_attrs = true,
|
2011-01-24 13:22:00 +07:00
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2012-02-17 22:41:13 +07:00
|
|
|
int __init dispc_init_platform_driver(void)
|
2011-01-24 13:22:00 +07:00
|
|
|
{
|
OMAPDSS: componentize omapdss
omapdss kernel module contains drivers for multiple devices, one for
each DSS submodule. The probing we have at the moment is a mess, and
doesn't give us proper deferred probing nor ensure that all the devices
are probed before omapfb/omapdrm start using omapdss.
This patch solves the mess by using the component system for DSS
submodules.
The changes to all DSS submodules (dispc, dpi, dsi, hdmi4/5, rfbi, sdi,
venc) are the same: probe & remove functions are changed to bind &
unbind, and new probe & remove functions are added which call
component_add/del.
The dss_core driver (dss.c) acts as a component master. Adding and
matching the components is simple: all dss device's child devices are
added as components.
However, we do have some dependencies between the drivers. The order in
which they should be probed is reflected by the list in core.c
(dss_output_drv_reg_funcs). The drivers are registered in that order,
which causes the components to be added in that order, which makes the
components to be bound in that order. This feels a bit fragile, and we
probably should improve the code to manage binds in random order.
However, for now, this works fine.
Signed-off-by: Tomi Valkeinen <tomi.valkeinen@ti.com>
Acked-by: Laurent Pinchart <laurent.pinchart@ideasonboard.com>
2015-06-04 19:22:23 +07:00
|
|
|
return platform_driver_register(&omap_dispchw_driver);
|
2011-01-24 13:22:00 +07:00
|
|
|
}
|
|
|
|
|
2015-06-04 18:12:16 +07:00
|
|
|
void dispc_uninit_platform_driver(void)
|
2011-01-24 13:22:00 +07:00
|
|
|
{
|
2012-02-23 20:32:37 +07:00
|
|
|
platform_driver_unregister(&omap_dispchw_driver);
|
2011-01-24 13:22:00 +07:00
|
|
|
}
|