2015-04-21 03:51:00 +07:00
|
|
|
/*
|
|
|
|
* Copyright 2008 Advanced Micro Devices, Inc.
|
|
|
|
* Copyright 2008 Red Hat Inc.
|
|
|
|
* Copyright 2009 Jerome Glisse.
|
|
|
|
*
|
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a
|
|
|
|
* copy of this software and associated documentation files (the "Software"),
|
|
|
|
* to deal in the Software without restriction, including without limitation
|
|
|
|
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
|
|
|
* and/or sell copies of the Software, and to permit persons to whom the
|
|
|
|
* Software is furnished to do so, subject to the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice shall be included in
|
|
|
|
* all copies or substantial portions of the Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
|
|
* THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
|
|
|
|
* OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
|
|
|
|
* ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
|
|
|
|
* OTHER DEALINGS IN THE SOFTWARE.
|
|
|
|
*
|
|
|
|
* Authors: Dave Airlie
|
|
|
|
* Alex Deucher
|
|
|
|
* Jerome Glisse
|
|
|
|
*/
|
|
|
|
#ifndef __AMDGPU_H__
|
|
|
|
#define __AMDGPU_H__
|
|
|
|
|
2018-07-18 21:34:49 +07:00
|
|
|
#include "amdgpu_ctx.h"
|
|
|
|
|
2015-04-21 03:51:00 +07:00
|
|
|
#include <linux/atomic.h>
|
|
|
|
#include <linux/wait.h>
|
|
|
|
#include <linux/list.h>
|
|
|
|
#include <linux/kref.h>
|
2017-03-30 19:03:59 +07:00
|
|
|
#include <linux/rbtree.h>
|
2015-04-21 03:51:00 +07:00
|
|
|
#include <linux/hashtable.h>
|
2016-10-25 19:00:45 +07:00
|
|
|
#include <linux/dma-fence.h>
|
2015-04-21 03:51:00 +07:00
|
|
|
|
2017-04-24 11:50:21 +07:00
|
|
|
#include <drm/ttm/ttm_bo_api.h>
|
|
|
|
#include <drm/ttm/ttm_bo_driver.h>
|
|
|
|
#include <drm/ttm/ttm_placement.h>
|
|
|
|
#include <drm/ttm/ttm_module.h>
|
|
|
|
#include <drm/ttm/ttm_execbuf_util.h>
|
2015-04-21 03:51:00 +07:00
|
|
|
|
2015-07-29 01:20:03 +07:00
|
|
|
#include <drm/drmP.h>
|
2015-04-21 03:51:00 +07:00
|
|
|
#include <drm/drm_gem.h>
|
2015-04-24 16:37:30 +07:00
|
|
|
#include <drm/amdgpu_drm.h>
|
2017-12-06 23:49:39 +07:00
|
|
|
#include <drm/gpu_scheduler.h>
|
2015-04-21 03:51:00 +07:00
|
|
|
|
2017-02-02 12:38:22 +07:00
|
|
|
#include <kgd_kfd_interface.h>
|
2017-09-29 14:58:19 +07:00
|
|
|
#include "dm_pp_interface.h"
|
|
|
|
#include "kgd_pp_interface.h"
|
2017-02-02 12:38:22 +07:00
|
|
|
|
2015-05-23 01:39:35 +07:00
|
|
|
#include "amd_shared.h"
|
2015-04-21 03:51:00 +07:00
|
|
|
#include "amdgpu_mode.h"
|
|
|
|
#include "amdgpu_ih.h"
|
|
|
|
#include "amdgpu_irq.h"
|
|
|
|
#include "amdgpu_ucode.h"
|
2016-08-02 10:32:41 +07:00
|
|
|
#include "amdgpu_ttm.h"
|
2017-03-04 06:37:23 +07:00
|
|
|
#include "amdgpu_psp.h"
|
2015-04-21 03:51:00 +07:00
|
|
|
#include "amdgpu_gds.h"
|
2016-09-28 17:36:44 +07:00
|
|
|
#include "amdgpu_sync.h"
|
2016-09-28 20:33:18 +07:00
|
|
|
#include "amdgpu_ring.h"
|
2016-09-28 20:41:50 +07:00
|
|
|
#include "amdgpu_vm.h"
|
2016-10-07 22:40:09 +07:00
|
|
|
#include "amdgpu_dpm.h"
|
2015-09-23 04:05:20 +07:00
|
|
|
#include "amdgpu_acp.h"
|
2017-01-02 22:07:33 +07:00
|
|
|
#include "amdgpu_uvd.h"
|
2017-01-10 23:02:58 +07:00
|
|
|
#include "amdgpu_vce.h"
|
2017-05-12 03:27:33 +07:00
|
|
|
#include "amdgpu_vcn.h"
|
2017-09-13 01:29:07 +07:00
|
|
|
#include "amdgpu_mn.h"
|
2018-01-12 20:52:22 +07:00
|
|
|
#include "amdgpu_gmc.h"
|
2018-08-02 15:12:39 +07:00
|
|
|
#include "amdgpu_gfx.h"
|
2018-08-02 16:23:33 +07:00
|
|
|
#include "amdgpu_sdma.h"
|
2017-09-13 02:58:20 +07:00
|
|
|
#include "amdgpu_dm.h"
|
2016-09-19 11:13:58 +07:00
|
|
|
#include "amdgpu_virt.h"
|
2017-07-07 03:02:41 +07:00
|
|
|
#include "amdgpu_gart.h"
|
2017-12-15 03:23:14 +07:00
|
|
|
#include "amdgpu_debugfs.h"
|
2018-07-13 14:50:08 +07:00
|
|
|
#include "amdgpu_job.h"
|
2018-07-30 18:27:09 +07:00
|
|
|
#include "amdgpu_bo_list.h"
|
2018-08-13 23:41:35 +07:00
|
|
|
#include "amdgpu_gem.h"
|
2017-09-29 14:58:19 +07:00
|
|
|
|
2015-04-21 03:51:00 +07:00
|
|
|
/*
|
|
|
|
* Modules parameters.
|
|
|
|
*/
|
|
|
|
extern int amdgpu_modeset;
|
|
|
|
extern int amdgpu_vram_limit;
|
2017-06-28 09:33:17 +07:00
|
|
|
extern int amdgpu_vis_vram_limit;
|
2017-08-21 22:58:25 +07:00
|
|
|
extern int amdgpu_gart_size;
|
2017-07-07 18:17:45 +07:00
|
|
|
extern int amdgpu_gtt_size;
|
2016-08-18 04:49:27 +07:00
|
|
|
extern int amdgpu_moverate;
|
2015-04-21 03:51:00 +07:00
|
|
|
extern int amdgpu_benchmarking;
|
|
|
|
extern int amdgpu_testing;
|
|
|
|
extern int amdgpu_audio;
|
|
|
|
extern int amdgpu_disp_priority;
|
|
|
|
extern int amdgpu_hw_i2c;
|
|
|
|
extern int amdgpu_pcie_gen2;
|
|
|
|
extern int amdgpu_msi;
|
|
|
|
extern int amdgpu_lockup_timeout;
|
|
|
|
extern int amdgpu_dpm;
|
2016-11-01 14:35:38 +07:00
|
|
|
extern int amdgpu_fw_load_type;
|
2015-04-21 03:51:00 +07:00
|
|
|
extern int amdgpu_aspm;
|
|
|
|
extern int amdgpu_runtime_pm;
|
2017-09-19 13:36:08 +07:00
|
|
|
extern uint amdgpu_ip_block_mask;
|
2015-04-21 03:51:00 +07:00
|
|
|
extern int amdgpu_bapm;
|
|
|
|
extern int amdgpu_deep_color;
|
|
|
|
extern int amdgpu_vm_size;
|
|
|
|
extern int amdgpu_vm_block_size;
|
2017-08-15 15:05:59 +07:00
|
|
|
extern int amdgpu_vm_fragment_size;
|
2015-09-28 17:31:26 +07:00
|
|
|
extern int amdgpu_vm_fault_stop;
|
2015-09-10 19:00:35 +07:00
|
|
|
extern int amdgpu_vm_debug;
|
2017-06-09 22:26:57 +07:00
|
|
|
extern int amdgpu_vm_update_mode;
|
2017-09-13 02:58:20 +07:00
|
|
|
extern int amdgpu_dc;
|
2015-07-30 15:36:58 +07:00
|
|
|
extern int amdgpu_sched_jobs;
|
2015-07-30 15:44:05 +07:00
|
|
|
extern int amdgpu_sched_hw_submission;
|
2017-09-19 13:36:08 +07:00
|
|
|
extern uint amdgpu_pcie_gen_cap;
|
|
|
|
extern uint amdgpu_pcie_lane_cap;
|
|
|
|
extern uint amdgpu_cg_mask;
|
|
|
|
extern uint amdgpu_pg_mask;
|
|
|
|
extern uint amdgpu_sdma_phase_quantum;
|
2016-06-18 00:31:33 +07:00
|
|
|
extern char *amdgpu_disable_cu;
|
2016-08-10 15:01:25 +07:00
|
|
|
extern char *amdgpu_virtual_display;
|
2017-09-19 13:36:08 +07:00
|
|
|
extern uint amdgpu_pp_feature_mask;
|
2016-08-24 20:51:49 +07:00
|
|
|
extern int amdgpu_vram_page_split;
|
2017-03-28 23:52:08 +07:00
|
|
|
extern int amdgpu_ngg;
|
|
|
|
extern int amdgpu_prim_buf_per_se;
|
|
|
|
extern int amdgpu_pos_buf_per_se;
|
|
|
|
extern int amdgpu_cntl_sb_buf_per_se;
|
|
|
|
extern int amdgpu_param_buf_per_se;
|
drm/amdgpu/SRIOV:implement guilty job TDR for(V2)
1,TDR will kickout guilty job if it hang exceed the threshold
of the given one from kernel paramter "job_hang_limit", that
way a bad command stream will not infinitly cause GPU hang.
by default this threshold is 1 so a job will be kicked out
after it hang.
2,if a job timeout TDR routine will not reset all sched/ring,
instead if will only reset on the givn one which is indicated
by @job of amdgpu_sriov_gpu_reset, that way we don't need to
reset and recover each sched/ring if we already know which job
cause GPU hang.
3,unblock sriov_gpu_reset for AI family.
V2:
1:put kickout guilty job after sched parked.
2:since parking scheduler prior to kickout already occupies a
while, we can do last check on the in question job before
doing hw_reset.
TODO:
1:when a job is considered as guilty, we should mark some flag
in its fence status flag, and let UMD side aware that this
fence signaling is not due to job complete but job hang.
2:if gpu reset cause all video memory lost, we need introduce
a new policy to implement TDR, like drop all jobs not yet
signaled, and all IOCTL on this device will return ERROR
DEVICE_LOST.
this will be implemented later.
Signed-off-by: Monk Liu <Monk.Liu@amd.com>
Reviewed-by: Christian König <christian.koenig@amd.com>
Signed-off-by: Alex Deucher <alexander.deucher@amd.com>
2017-05-11 12:36:44 +07:00
|
|
|
extern int amdgpu_job_hang_limit;
|
2017-05-26 13:40:36 +07:00
|
|
|
extern int amdgpu_lbpw;
|
2017-09-26 23:22:46 +07:00
|
|
|
extern int amdgpu_compute_multipipe;
|
2017-12-13 02:09:30 +07:00
|
|
|
extern int amdgpu_gpu_recovery;
|
2018-02-02 05:37:50 +07:00
|
|
|
extern int amdgpu_emu_mode;
|
2018-04-13 15:13:41 +07:00
|
|
|
extern uint amdgpu_smu_memory_pool_size;
|
2015-04-21 03:51:00 +07:00
|
|
|
|
2017-06-05 16:53:55 +07:00
|
|
|
#ifdef CONFIG_DRM_AMDGPU_SI
|
|
|
|
extern int amdgpu_si_support;
|
|
|
|
#endif
|
2017-06-05 16:43:27 +07:00
|
|
|
#ifdef CONFIG_DRM_AMDGPU_CIK
|
|
|
|
extern int amdgpu_cik_support;
|
|
|
|
#endif
|
2015-04-21 03:51:00 +07:00
|
|
|
|
2018-04-19 03:15:52 +07:00
|
|
|
#define AMDGPU_SG_THRESHOLD (256*1024*1024)
|
2017-04-21 15:40:00 +07:00
|
|
|
#define AMDGPU_DEFAULT_GTT_SIZE_MB 3072ULL /* 3GB by default */
|
2015-07-21 14:53:04 +07:00
|
|
|
#define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS 3000
|
2015-04-21 03:51:00 +07:00
|
|
|
#define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */
|
|
|
|
#define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2)
|
|
|
|
/* AMDGPU_IB_POOL_SIZE must be a power of 2 */
|
|
|
|
#define AMDGPU_IB_POOL_SIZE 16
|
|
|
|
#define AMDGPU_DEBUGFS_MAX_COMPONENTS 32
|
|
|
|
#define AMDGPUFB_CONN_LIMIT 4
|
2016-09-24 03:23:41 +07:00
|
|
|
#define AMDGPU_BIOS_NUM_SCRATCH 16
|
2015-04-21 03:51:00 +07:00
|
|
|
|
|
|
|
/* hard reset data */
|
|
|
|
#define AMDGPU_ASIC_RESET_DATA 0x39d5e86b
|
|
|
|
|
|
|
|
/* reset flags */
|
|
|
|
#define AMDGPU_RESET_GFX (1 << 0)
|
|
|
|
#define AMDGPU_RESET_COMPUTE (1 << 1)
|
|
|
|
#define AMDGPU_RESET_DMA (1 << 2)
|
|
|
|
#define AMDGPU_RESET_CP (1 << 3)
|
|
|
|
#define AMDGPU_RESET_GRBM (1 << 4)
|
|
|
|
#define AMDGPU_RESET_DMA1 (1 << 5)
|
|
|
|
#define AMDGPU_RESET_RLC (1 << 6)
|
|
|
|
#define AMDGPU_RESET_SEM (1 << 7)
|
|
|
|
#define AMDGPU_RESET_IH (1 << 8)
|
|
|
|
#define AMDGPU_RESET_VMC (1 << 9)
|
|
|
|
#define AMDGPU_RESET_MC (1 << 10)
|
|
|
|
#define AMDGPU_RESET_DISPLAY (1 << 11)
|
|
|
|
#define AMDGPU_RESET_UVD (1 << 12)
|
|
|
|
#define AMDGPU_RESET_VCE (1 << 13)
|
|
|
|
#define AMDGPU_RESET_VCE1 (1 << 14)
|
|
|
|
|
|
|
|
/* max cursor sizes (in pixels) */
|
|
|
|
#define CIK_CURSOR_WIDTH 128
|
|
|
|
#define CIK_CURSOR_HEIGHT 128
|
|
|
|
|
|
|
|
struct amdgpu_device;
|
|
|
|
struct amdgpu_ib;
|
|
|
|
struct amdgpu_cs_parser;
|
2015-08-18 14:16:40 +07:00
|
|
|
struct amdgpu_job;
|
2015-04-21 03:51:00 +07:00
|
|
|
struct amdgpu_irq_src;
|
2015-08-17 09:48:26 +07:00
|
|
|
struct amdgpu_fpriv;
|
2017-09-06 21:15:28 +07:00
|
|
|
struct amdgpu_bo_va_mapping;
|
2018-06-26 08:09:04 +07:00
|
|
|
struct amdgpu_atif;
|
2015-04-21 03:51:00 +07:00
|
|
|
|
|
|
|
enum amdgpu_cp_irq {
|
|
|
|
AMDGPU_CP_IRQ_GFX_EOP = 0,
|
|
|
|
AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
|
|
|
|
AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
|
|
|
|
AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
|
|
|
|
AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
|
|
|
|
AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
|
|
|
|
AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
|
|
|
|
AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
|
|
|
|
AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
|
|
|
|
|
|
|
|
AMDGPU_CP_IRQ_LAST
|
|
|
|
};
|
|
|
|
|
|
|
|
enum amdgpu_thermal_irq {
|
|
|
|
AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
|
|
|
|
AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
|
|
|
|
|
|
|
|
AMDGPU_THERMAL_IRQ_LAST
|
|
|
|
};
|
|
|
|
|
2016-12-23 14:00:01 +07:00
|
|
|
enum amdgpu_kiq_irq {
|
|
|
|
AMDGPU_CP_KIQ_IRQ_DRIVER0 = 0,
|
|
|
|
AMDGPU_CP_KIQ_IRQ_LAST
|
|
|
|
};
|
|
|
|
|
2018-03-29 01:42:45 +07:00
|
|
|
int amdgpu_device_ip_set_clockgating_state(void *dev,
|
2017-12-16 04:18:00 +07:00
|
|
|
enum amd_ip_block_type block_type,
|
|
|
|
enum amd_clockgating_state state);
|
2018-03-29 01:42:45 +07:00
|
|
|
int amdgpu_device_ip_set_powergating_state(void *dev,
|
2017-12-16 04:18:00 +07:00
|
|
|
enum amd_ip_block_type block_type,
|
|
|
|
enum amd_powergating_state state);
|
|
|
|
void amdgpu_device_ip_get_clockgating_state(struct amdgpu_device *adev,
|
|
|
|
u32 *flags);
|
|
|
|
int amdgpu_device_ip_wait_for_idle(struct amdgpu_device *adev,
|
|
|
|
enum amd_ip_block_type block_type);
|
|
|
|
bool amdgpu_device_ip_is_idle(struct amdgpu_device *adev,
|
|
|
|
enum amd_ip_block_type block_type);
|
2015-04-21 03:51:00 +07:00
|
|
|
|
2016-10-14 04:41:13 +07:00
|
|
|
#define AMDGPU_MAX_IP_NUM 16
|
|
|
|
|
|
|
|
struct amdgpu_ip_block_status {
|
|
|
|
bool valid;
|
|
|
|
bool sw;
|
|
|
|
bool hw;
|
|
|
|
bool late_initialized;
|
|
|
|
bool hang;
|
|
|
|
};
|
|
|
|
|
2015-04-21 03:51:00 +07:00
|
|
|
struct amdgpu_ip_block_version {
|
2016-10-14 04:41:13 +07:00
|
|
|
const enum amd_ip_block_type type;
|
|
|
|
const u32 major;
|
|
|
|
const u32 minor;
|
|
|
|
const u32 rev;
|
2015-05-23 01:39:35 +07:00
|
|
|
const struct amd_ip_funcs *funcs;
|
2015-04-21 03:51:00 +07:00
|
|
|
};
|
|
|
|
|
2016-10-14 04:41:13 +07:00
|
|
|
struct amdgpu_ip_block {
|
|
|
|
struct amdgpu_ip_block_status status;
|
|
|
|
const struct amdgpu_ip_block_version *version;
|
|
|
|
};
|
|
|
|
|
2017-12-16 04:18:00 +07:00
|
|
|
int amdgpu_device_ip_block_version_cmp(struct amdgpu_device *adev,
|
|
|
|
enum amd_ip_block_type type,
|
|
|
|
u32 major, u32 minor);
|
2015-04-21 03:51:00 +07:00
|
|
|
|
2017-12-16 04:18:00 +07:00
|
|
|
struct amdgpu_ip_block *
|
|
|
|
amdgpu_device_ip_get_ip_block(struct amdgpu_device *adev,
|
|
|
|
enum amd_ip_block_type type);
|
2016-10-14 04:41:13 +07:00
|
|
|
|
2017-12-16 04:18:00 +07:00
|
|
|
int amdgpu_device_ip_block_add(struct amdgpu_device *adev,
|
|
|
|
const struct amdgpu_ip_block_version *ip_block_version);
|
2015-04-21 03:51:00 +07:00
|
|
|
|
|
|
|
/*
|
|
|
|
* BIOS.
|
|
|
|
*/
|
|
|
|
bool amdgpu_get_bios(struct amdgpu_device *adev);
|
|
|
|
bool amdgpu_read_bios(struct amdgpu_device *adev);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Clocks
|
|
|
|
*/
|
|
|
|
|
|
|
|
#define AMDGPU_MAX_PPLL 3
|
|
|
|
|
|
|
|
struct amdgpu_clock {
|
|
|
|
struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
|
|
|
|
struct amdgpu_pll spll;
|
|
|
|
struct amdgpu_pll mpll;
|
|
|
|
/* 10 Khz units */
|
|
|
|
uint32_t default_mclk;
|
|
|
|
uint32_t default_sclk;
|
|
|
|
uint32_t default_dispclk;
|
|
|
|
uint32_t current_dispclk;
|
|
|
|
uint32_t dp_extclk;
|
|
|
|
uint32_t max_pixel_clock;
|
|
|
|
};
|
|
|
|
|
|
|
|
/* sub-allocation manager, it has to be protected by another lock.
|
|
|
|
* By conception this is an helper for other part of the driver
|
|
|
|
* like the indirect buffer or semaphore, which both have their
|
|
|
|
* locking.
|
|
|
|
*
|
|
|
|
* Principe is simple, we keep a list of sub allocation in offset
|
|
|
|
* order (first entry has offset == 0, last entry has the highest
|
|
|
|
* offset).
|
|
|
|
*
|
|
|
|
* When allocating new object we first check if there is room at
|
|
|
|
* the end total_size - (last_object_offset + last_object_size) >=
|
|
|
|
* alloc_size. If so we allocate new object there.
|
|
|
|
*
|
|
|
|
* When there is not enough room at the end, we start waiting for
|
|
|
|
* each sub object until we reach object_offset+object_size >=
|
|
|
|
* alloc_size, this object then become the sub object we return.
|
|
|
|
*
|
|
|
|
* Alignment can't be bigger than page size.
|
|
|
|
*
|
|
|
|
* Hole are not considered for allocation to keep things simple.
|
|
|
|
* Assumption is that there won't be hole (all object on same
|
|
|
|
* alignment).
|
|
|
|
*/
|
2016-03-11 20:50:08 +07:00
|
|
|
|
|
|
|
#define AMDGPU_SA_NUM_FENCE_LISTS 32
|
|
|
|
|
2015-04-21 03:51:00 +07:00
|
|
|
struct amdgpu_sa_manager {
|
|
|
|
wait_queue_head_t wq;
|
|
|
|
struct amdgpu_bo *bo;
|
|
|
|
struct list_head *hole;
|
2016-03-11 20:50:08 +07:00
|
|
|
struct list_head flist[AMDGPU_SA_NUM_FENCE_LISTS];
|
2015-04-21 03:51:00 +07:00
|
|
|
struct list_head olist;
|
|
|
|
unsigned size;
|
|
|
|
uint64_t gpu_addr;
|
|
|
|
void *cpu_ptr;
|
|
|
|
uint32_t domain;
|
|
|
|
uint32_t align;
|
|
|
|
};
|
|
|
|
|
|
|
|
/* sub-allocation buffer */
|
|
|
|
struct amdgpu_sa_bo {
|
|
|
|
struct list_head olist;
|
|
|
|
struct list_head flist;
|
|
|
|
struct amdgpu_sa_manager *manager;
|
|
|
|
unsigned soffset;
|
|
|
|
unsigned eoffset;
|
2016-10-25 19:00:45 +07:00
|
|
|
struct dma_fence *fence;
|
2015-04-21 03:51:00 +07:00
|
|
|
};
|
|
|
|
|
2016-05-12 12:27:28 +07:00
|
|
|
int amdgpu_fence_slab_init(void);
|
|
|
|
void amdgpu_fence_slab_fini(void);
|
2015-04-21 03:51:00 +07:00
|
|
|
|
|
|
|
/*
|
|
|
|
* GPU doorbell structures, functions & helpers
|
|
|
|
*/
|
|
|
|
typedef enum _AMDGPU_DOORBELL_ASSIGNMENT
|
|
|
|
{
|
|
|
|
AMDGPU_DOORBELL_KIQ = 0x000,
|
|
|
|
AMDGPU_DOORBELL_HIQ = 0x001,
|
|
|
|
AMDGPU_DOORBELL_DIQ = 0x002,
|
|
|
|
AMDGPU_DOORBELL_MEC_RING0 = 0x010,
|
|
|
|
AMDGPU_DOORBELL_MEC_RING1 = 0x011,
|
|
|
|
AMDGPU_DOORBELL_MEC_RING2 = 0x012,
|
|
|
|
AMDGPU_DOORBELL_MEC_RING3 = 0x013,
|
|
|
|
AMDGPU_DOORBELL_MEC_RING4 = 0x014,
|
|
|
|
AMDGPU_DOORBELL_MEC_RING5 = 0x015,
|
|
|
|
AMDGPU_DOORBELL_MEC_RING6 = 0x016,
|
|
|
|
AMDGPU_DOORBELL_MEC_RING7 = 0x017,
|
|
|
|
AMDGPU_DOORBELL_GFX_RING0 = 0x020,
|
|
|
|
AMDGPU_DOORBELL_sDMA_ENGINE0 = 0x1E0,
|
|
|
|
AMDGPU_DOORBELL_sDMA_ENGINE1 = 0x1E1,
|
|
|
|
AMDGPU_DOORBELL_IH = 0x1E8,
|
|
|
|
AMDGPU_DOORBELL_MAX_ASSIGNMENT = 0x3FF,
|
|
|
|
AMDGPU_DOORBELL_INVALID = 0xFFFF
|
|
|
|
} AMDGPU_DOORBELL_ASSIGNMENT;
|
|
|
|
|
|
|
|
struct amdgpu_doorbell {
|
|
|
|
/* doorbell mmio */
|
|
|
|
resource_size_t base;
|
|
|
|
resource_size_t size;
|
|
|
|
u32 __iomem *ptr;
|
|
|
|
u32 num_doorbells; /* Number of doorbells actually reserved for amdgpu. */
|
|
|
|
};
|
|
|
|
|
2016-03-18 14:41:42 +07:00
|
|
|
/*
|
|
|
|
* 64bit doorbell, offset are in QWORD, occupy 2KB doorbell space
|
|
|
|
*/
|
|
|
|
typedef enum _AMDGPU_DOORBELL64_ASSIGNMENT
|
|
|
|
{
|
|
|
|
/*
|
|
|
|
* All compute related doorbells: kiq, hiq, diq, traditional compute queue, user queue, should locate in
|
|
|
|
* a continues range so that programming CP_MEC_DOORBELL_RANGE_LOWER/UPPER can cover this range.
|
|
|
|
* Compute related doorbells are allocated from 0x00 to 0x8a
|
|
|
|
*/
|
|
|
|
|
|
|
|
|
|
|
|
/* kernel scheduling */
|
|
|
|
AMDGPU_DOORBELL64_KIQ = 0x00,
|
|
|
|
|
|
|
|
/* HSA interface queue and debug queue */
|
|
|
|
AMDGPU_DOORBELL64_HIQ = 0x01,
|
|
|
|
AMDGPU_DOORBELL64_DIQ = 0x02,
|
|
|
|
|
|
|
|
/* Compute engines */
|
|
|
|
AMDGPU_DOORBELL64_MEC_RING0 = 0x03,
|
|
|
|
AMDGPU_DOORBELL64_MEC_RING1 = 0x04,
|
|
|
|
AMDGPU_DOORBELL64_MEC_RING2 = 0x05,
|
|
|
|
AMDGPU_DOORBELL64_MEC_RING3 = 0x06,
|
|
|
|
AMDGPU_DOORBELL64_MEC_RING4 = 0x07,
|
|
|
|
AMDGPU_DOORBELL64_MEC_RING5 = 0x08,
|
|
|
|
AMDGPU_DOORBELL64_MEC_RING6 = 0x09,
|
|
|
|
AMDGPU_DOORBELL64_MEC_RING7 = 0x0a,
|
|
|
|
|
|
|
|
/* User queue doorbell range (128 doorbells) */
|
|
|
|
AMDGPU_DOORBELL64_USERQUEUE_START = 0x0b,
|
|
|
|
AMDGPU_DOORBELL64_USERQUEUE_END = 0x8a,
|
|
|
|
|
|
|
|
/* Graphics engine */
|
|
|
|
AMDGPU_DOORBELL64_GFX_RING0 = 0x8b,
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Other graphics doorbells can be allocated here: from 0x8c to 0xef
|
|
|
|
* Graphics voltage island aperture 1
|
|
|
|
* default non-graphics QWORD index is 0xF0 - 0xFF inclusive
|
|
|
|
*/
|
|
|
|
|
|
|
|
/* sDMA engines */
|
|
|
|
AMDGPU_DOORBELL64_sDMA_ENGINE0 = 0xF0,
|
|
|
|
AMDGPU_DOORBELL64_sDMA_HI_PRI_ENGINE0 = 0xF1,
|
|
|
|
AMDGPU_DOORBELL64_sDMA_ENGINE1 = 0xF2,
|
|
|
|
AMDGPU_DOORBELL64_sDMA_HI_PRI_ENGINE1 = 0xF3,
|
|
|
|
|
|
|
|
/* Interrupt handler */
|
|
|
|
AMDGPU_DOORBELL64_IH = 0xF4, /* For legacy interrupt ring buffer */
|
|
|
|
AMDGPU_DOORBELL64_IH_RING1 = 0xF5, /* For page migration request log */
|
|
|
|
AMDGPU_DOORBELL64_IH_RING2 = 0xF6, /* For page migration translation/invalidation log */
|
|
|
|
|
2016-12-30 15:18:56 +07:00
|
|
|
/* VCN engine use 32 bits doorbell */
|
|
|
|
AMDGPU_DOORBELL64_VCN0_1 = 0xF8, /* lower 32 bits for VNC0 and upper 32 bits for VNC1 */
|
|
|
|
AMDGPU_DOORBELL64_VCN2_3 = 0xF9,
|
|
|
|
AMDGPU_DOORBELL64_VCN4_5 = 0xFA,
|
|
|
|
AMDGPU_DOORBELL64_VCN6_7 = 0xFB,
|
|
|
|
|
|
|
|
/* overlap the doorbell assignment with VCN as they are mutually exclusive
|
|
|
|
* VCE engine's doorbell is 32 bit and two VCE ring share one QWORD
|
|
|
|
*/
|
2017-06-12 09:57:43 +07:00
|
|
|
AMDGPU_DOORBELL64_UVD_RING0_1 = 0xF8,
|
|
|
|
AMDGPU_DOORBELL64_UVD_RING2_3 = 0xF9,
|
|
|
|
AMDGPU_DOORBELL64_UVD_RING4_5 = 0xFA,
|
|
|
|
AMDGPU_DOORBELL64_UVD_RING6_7 = 0xFB,
|
|
|
|
|
|
|
|
AMDGPU_DOORBELL64_VCE_RING0_1 = 0xFC,
|
|
|
|
AMDGPU_DOORBELL64_VCE_RING2_3 = 0xFD,
|
|
|
|
AMDGPU_DOORBELL64_VCE_RING4_5 = 0xFE,
|
|
|
|
AMDGPU_DOORBELL64_VCE_RING6_7 = 0xFF,
|
2016-03-18 14:41:42 +07:00
|
|
|
|
|
|
|
AMDGPU_DOORBELL64_MAX_ASSIGNMENT = 0xFF,
|
|
|
|
AMDGPU_DOORBELL64_INVALID = 0xFFFF
|
|
|
|
} AMDGPU_DOORBELL64_ASSIGNMENT;
|
|
|
|
|
2015-04-21 03:51:00 +07:00
|
|
|
/*
|
|
|
|
* IRQS.
|
|
|
|
*/
|
|
|
|
|
|
|
|
struct amdgpu_flip_work {
|
2016-08-04 10:39:37 +07:00
|
|
|
struct delayed_work flip_work;
|
2015-04-21 03:51:00 +07:00
|
|
|
struct work_struct unpin_work;
|
|
|
|
struct amdgpu_device *adev;
|
|
|
|
int crtc_id;
|
2016-08-04 10:39:37 +07:00
|
|
|
u32 target_vblank;
|
2015-04-21 03:51:00 +07:00
|
|
|
uint64_t base;
|
|
|
|
struct drm_pending_vblank_event *event;
|
2016-09-15 20:06:50 +07:00
|
|
|
struct amdgpu_bo *old_abo;
|
2016-10-25 19:00:45 +07:00
|
|
|
struct dma_fence *excl;
|
2015-08-11 22:29:52 +07:00
|
|
|
unsigned shared_count;
|
2016-10-25 19:00:45 +07:00
|
|
|
struct dma_fence **shared;
|
|
|
|
struct dma_fence_cb cb;
|
2016-05-06 03:03:57 +07:00
|
|
|
bool async;
|
2015-04-21 03:51:00 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
|
|
|
|
/*
|
|
|
|
* CP & rings.
|
|
|
|
*/
|
|
|
|
|
|
|
|
struct amdgpu_ib {
|
|
|
|
struct amdgpu_sa_bo *sa_bo;
|
|
|
|
uint32_t length_dw;
|
|
|
|
uint64_t gpu_addr;
|
|
|
|
uint32_t *ptr;
|
2015-05-11 22:41:41 +07:00
|
|
|
uint32_t flags;
|
2015-04-21 03:51:00 +07:00
|
|
|
};
|
|
|
|
|
2017-12-06 23:49:39 +07:00
|
|
|
extern const struct drm_sched_backend_ops amdgpu_sched_ops;
|
2015-07-21 12:45:14 +07:00
|
|
|
|
2015-04-21 03:51:00 +07:00
|
|
|
/*
|
|
|
|
* file private structure
|
|
|
|
*/
|
|
|
|
|
|
|
|
struct amdgpu_fpriv {
|
|
|
|
struct amdgpu_vm vm;
|
2017-01-16 12:59:01 +07:00
|
|
|
struct amdgpu_bo_va *prt_va;
|
2017-07-31 20:32:40 +07:00
|
|
|
struct amdgpu_bo_va *csa_va;
|
2015-04-21 03:51:00 +07:00
|
|
|
struct mutex bo_list_lock;
|
|
|
|
struct idr bo_list_handles;
|
2015-08-17 09:48:26 +07:00
|
|
|
struct amdgpu_ctx_mgr ctx_mgr;
|
2015-04-21 03:51:00 +07:00
|
|
|
};
|
|
|
|
|
2016-01-31 18:29:04 +07:00
|
|
|
int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm,
|
2015-04-21 03:51:00 +07:00
|
|
|
unsigned size, struct amdgpu_ib *ib);
|
2016-05-03 23:46:19 +07:00
|
|
|
void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib,
|
2016-10-25 19:00:45 +07:00
|
|
|
struct dma_fence *f);
|
2016-01-31 18:29:04 +07:00
|
|
|
int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs,
|
2017-01-23 15:30:38 +07:00
|
|
|
struct amdgpu_ib *ibs, struct amdgpu_job *job,
|
|
|
|
struct dma_fence **f);
|
2015-04-21 03:51:00 +07:00
|
|
|
int amdgpu_ib_pool_init(struct amdgpu_device *adev);
|
|
|
|
void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
|
|
|
|
int amdgpu_ib_ring_tests(struct amdgpu_device *adev);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* CS.
|
|
|
|
*/
|
|
|
|
struct amdgpu_cs_chunk {
|
|
|
|
uint32_t chunk_id;
|
|
|
|
uint32_t length_dw;
|
2016-05-07 03:14:00 +07:00
|
|
|
void *kdata;
|
2015-04-21 03:51:00 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
struct amdgpu_cs_parser {
|
|
|
|
struct amdgpu_device *adev;
|
|
|
|
struct drm_file *filp;
|
2015-05-11 20:34:59 +07:00
|
|
|
struct amdgpu_ctx *ctx;
|
2015-12-15 20:41:33 +07:00
|
|
|
|
2015-04-21 03:51:00 +07:00
|
|
|
/* chunks */
|
|
|
|
unsigned nchunks;
|
|
|
|
struct amdgpu_cs_chunk *chunks;
|
|
|
|
|
2016-02-03 19:44:52 +07:00
|
|
|
/* scheduler job object */
|
|
|
|
struct amdgpu_job *job;
|
2018-07-19 19:22:25 +07:00
|
|
|
struct drm_sched_entity *entity;
|
2015-04-21 03:51:00 +07:00
|
|
|
|
2015-12-15 20:41:33 +07:00
|
|
|
/* buffer objects */
|
|
|
|
struct ww_acquire_ctx ticket;
|
|
|
|
struct amdgpu_bo_list *bo_list;
|
2017-09-13 01:25:14 +07:00
|
|
|
struct amdgpu_mn *mn;
|
2015-12-15 20:41:33 +07:00
|
|
|
struct amdgpu_bo_list_entry vm_pd;
|
|
|
|
struct list_head validated;
|
2016-10-25 19:00:45 +07:00
|
|
|
struct dma_fence *fence;
|
2015-12-15 20:41:33 +07:00
|
|
|
uint64_t bytes_moved_threshold;
|
2017-06-28 09:33:18 +07:00
|
|
|
uint64_t bytes_moved_vis_threshold;
|
2015-12-15 20:41:33 +07:00
|
|
|
uint64_t bytes_moved;
|
2017-06-28 09:33:18 +07:00
|
|
|
uint64_t bytes_moved_vis;
|
2016-09-01 17:13:18 +07:00
|
|
|
struct amdgpu_bo_list_entry *evictable;
|
2015-04-21 03:51:00 +07:00
|
|
|
|
|
|
|
/* user fence */
|
2015-12-14 22:42:31 +07:00
|
|
|
struct amdgpu_bo_list_entry uf_entry;
|
2017-03-14 05:18:15 +07:00
|
|
|
|
|
|
|
unsigned num_post_dep_syncobjs;
|
|
|
|
struct drm_syncobj **post_dep_syncobjs;
|
2015-04-21 03:51:00 +07:00
|
|
|
};
|
|
|
|
|
2016-01-31 17:00:41 +07:00
|
|
|
static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p,
|
|
|
|
uint32_t ib_idx, int idx)
|
2015-04-21 03:51:00 +07:00
|
|
|
{
|
2016-02-03 19:44:52 +07:00
|
|
|
return p->job->ibs[ib_idx].ptr[idx];
|
2015-04-21 03:51:00 +07:00
|
|
|
}
|
|
|
|
|
2016-01-31 17:00:41 +07:00
|
|
|
static inline void amdgpu_set_ib_value(struct amdgpu_cs_parser *p,
|
|
|
|
uint32_t ib_idx, int idx,
|
|
|
|
uint32_t value)
|
|
|
|
{
|
2016-02-03 19:44:52 +07:00
|
|
|
p->job->ibs[ib_idx].ptr[idx] = value;
|
2016-01-31 17:00:41 +07:00
|
|
|
}
|
|
|
|
|
2015-04-21 03:51:00 +07:00
|
|
|
/*
|
|
|
|
* Writeback
|
|
|
|
*/
|
2017-12-29 16:06:41 +07:00
|
|
|
#define AMDGPU_MAX_WB 128 /* Reserve at most 128 WB slots for amdgpu-owned rings. */
|
2015-04-21 03:51:00 +07:00
|
|
|
|
|
|
|
struct amdgpu_wb {
|
|
|
|
struct amdgpu_bo *wb_obj;
|
|
|
|
volatile uint32_t *wb;
|
|
|
|
uint64_t gpu_addr;
|
|
|
|
u32 num_wb; /* Number of wb slots actually reserved for amdgpu. */
|
|
|
|
unsigned long used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
|
|
|
|
};
|
|
|
|
|
2017-12-15 04:03:43 +07:00
|
|
|
int amdgpu_device_wb_get(struct amdgpu_device *adev, u32 *wb);
|
|
|
|
void amdgpu_device_wb_free(struct amdgpu_device *adev, u32 wb);
|
2015-04-21 03:51:00 +07:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Benchmarking
|
|
|
|
*/
|
|
|
|
void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
|
|
|
|
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Testing
|
|
|
|
*/
|
|
|
|
void amdgpu_test_moves(struct amdgpu_device *adev);
|
|
|
|
|
drm/amdgpu: introduce a firmware debugfs to dump all current firmware versions
This patch implements the debugfs to dump all currect firmware
version:
root@jenkins-All-Series:/home/jenkins# cat /sys/kernel/debug/dri/0/amdgpu_firmware_info
VCE feature version: 0, firmware version: 0x34040300
UVD feature version: 0, firmware version: 0x01451000
MC feature version: 0, firmware version: 0x00000000
ME feature version: 37, firmware version: 0x00000093
PFP feature version: 37, firmware version: 0x000000da
CE feature version: 37, firmware version: 0x00000080
RLC feature version: 1, firmware version: 0x0000010e
MEC feature version: 37, firmware version: 0x0000029e
MEC2 feature version: 37, firmware version: 0x0000029e
SMC feature version: 0, firmware version: 0x013353e6
SDMA0 feature version: 31, firmware version: 0x00000036
SDMA1 feature version: 0, firmware version: 0x00000036
Suggested-by: Alex Deucher <Alexander.Deucher@amd.com>
Signed-off-by: Huang Rui <ray.huang@amd.com>
Reviewed-by: Christian König <christian.koenig@amd.com>
Signed-off-by: Alex Deucher <alexander.deucher@amd.com>
2016-06-12 14:51:09 +07:00
|
|
|
|
2015-04-21 03:51:00 +07:00
|
|
|
/*
|
|
|
|
* amdgpu smumgr functions
|
|
|
|
*/
|
|
|
|
struct amdgpu_smumgr_funcs {
|
|
|
|
int (*check_fw_load_finish)(struct amdgpu_device *adev, uint32_t fwtype);
|
|
|
|
int (*request_smu_load_fw)(struct amdgpu_device *adev);
|
|
|
|
int (*request_smu_specific_fw)(struct amdgpu_device *adev, uint32_t fwtype);
|
|
|
|
};
|
|
|
|
|
|
|
|
/*
|
|
|
|
* amdgpu smumgr
|
|
|
|
*/
|
|
|
|
struct amdgpu_smumgr {
|
|
|
|
struct amdgpu_bo *toc_buf;
|
|
|
|
struct amdgpu_bo *smu_buf;
|
|
|
|
/* asic priv smu data */
|
|
|
|
void *priv;
|
|
|
|
spinlock_t smu_lock;
|
|
|
|
/* smumgr functions */
|
|
|
|
const struct amdgpu_smumgr_funcs *smumgr_funcs;
|
|
|
|
/* ucode loading complete flag */
|
|
|
|
uint32_t fw_flags;
|
|
|
|
};
|
|
|
|
|
|
|
|
/*
|
|
|
|
* ASIC specific register table accessible by UMD
|
|
|
|
*/
|
|
|
|
struct amdgpu_allowed_register_entry {
|
|
|
|
uint32_t reg_offset;
|
|
|
|
bool grbm_indexed;
|
|
|
|
};
|
|
|
|
|
|
|
|
/*
|
|
|
|
* ASIC specific functions.
|
|
|
|
*/
|
|
|
|
struct amdgpu_asic_funcs {
|
|
|
|
bool (*read_disabled_bios)(struct amdgpu_device *adev);
|
2015-11-24 22:14:28 +07:00
|
|
|
bool (*read_bios_from_rom)(struct amdgpu_device *adev,
|
|
|
|
u8 *bios, u32 length_bytes);
|
2015-04-21 03:51:00 +07:00
|
|
|
int (*read_register)(struct amdgpu_device *adev, u32 se_num,
|
|
|
|
u32 sh_num, u32 reg_offset, u32 *value);
|
|
|
|
void (*set_vga_state)(struct amdgpu_device *adev, bool state);
|
|
|
|
int (*reset)(struct amdgpu_device *adev);
|
|
|
|
/* get the reference clock */
|
|
|
|
u32 (*get_xclk)(struct amdgpu_device *adev);
|
|
|
|
/* MM block clocks */
|
|
|
|
int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
|
|
|
|
int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
|
2016-08-01 23:42:32 +07:00
|
|
|
/* static power management */
|
|
|
|
int (*get_pcie_lanes)(struct amdgpu_device *adev);
|
|
|
|
void (*set_pcie_lanes)(struct amdgpu_device *adev, int lanes);
|
2017-03-04 05:26:10 +07:00
|
|
|
/* get config memsize register */
|
|
|
|
u32 (*get_config_memsize)(struct amdgpu_device *adev);
|
2017-09-07 05:04:51 +07:00
|
|
|
/* flush hdp write queue */
|
2018-01-19 20:17:40 +07:00
|
|
|
void (*flush_hdp)(struct amdgpu_device *adev, struct amdgpu_ring *ring);
|
2017-09-07 05:04:51 +07:00
|
|
|
/* invalidate hdp read cache */
|
2018-01-19 20:17:40 +07:00
|
|
|
void (*invalidate_hdp)(struct amdgpu_device *adev,
|
|
|
|
struct amdgpu_ring *ring);
|
2018-03-30 01:51:28 +07:00
|
|
|
/* check if the asic needs a full reset of if soft reset will work */
|
|
|
|
bool (*need_full_reset)(struct amdgpu_device *adev);
|
2015-04-21 03:51:00 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
/*
|
|
|
|
* IOCTL.
|
|
|
|
*/
|
|
|
|
int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
|
|
|
|
struct drm_file *filp);
|
|
|
|
|
|
|
|
int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
|
2017-09-13 03:42:14 +07:00
|
|
|
int amdgpu_cs_fence_to_handle_ioctl(struct drm_device *dev, void *data,
|
|
|
|
struct drm_file *filp);
|
2015-04-21 03:51:00 +07:00
|
|
|
int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
|
2016-11-05 03:16:10 +07:00
|
|
|
int amdgpu_cs_wait_fences_ioctl(struct drm_device *dev, void *data,
|
|
|
|
struct drm_file *filp);
|
2015-04-21 03:51:00 +07:00
|
|
|
|
|
|
|
/* VRAM scratch page for HDP bug, default vram page */
|
|
|
|
struct amdgpu_vram_scratch {
|
|
|
|
struct amdgpu_bo *robj;
|
|
|
|
volatile uint32_t *ptr;
|
|
|
|
u64 gpu_addr;
|
|
|
|
};
|
|
|
|
|
|
|
|
/*
|
|
|
|
* ACPI
|
|
|
|
*/
|
|
|
|
struct amdgpu_atcs_functions {
|
|
|
|
bool get_ext_state;
|
|
|
|
bool pcie_perf_req;
|
|
|
|
bool pcie_dev_rdy;
|
|
|
|
bool pcie_bus_width;
|
|
|
|
};
|
|
|
|
|
|
|
|
struct amdgpu_atcs {
|
|
|
|
struct amdgpu_atcs_functions functions;
|
|
|
|
};
|
|
|
|
|
2017-09-29 13:41:57 +07:00
|
|
|
/*
|
|
|
|
* Firmware VRAM reservation
|
|
|
|
*/
|
|
|
|
struct amdgpu_fw_vram_usage {
|
|
|
|
u64 start_offset;
|
|
|
|
u64 size;
|
|
|
|
struct amdgpu_bo *reserved_bo;
|
|
|
|
void *va;
|
|
|
|
};
|
|
|
|
|
2015-07-29 01:20:03 +07:00
|
|
|
/*
|
|
|
|
* CGS
|
|
|
|
*/
|
2016-04-12 10:25:48 +07:00
|
|
|
struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev);
|
|
|
|
void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device);
|
2015-09-23 04:05:20 +07:00
|
|
|
|
2015-04-21 03:51:00 +07:00
|
|
|
/*
|
|
|
|
* Core structure, functions and helpers.
|
|
|
|
*/
|
|
|
|
typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
|
|
|
|
typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
|
|
|
|
|
|
|
|
typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
|
|
|
|
typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
|
|
|
|
|
2017-11-29 05:01:21 +07:00
|
|
|
|
|
|
|
/*
|
|
|
|
* amdgpu nbio functions
|
|
|
|
*
|
|
|
|
*/
|
2017-12-09 01:07:58 +07:00
|
|
|
struct nbio_hdp_flush_reg {
|
|
|
|
u32 ref_and_mask_cp0;
|
|
|
|
u32 ref_and_mask_cp1;
|
|
|
|
u32 ref_and_mask_cp2;
|
|
|
|
u32 ref_and_mask_cp3;
|
|
|
|
u32 ref_and_mask_cp4;
|
|
|
|
u32 ref_and_mask_cp5;
|
|
|
|
u32 ref_and_mask_cp6;
|
|
|
|
u32 ref_and_mask_cp7;
|
|
|
|
u32 ref_and_mask_cp8;
|
|
|
|
u32 ref_and_mask_cp9;
|
|
|
|
u32 ref_and_mask_sdma0;
|
|
|
|
u32 ref_and_mask_sdma1;
|
|
|
|
};
|
2017-11-29 05:01:21 +07:00
|
|
|
|
|
|
|
struct amdgpu_nbio_funcs {
|
2017-12-09 01:07:58 +07:00
|
|
|
const struct nbio_hdp_flush_reg *hdp_flush_reg;
|
|
|
|
u32 (*get_hdp_flush_req_offset)(struct amdgpu_device *adev);
|
|
|
|
u32 (*get_hdp_flush_done_offset)(struct amdgpu_device *adev);
|
|
|
|
u32 (*get_pcie_index_offset)(struct amdgpu_device *adev);
|
|
|
|
u32 (*get_pcie_data_offset)(struct amdgpu_device *adev);
|
|
|
|
u32 (*get_rev_id)(struct amdgpu_device *adev);
|
|
|
|
void (*mc_access_enable)(struct amdgpu_device *adev, bool enable);
|
2018-01-19 20:17:40 +07:00
|
|
|
void (*hdp_flush)(struct amdgpu_device *adev, struct amdgpu_ring *ring);
|
2017-12-09 01:07:58 +07:00
|
|
|
u32 (*get_memsize)(struct amdgpu_device *adev);
|
|
|
|
void (*sdma_doorbell_range)(struct amdgpu_device *adev, int instance,
|
|
|
|
bool use_doorbell, int doorbell_index);
|
|
|
|
void (*enable_doorbell_aperture)(struct amdgpu_device *adev,
|
|
|
|
bool enable);
|
|
|
|
void (*enable_doorbell_selfring_aperture)(struct amdgpu_device *adev,
|
|
|
|
bool enable);
|
|
|
|
void (*ih_doorbell_range)(struct amdgpu_device *adev,
|
|
|
|
bool use_doorbell, int doorbell_index);
|
|
|
|
void (*update_medium_grain_clock_gating)(struct amdgpu_device *adev,
|
|
|
|
bool enable);
|
|
|
|
void (*update_medium_grain_light_sleep)(struct amdgpu_device *adev,
|
|
|
|
bool enable);
|
|
|
|
void (*get_clockgating_state)(struct amdgpu_device *adev,
|
|
|
|
u32 *flags);
|
|
|
|
void (*ih_control)(struct amdgpu_device *adev);
|
|
|
|
void (*init_registers)(struct amdgpu_device *adev);
|
|
|
|
void (*detect_hw_virt)(struct amdgpu_device *adev);
|
2017-11-29 05:01:21 +07:00
|
|
|
};
|
|
|
|
|
2018-03-23 10:37:25 +07:00
|
|
|
struct amdgpu_df_funcs {
|
|
|
|
void (*init)(struct amdgpu_device *adev);
|
|
|
|
void (*enable_broadcast_mode)(struct amdgpu_device *adev,
|
|
|
|
bool enable);
|
|
|
|
u32 (*get_fb_channel_number)(struct amdgpu_device *adev);
|
|
|
|
u32 (*get_hbm_channel_number)(struct amdgpu_device *adev);
|
|
|
|
void (*update_medium_grain_clock_gating)(struct amdgpu_device *adev,
|
|
|
|
bool enable);
|
|
|
|
void (*get_clockgating_state)(struct amdgpu_device *adev,
|
|
|
|
u32 *flags);
|
2018-05-11 02:59:31 +07:00
|
|
|
void (*enable_ecc_force_par_wr_rmw)(struct amdgpu_device *adev,
|
|
|
|
bool enable);
|
2018-03-23 10:37:25 +07:00
|
|
|
};
|
2017-11-28 01:16:35 +07:00
|
|
|
/* Define the HW IP blocks will be used in driver , add more if necessary */
|
|
|
|
enum amd_hw_ip_block_type {
|
|
|
|
GC_HWIP = 1,
|
|
|
|
HDP_HWIP,
|
|
|
|
SDMA0_HWIP,
|
|
|
|
SDMA1_HWIP,
|
|
|
|
MMHUB_HWIP,
|
|
|
|
ATHUB_HWIP,
|
|
|
|
NBIO_HWIP,
|
|
|
|
MP0_HWIP,
|
2018-04-10 11:30:59 +07:00
|
|
|
MP1_HWIP,
|
2017-11-28 01:16:35 +07:00
|
|
|
UVD_HWIP,
|
|
|
|
VCN_HWIP = UVD_HWIP,
|
|
|
|
VCE_HWIP,
|
|
|
|
DF_HWIP,
|
|
|
|
DCE_HWIP,
|
|
|
|
OSSSYS_HWIP,
|
|
|
|
SMUIO_HWIP,
|
|
|
|
PWR_HWIP,
|
|
|
|
NBIF_HWIP,
|
2018-04-10 11:30:59 +07:00
|
|
|
THM_HWIP,
|
2018-07-05 15:34:13 +07:00
|
|
|
CLK_HWIP,
|
2017-11-28 01:16:35 +07:00
|
|
|
MAX_HWIP
|
|
|
|
};
|
|
|
|
|
|
|
|
#define HWIP_MAX_INSTANCE 6
|
|
|
|
|
2017-09-29 15:07:14 +07:00
|
|
|
struct amd_powerplay {
|
|
|
|
void *pp_handle;
|
|
|
|
const struct amd_pm_funcs *pp_funcs;
|
2018-02-27 20:53:00 +07:00
|
|
|
uint32_t pp_feature;
|
2017-09-29 15:07:14 +07:00
|
|
|
};
|
|
|
|
|
2017-05-15 13:20:00 +07:00
|
|
|
#define AMDGPU_RESET_MAGIC_NUM 64
|
2015-04-21 03:51:00 +07:00
|
|
|
struct amdgpu_device {
|
|
|
|
struct device *dev;
|
|
|
|
struct drm_device *ddev;
|
|
|
|
struct pci_dev *pdev;
|
|
|
|
|
2015-09-23 04:05:20 +07:00
|
|
|
#ifdef CONFIG_DRM_AMD_ACP
|
|
|
|
struct amdgpu_acp acp;
|
|
|
|
#endif
|
|
|
|
|
2015-04-21 03:51:00 +07:00
|
|
|
/* ASIC */
|
2015-07-22 10:29:01 +07:00
|
|
|
enum amd_asic_type asic_type;
|
2015-04-21 03:51:00 +07:00
|
|
|
uint32_t family;
|
|
|
|
uint32_t rev_id;
|
|
|
|
uint32_t external_rev_id;
|
|
|
|
unsigned long flags;
|
|
|
|
int usec_timeout;
|
|
|
|
const struct amdgpu_asic_funcs *asic_funcs;
|
|
|
|
bool shutdown;
|
|
|
|
bool need_dma32;
|
2018-02-09 09:44:09 +07:00
|
|
|
bool need_swiotlb;
|
2015-04-21 03:51:00 +07:00
|
|
|
bool accel_working;
|
2016-05-03 20:54:54 +07:00
|
|
|
struct work_struct reset_work;
|
2015-04-21 03:51:00 +07:00
|
|
|
struct notifier_block acpi_nb;
|
|
|
|
struct amdgpu_i2c_chan *i2c_bus[AMDGPU_MAX_I2C_BUS];
|
|
|
|
struct amdgpu_debugfs debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
|
2016-05-03 20:54:54 +07:00
|
|
|
unsigned debugfs_count;
|
2015-04-21 03:51:00 +07:00
|
|
|
#if defined(CONFIG_DEBUG_FS)
|
2016-04-16 00:08:44 +07:00
|
|
|
struct dentry *debugfs_regs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
|
2015-04-21 03:51:00 +07:00
|
|
|
#endif
|
2018-06-26 08:09:04 +07:00
|
|
|
struct amdgpu_atif *atif;
|
2015-04-21 03:51:00 +07:00
|
|
|
struct amdgpu_atcs atcs;
|
|
|
|
struct mutex srbm_mutex;
|
|
|
|
/* GRBM index mutex. Protects concurrent access to GRBM index */
|
|
|
|
struct mutex grbm_idx_mutex;
|
|
|
|
struct dev_pm_domain vga_pm_domain;
|
|
|
|
bool have_disp_power_ref;
|
|
|
|
|
|
|
|
/* BIOS */
|
2017-02-14 04:01:58 +07:00
|
|
|
bool is_atom_fw;
|
2015-04-21 03:51:00 +07:00
|
|
|
uint8_t *bios;
|
2016-12-07 08:56:46 +07:00
|
|
|
uint32_t bios_size;
|
2017-08-08 18:48:01 +07:00
|
|
|
struct amdgpu_bo *stolen_vga_memory;
|
2016-09-24 03:23:41 +07:00
|
|
|
uint32_t bios_scratch_reg_offset;
|
2015-04-21 03:51:00 +07:00
|
|
|
uint32_t bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
|
|
|
|
|
|
|
|
/* Register/doorbell mmio */
|
|
|
|
resource_size_t rmmio_base;
|
|
|
|
resource_size_t rmmio_size;
|
|
|
|
void __iomem *rmmio;
|
|
|
|
/* protects concurrent MM_INDEX/DATA based register access */
|
|
|
|
spinlock_t mmio_idx_lock;
|
|
|
|
/* protects concurrent SMC based register access */
|
|
|
|
spinlock_t smc_idx_lock;
|
|
|
|
amdgpu_rreg_t smc_rreg;
|
|
|
|
amdgpu_wreg_t smc_wreg;
|
|
|
|
/* protects concurrent PCIE register access */
|
|
|
|
spinlock_t pcie_idx_lock;
|
|
|
|
amdgpu_rreg_t pcie_rreg;
|
|
|
|
amdgpu_wreg_t pcie_wreg;
|
2016-08-31 12:23:25 +07:00
|
|
|
amdgpu_rreg_t pciep_rreg;
|
|
|
|
amdgpu_wreg_t pciep_wreg;
|
2015-04-21 03:51:00 +07:00
|
|
|
/* protects concurrent UVD register access */
|
|
|
|
spinlock_t uvd_ctx_idx_lock;
|
|
|
|
amdgpu_rreg_t uvd_ctx_rreg;
|
|
|
|
amdgpu_wreg_t uvd_ctx_wreg;
|
|
|
|
/* protects concurrent DIDT register access */
|
|
|
|
spinlock_t didt_idx_lock;
|
|
|
|
amdgpu_rreg_t didt_rreg;
|
|
|
|
amdgpu_wreg_t didt_wreg;
|
2016-06-08 11:47:41 +07:00
|
|
|
/* protects concurrent gc_cac register access */
|
|
|
|
spinlock_t gc_cac_idx_lock;
|
|
|
|
amdgpu_rreg_t gc_cac_rreg;
|
|
|
|
amdgpu_wreg_t gc_cac_wreg;
|
2017-07-04 08:21:50 +07:00
|
|
|
/* protects concurrent se_cac register access */
|
|
|
|
spinlock_t se_cac_idx_lock;
|
|
|
|
amdgpu_rreg_t se_cac_rreg;
|
|
|
|
amdgpu_wreg_t se_cac_wreg;
|
2015-04-21 03:51:00 +07:00
|
|
|
/* protects concurrent ENDPOINT (audio) register access */
|
|
|
|
spinlock_t audio_endpt_idx_lock;
|
|
|
|
amdgpu_block_rreg_t audio_endpt_rreg;
|
|
|
|
amdgpu_block_wreg_t audio_endpt_wreg;
|
|
|
|
void __iomem *rio_mem;
|
|
|
|
resource_size_t rio_mem_size;
|
|
|
|
struct amdgpu_doorbell doorbell;
|
|
|
|
|
|
|
|
/* clock/pll info */
|
|
|
|
struct amdgpu_clock clock;
|
|
|
|
|
|
|
|
/* MC */
|
2018-01-12 20:52:22 +07:00
|
|
|
struct amdgpu_gmc gmc;
|
2015-04-21 03:51:00 +07:00
|
|
|
struct amdgpu_gart gart;
|
2018-02-22 14:35:11 +07:00
|
|
|
dma_addr_t dummy_page_addr;
|
2015-04-21 03:51:00 +07:00
|
|
|
struct amdgpu_vm_manager vm_manager;
|
2017-03-09 23:36:26 +07:00
|
|
|
struct amdgpu_vmhub vmhub[AMDGPU_MAX_VMHUBS];
|
2015-04-21 03:51:00 +07:00
|
|
|
|
|
|
|
/* memory management */
|
|
|
|
struct amdgpu_mman mman;
|
|
|
|
struct amdgpu_vram_scratch vram_scratch;
|
|
|
|
struct amdgpu_wb wb;
|
|
|
|
atomic64_t num_bytes_moved;
|
2016-06-21 21:28:14 +07:00
|
|
|
atomic64_t num_evictions;
|
2017-05-18 01:05:08 +07:00
|
|
|
atomic64_t num_vram_cpu_page_faults;
|
2015-05-06 02:13:49 +07:00
|
|
|
atomic_t gpu_reset_counter;
|
2017-05-15 15:48:27 +07:00
|
|
|
atomic_t vram_lost_counter;
|
2015-04-21 03:51:00 +07:00
|
|
|
|
2016-08-18 04:49:27 +07:00
|
|
|
/* data for buffer migration throttling */
|
|
|
|
struct {
|
|
|
|
spinlock_t lock;
|
|
|
|
s64 last_update_us;
|
|
|
|
s64 accum_us; /* accumulated microseconds */
|
2017-06-28 09:33:18 +07:00
|
|
|
s64 accum_us_vis; /* for visible VRAM */
|
2016-08-18 04:49:27 +07:00
|
|
|
u32 log2_max_MBps;
|
|
|
|
} mm_stats;
|
|
|
|
|
2015-04-21 03:51:00 +07:00
|
|
|
/* display */
|
2016-08-10 15:01:25 +07:00
|
|
|
bool enable_virtual_display;
|
2015-04-21 03:51:00 +07:00
|
|
|
struct amdgpu_mode_info mode_info;
|
2017-09-13 02:58:20 +07:00
|
|
|
/* For pre-DCE11. DCE11 and later are in "struct amdgpu_device->dm" */
|
2015-04-21 03:51:00 +07:00
|
|
|
struct work_struct hotplug_work;
|
|
|
|
struct amdgpu_irq_src crtc_irq;
|
|
|
|
struct amdgpu_irq_src pageflip_irq;
|
|
|
|
struct amdgpu_irq_src hpd_irq;
|
|
|
|
|
|
|
|
/* rings */
|
2016-06-01 20:10:02 +07:00
|
|
|
u64 fence_context;
|
2015-04-21 03:51:00 +07:00
|
|
|
unsigned num_rings;
|
|
|
|
struct amdgpu_ring *rings[AMDGPU_MAX_RINGS];
|
|
|
|
bool ib_pool_ready;
|
|
|
|
struct amdgpu_sa_manager ring_tmp_bo;
|
|
|
|
|
|
|
|
/* interrupts */
|
|
|
|
struct amdgpu_irq irq;
|
|
|
|
|
2015-12-03 05:46:21 +07:00
|
|
|
/* powerplay */
|
|
|
|
struct amd_powerplay powerplay;
|
drm/amd/powerplay: add some sysfs interfaces for powerplay.
The new sysfs interfaces:
pp_num_states: Read-only, return the number of all pp states, 0 if powerplay is not available.
pp_cur_state: Read-only, return the index number of current pp state.
pp_force_state: Read-write, to write a power state index will switch to selected state forcedly and
enable forced state mode, disable forced state mode. such as "echo >...".
pp_table: Read-write, binary output, to be used to read or write the dpm table, the maximum
file size is 4KB of page size.
pp_dpm_sclk: Read-write, reading will return a dpm levels list, to write an index number will force
powerplay to set the corresponding dpm level.
pp_dpm_mclk: same as sclk.
pp_dpm_pcie: same as sclk.
And add new setting "manual" to the existing interface power_dpm_force_performance_level.
Reviewed-by: Alex Deucher <alexander.deucher@amd.com>
Signed-off-by: Eric Huang <JinHuiEric.Huang@amd.com>
Signed-off-by: Alex Deucher <alexander.deucher@amd.com>
2015-12-12 04:24:34 +07:00
|
|
|
bool pp_force_state_enabled;
|
2015-12-03 05:46:21 +07:00
|
|
|
|
2015-04-21 03:51:00 +07:00
|
|
|
/* dpm */
|
|
|
|
struct amdgpu_pm pm;
|
|
|
|
u32 cg_flags;
|
|
|
|
u32 pg_flags;
|
|
|
|
|
|
|
|
/* amdgpu smumgr */
|
|
|
|
struct amdgpu_smumgr smu;
|
|
|
|
|
|
|
|
/* gfx */
|
|
|
|
struct amdgpu_gfx gfx;
|
|
|
|
|
|
|
|
/* sdma */
|
2015-10-09 03:30:37 +07:00
|
|
|
struct amdgpu_sdma sdma;
|
2015-04-21 03:51:00 +07:00
|
|
|
|
2017-11-21 21:08:07 +07:00
|
|
|
/* uvd */
|
|
|
|
struct amdgpu_uvd uvd;
|
|
|
|
|
|
|
|
/* vce */
|
|
|
|
struct amdgpu_vce vce;
|
|
|
|
|
|
|
|
/* vcn */
|
|
|
|
struct amdgpu_vcn vcn;
|
2015-04-21 03:51:00 +07:00
|
|
|
|
|
|
|
/* firmwares */
|
|
|
|
struct amdgpu_firmware firmware;
|
|
|
|
|
2017-03-04 06:37:23 +07:00
|
|
|
/* PSP */
|
|
|
|
struct psp_context psp;
|
|
|
|
|
2015-04-21 03:51:00 +07:00
|
|
|
/* GDS */
|
|
|
|
struct amdgpu_gds gds;
|
|
|
|
|
2017-09-13 02:58:20 +07:00
|
|
|
/* display related functionality */
|
|
|
|
struct amdgpu_display_manager dm;
|
|
|
|
|
2016-10-14 04:41:13 +07:00
|
|
|
struct amdgpu_ip_block ip_blocks[AMDGPU_MAX_IP_NUM];
|
2015-04-21 03:51:00 +07:00
|
|
|
int num_ip_blocks;
|
|
|
|
struct mutex mn_lock;
|
|
|
|
DECLARE_HASHTABLE(mn_hash, 7);
|
|
|
|
|
|
|
|
/* tracking pinned memory */
|
2018-07-11 17:00:40 +07:00
|
|
|
atomic64_t vram_pin_size;
|
|
|
|
atomic64_t visible_pin_size;
|
|
|
|
atomic64_t gart_pin_size;
|
2015-06-13 01:35:14 +07:00
|
|
|
|
|
|
|
/* amdkfd interface */
|
|
|
|
struct kfd_dev *kfd;
|
2015-07-06 12:42:58 +07:00
|
|
|
|
2017-11-28 01:16:35 +07:00
|
|
|
/* soc15 register offset based on ip, instance and segment */
|
|
|
|
uint32_t *reg_offset[MAX_HWIP][HWIP_MAX_INSTANCE];
|
|
|
|
|
2017-11-29 05:01:21 +07:00
|
|
|
const struct amdgpu_nbio_funcs *nbio_funcs;
|
2018-03-23 10:37:25 +07:00
|
|
|
const struct amdgpu_df_funcs *df_funcs;
|
2017-11-29 05:01:21 +07:00
|
|
|
|
2017-05-25 11:35:25 +07:00
|
|
|
/* delayed work_func for deferring clockgating during resume */
|
|
|
|
struct delayed_work late_init_work;
|
|
|
|
|
2017-01-10 06:06:57 +07:00
|
|
|
struct amdgpu_virt virt;
|
2017-09-29 13:41:57 +07:00
|
|
|
/* firmware VRAM reservation */
|
|
|
|
struct amdgpu_fw_vram_usage fw_vram_usage;
|
2016-08-17 10:41:30 +07:00
|
|
|
|
|
|
|
/* link all shadow bo */
|
|
|
|
struct list_head shadow_list;
|
|
|
|
struct mutex shadow_list_lock;
|
2017-03-07 04:27:55 +07:00
|
|
|
/* keep an lru list of rings by HW IP */
|
|
|
|
struct list_head ring_lru_list;
|
|
|
|
spinlock_t ring_lru_list_lock;
|
2016-08-30 15:13:10 +07:00
|
|
|
|
2017-02-10 14:59:59 +07:00
|
|
|
/* record hw reset is performed */
|
|
|
|
bool has_hw_reset;
|
2017-05-15 13:20:00 +07:00
|
|
|
u8 reset_magic[AMDGPU_RESET_MAGIC_NUM];
|
2017-02-10 14:59:59 +07:00
|
|
|
|
2017-07-04 12:11:52 +07:00
|
|
|
/* record last mm index being written through WREG32*/
|
|
|
|
unsigned long last_mm_index;
|
2017-10-17 14:11:12 +07:00
|
|
|
bool in_gpu_reset;
|
|
|
|
struct mutex lock_reset;
|
2015-04-21 03:51:00 +07:00
|
|
|
};
|
|
|
|
|
2016-09-15 19:58:48 +07:00
|
|
|
static inline struct amdgpu_device *amdgpu_ttm_adev(struct ttm_bo_device *bdev)
|
|
|
|
{
|
|
|
|
return container_of(bdev, struct amdgpu_device, mman.bdev);
|
|
|
|
}
|
|
|
|
|
2015-04-21 03:51:00 +07:00
|
|
|
int amdgpu_device_init(struct amdgpu_device *adev,
|
|
|
|
struct drm_device *ddev,
|
|
|
|
struct pci_dev *pdev,
|
|
|
|
uint32_t flags);
|
|
|
|
void amdgpu_device_fini(struct amdgpu_device *adev);
|
|
|
|
int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
|
|
|
|
|
|
|
|
uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
|
2017-01-25 14:07:40 +07:00
|
|
|
uint32_t acc_flags);
|
2015-04-21 03:51:00 +07:00
|
|
|
void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
|
2017-01-25 14:07:40 +07:00
|
|
|
uint32_t acc_flags);
|
2018-01-04 17:13:20 +07:00
|
|
|
void amdgpu_mm_wreg8(struct amdgpu_device *adev, uint32_t offset, uint8_t value);
|
|
|
|
uint8_t amdgpu_mm_rreg8(struct amdgpu_device *adev, uint32_t offset);
|
|
|
|
|
2015-04-21 03:51:00 +07:00
|
|
|
u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
|
|
|
|
void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);
|
|
|
|
|
|
|
|
u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index);
|
|
|
|
void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v);
|
2016-03-18 14:23:08 +07:00
|
|
|
u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index);
|
|
|
|
void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v);
|
2015-04-21 03:51:00 +07:00
|
|
|
|
2017-09-13 02:58:20 +07:00
|
|
|
bool amdgpu_device_asic_has_dc_support(enum amd_asic_type asic_type);
|
|
|
|
bool amdgpu_device_has_dc_support(struct amdgpu_device *adev);
|
|
|
|
|
2018-02-02 06:13:23 +07:00
|
|
|
int emu_soc_asic_init(struct amdgpu_device *adev);
|
|
|
|
|
2015-04-21 03:51:00 +07:00
|
|
|
/*
|
|
|
|
* Registers read & write functions.
|
|
|
|
*/
|
2017-01-25 14:07:40 +07:00
|
|
|
|
|
|
|
#define AMDGPU_REGS_IDX (1<<0)
|
|
|
|
#define AMDGPU_REGS_NO_KIQ (1<<1)
|
|
|
|
|
|
|
|
#define RREG32_NO_KIQ(reg) amdgpu_mm_rreg(adev, (reg), AMDGPU_REGS_NO_KIQ)
|
|
|
|
#define WREG32_NO_KIQ(reg, v) amdgpu_mm_wreg(adev, (reg), (v), AMDGPU_REGS_NO_KIQ)
|
|
|
|
|
2018-01-04 17:13:20 +07:00
|
|
|
#define RREG8(reg) amdgpu_mm_rreg8(adev, (reg))
|
|
|
|
#define WREG8(reg, v) amdgpu_mm_wreg8(adev, (reg), (v))
|
|
|
|
|
2017-01-25 14:07:40 +07:00
|
|
|
#define RREG32(reg) amdgpu_mm_rreg(adev, (reg), 0)
|
|
|
|
#define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), AMDGPU_REGS_IDX)
|
|
|
|
#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), 0))
|
|
|
|
#define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), 0)
|
|
|
|
#define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), AMDGPU_REGS_IDX)
|
2015-04-21 03:51:00 +07:00
|
|
|
#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
|
|
|
|
#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
|
|
|
|
#define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
|
|
|
|
#define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
|
2016-08-31 12:23:25 +07:00
|
|
|
#define RREG32_PCIE_PORT(reg) adev->pciep_rreg(adev, (reg))
|
|
|
|
#define WREG32_PCIE_PORT(reg, v) adev->pciep_wreg(adev, (reg), (v))
|
2015-04-21 03:51:00 +07:00
|
|
|
#define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
|
|
|
|
#define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
|
|
|
|
#define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
|
|
|
|
#define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
|
|
|
|
#define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
|
|
|
|
#define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
|
2016-06-08 11:47:41 +07:00
|
|
|
#define RREG32_GC_CAC(reg) adev->gc_cac_rreg(adev, (reg))
|
|
|
|
#define WREG32_GC_CAC(reg, v) adev->gc_cac_wreg(adev, (reg), (v))
|
2017-07-04 08:21:50 +07:00
|
|
|
#define RREG32_SE_CAC(reg) adev->se_cac_rreg(adev, (reg))
|
|
|
|
#define WREG32_SE_CAC(reg, v) adev->se_cac_wreg(adev, (reg), (v))
|
2015-04-21 03:51:00 +07:00
|
|
|
#define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
|
|
|
|
#define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
|
|
|
|
#define WREG32_P(reg, val, mask) \
|
|
|
|
do { \
|
|
|
|
uint32_t tmp_ = RREG32(reg); \
|
|
|
|
tmp_ &= (mask); \
|
|
|
|
tmp_ |= ((val) & ~(mask)); \
|
|
|
|
WREG32(reg, tmp_); \
|
|
|
|
} while (0)
|
|
|
|
#define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
|
|
|
|
#define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
|
|
|
|
#define WREG32_PLL_P(reg, val, mask) \
|
|
|
|
do { \
|
|
|
|
uint32_t tmp_ = RREG32_PLL(reg); \
|
|
|
|
tmp_ &= (mask); \
|
|
|
|
tmp_ |= ((val) & ~(mask)); \
|
|
|
|
WREG32_PLL(reg, tmp_); \
|
|
|
|
} while (0)
|
|
|
|
#define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
|
|
|
|
#define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
|
|
|
|
#define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))
|
|
|
|
|
|
|
|
#define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index))
|
|
|
|
#define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v))
|
2016-03-18 14:23:08 +07:00
|
|
|
#define RDOORBELL64(index) amdgpu_mm_rdoorbell64(adev, (index))
|
|
|
|
#define WDOORBELL64(index, v) amdgpu_mm_wdoorbell64(adev, (index), (v))
|
2015-04-21 03:51:00 +07:00
|
|
|
|
|
|
|
#define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
|
|
|
|
#define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
|
|
|
|
|
|
|
|
#define REG_SET_FIELD(orig_val, reg, field, field_val) \
|
|
|
|
(((orig_val) & ~REG_FIELD_MASK(reg, field)) | \
|
|
|
|
(REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
|
|
|
|
|
|
|
|
#define REG_GET_FIELD(value, reg, field) \
|
|
|
|
(((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
|
2016-08-09 21:13:21 +07:00
|
|
|
|
|
|
|
#define WREG32_FIELD(reg, field, val) \
|
|
|
|
WREG32(mm##reg, (RREG32(mm##reg) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
|
2015-04-21 03:51:00 +07:00
|
|
|
|
2017-04-04 20:14:13 +07:00
|
|
|
#define WREG32_FIELD_OFFSET(reg, offset, field, val) \
|
|
|
|
WREG32(mm##reg + offset, (RREG32(mm##reg + offset) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
|
|
|
|
|
2015-04-21 03:51:00 +07:00
|
|
|
/*
|
|
|
|
* BIOS helpers.
|
|
|
|
*/
|
|
|
|
#define RBIOS8(i) (adev->bios[i])
|
|
|
|
#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
|
|
|
|
#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
|
|
|
|
|
|
|
|
/*
|
|
|
|
* ASICs macro.
|
|
|
|
*/
|
|
|
|
#define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
|
|
|
|
#define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
|
|
|
|
#define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
|
|
|
|
#define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
|
|
|
|
#define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
|
2016-08-01 23:42:32 +07:00
|
|
|
#define amdgpu_get_pcie_lanes(adev) (adev)->asic_funcs->get_pcie_lanes((adev))
|
|
|
|
#define amdgpu_set_pcie_lanes(adev, l) (adev)->asic_funcs->set_pcie_lanes((adev), (l))
|
|
|
|
#define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
|
2015-04-21 03:51:00 +07:00
|
|
|
#define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
|
2015-11-24 22:14:28 +07:00
|
|
|
#define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l))
|
2015-04-21 03:51:00 +07:00
|
|
|
#define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
|
2017-03-04 05:26:10 +07:00
|
|
|
#define amdgpu_asic_get_config_memsize(adev) (adev)->asic_funcs->get_config_memsize((adev))
|
2018-01-19 20:17:40 +07:00
|
|
|
#define amdgpu_asic_flush_hdp(adev, r) (adev)->asic_funcs->flush_hdp((adev), (r))
|
|
|
|
#define amdgpu_asic_invalidate_hdp(adev, r) (adev)->asic_funcs->invalidate_hdp((adev), (r))
|
2018-03-30 01:51:28 +07:00
|
|
|
#define amdgpu_asic_need_full_reset(adev) (adev)->asic_funcs->need_full_reset((adev))
|
2015-04-21 03:51:00 +07:00
|
|
|
|
|
|
|
/* Common functions */
|
2017-12-16 04:40:49 +07:00
|
|
|
int amdgpu_device_gpu_recover(struct amdgpu_device *adev,
|
|
|
|
struct amdgpu_job* job, bool force);
|
2017-12-15 04:22:53 +07:00
|
|
|
void amdgpu_device_pci_config_reset(struct amdgpu_device *adev);
|
2017-12-16 04:22:11 +07:00
|
|
|
bool amdgpu_device_need_post(struct amdgpu_device *adev);
|
2015-07-21 15:52:10 +07:00
|
|
|
|
2017-06-28 09:33:18 +07:00
|
|
|
void amdgpu_cs_report_moved_bytes(struct amdgpu_device *adev, u64 num_bytes,
|
|
|
|
u64 num_vis_bytes);
|
2017-12-15 04:33:36 +07:00
|
|
|
void amdgpu_device_vram_location(struct amdgpu_device *adev,
|
2018-01-12 20:52:22 +07:00
|
|
|
struct amdgpu_gmc *mc, u64 base);
|
2017-12-15 04:33:36 +07:00
|
|
|
void amdgpu_device_gart_location(struct amdgpu_device *adev,
|
2018-01-12 20:52:22 +07:00
|
|
|
struct amdgpu_gmc *mc);
|
2017-02-28 16:36:43 +07:00
|
|
|
int amdgpu_device_resize_fb_bar(struct amdgpu_device *adev);
|
2017-12-15 04:20:19 +07:00
|
|
|
void amdgpu_device_program_register_sequence(struct amdgpu_device *adev,
|
2015-04-21 03:51:00 +07:00
|
|
|
const u32 *registers,
|
|
|
|
const u32 array_size);
|
|
|
|
|
|
|
|
bool amdgpu_device_is_px(struct drm_device *dev);
|
|
|
|
/* atpx handler */
|
|
|
|
#if defined(CONFIG_VGA_SWITCHEROO)
|
|
|
|
void amdgpu_register_atpx_handler(void);
|
|
|
|
void amdgpu_unregister_atpx_handler(void);
|
2016-06-02 00:08:21 +07:00
|
|
|
bool amdgpu_has_atpx_dgpu_power_cntl(void);
|
2016-06-02 20:04:01 +07:00
|
|
|
bool amdgpu_is_atpx_hybrid(void);
|
2016-09-15 01:01:41 +07:00
|
|
|
bool amdgpu_atpx_dgpu_req_power_for_displays(void);
|
2017-04-05 22:07:13 +07:00
|
|
|
bool amdgpu_has_atpx(void);
|
2015-04-21 03:51:00 +07:00
|
|
|
#else
|
|
|
|
static inline void amdgpu_register_atpx_handler(void) {}
|
|
|
|
static inline void amdgpu_unregister_atpx_handler(void) {}
|
2016-06-02 00:08:21 +07:00
|
|
|
static inline bool amdgpu_has_atpx_dgpu_power_cntl(void) { return false; }
|
2016-06-02 20:04:01 +07:00
|
|
|
static inline bool amdgpu_is_atpx_hybrid(void) { return false; }
|
2016-09-15 01:01:41 +07:00
|
|
|
static inline bool amdgpu_atpx_dgpu_req_power_for_displays(void) { return false; }
|
2017-04-05 22:07:13 +07:00
|
|
|
static inline bool amdgpu_has_atpx(void) { return false; }
|
2015-04-21 03:51:00 +07:00
|
|
|
#endif
|
|
|
|
|
2018-06-26 08:09:06 +07:00
|
|
|
#if defined(CONFIG_VGA_SWITCHEROO) && defined(CONFIG_ACPI)
|
|
|
|
void *amdgpu_atpx_get_dhandle(void);
|
|
|
|
#else
|
|
|
|
static inline void *amdgpu_atpx_get_dhandle(void) { return NULL; }
|
|
|
|
#endif
|
|
|
|
|
2015-04-21 03:51:00 +07:00
|
|
|
/*
|
|
|
|
* KMS
|
|
|
|
*/
|
|
|
|
extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
|
2016-04-10 21:29:59 +07:00
|
|
|
extern const int amdgpu_max_kms_ioctl;
|
2015-04-21 03:51:00 +07:00
|
|
|
|
|
|
|
int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags);
|
2017-01-07 00:57:31 +07:00
|
|
|
void amdgpu_driver_unload_kms(struct drm_device *dev);
|
2015-04-21 03:51:00 +07:00
|
|
|
void amdgpu_driver_lastclose_kms(struct drm_device *dev);
|
|
|
|
int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
|
|
|
|
void amdgpu_driver_postclose_kms(struct drm_device *dev,
|
|
|
|
struct drm_file *file_priv);
|
2017-12-15 04:47:40 +07:00
|
|
|
int amdgpu_device_ip_suspend(struct amdgpu_device *adev);
|
2016-08-24 00:25:49 +07:00
|
|
|
int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon);
|
|
|
|
int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon);
|
2015-09-24 23:35:31 +07:00
|
|
|
u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe);
|
|
|
|
int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe);
|
|
|
|
void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe);
|
2015-04-21 03:51:00 +07:00
|
|
|
long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
|
|
|
|
unsigned long arg);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* functions used by amdgpu_encoder.c
|
|
|
|
*/
|
|
|
|
struct amdgpu_afmt_acr {
|
|
|
|
u32 clock;
|
|
|
|
|
|
|
|
int n_32khz;
|
|
|
|
int cts_32khz;
|
|
|
|
|
|
|
|
int n_44_1khz;
|
|
|
|
int cts_44_1khz;
|
|
|
|
|
|
|
|
int n_48khz;
|
|
|
|
int cts_48khz;
|
|
|
|
|
|
|
|
};
|
|
|
|
|
|
|
|
struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
|
|
|
|
|
|
|
|
/* amdgpu_acpi.c */
|
|
|
|
#if defined(CONFIG_ACPI)
|
|
|
|
int amdgpu_acpi_init(struct amdgpu_device *adev);
|
|
|
|
void amdgpu_acpi_fini(struct amdgpu_device *adev);
|
|
|
|
bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
|
|
|
|
int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
|
|
|
|
u8 perf_req, bool advertise);
|
|
|
|
int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
|
|
|
|
#else
|
|
|
|
static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
|
|
|
|
static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
|
|
|
|
#endif
|
|
|
|
|
2017-09-06 21:15:28 +07:00
|
|
|
int amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
|
|
|
|
uint64_t addr, struct amdgpu_bo **bo,
|
|
|
|
struct amdgpu_bo_va_mapping **mapping);
|
2015-04-21 03:51:00 +07:00
|
|
|
|
2017-09-13 02:58:20 +07:00
|
|
|
#if defined(CONFIG_DRM_AMD_DC)
|
|
|
|
int amdgpu_dm_display_resume(struct amdgpu_device *adev );
|
|
|
|
#else
|
|
|
|
static inline int amdgpu_dm_display_resume(struct amdgpu_device *adev) { return 0; }
|
|
|
|
#endif
|
|
|
|
|
2015-04-21 03:51:00 +07:00
|
|
|
#include "amdgpu_object.h"
|
|
|
|
#endif
|