2017-09-13 02:58:20 +07:00
|
|
|
/*
|
|
|
|
* Copyright 2012-14 Advanced Micro Devices, Inc.
|
|
|
|
*
|
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a
|
|
|
|
* copy of this software and associated documentation files (the "Software"),
|
|
|
|
* to deal in the Software without restriction, including without limitation
|
|
|
|
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
|
|
|
* and/or sell copies of the Software, and to permit persons to whom the
|
|
|
|
* Software is furnished to do so, subject to the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice shall be included in
|
|
|
|
* all copies or substantial portions of the Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
|
|
* THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
|
|
|
|
* OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
|
|
|
|
* ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
|
|
|
|
* OTHER DEALINGS IN THE SOFTWARE.
|
|
|
|
*
|
|
|
|
* Authors: AMD
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef DC_INTERFACE_H_
|
|
|
|
#define DC_INTERFACE_H_
|
|
|
|
|
|
|
|
#include "dc_types.h"
|
|
|
|
#include "grph_object_defs.h"
|
|
|
|
#include "logger_types.h"
|
|
|
|
#include "gpio_types.h"
|
|
|
|
#include "link_service_types.h"
|
2017-07-23 07:05:20 +07:00
|
|
|
#include "grph_object_ctrl_defs.h"
|
2017-07-26 07:51:26 +07:00
|
|
|
#include <inc/hw/opp.h>
|
2017-09-13 02:58:20 +07:00
|
|
|
|
2017-08-02 02:00:25 +07:00
|
|
|
#include "inc/hw_sequencer.h"
|
2017-08-15 04:35:08 +07:00
|
|
|
#include "inc/compressor.h"
|
2017-08-02 02:00:25 +07:00
|
|
|
#include "dml/display_mode_lib.h"
|
|
|
|
|
2017-08-19 19:55:58 +07:00
|
|
|
#define DC_VER "3.1.01"
|
2017-08-02 02:00:25 +07:00
|
|
|
|
2016-12-07 00:25:52 +07:00
|
|
|
#define MAX_SURFACES 3
|
2016-12-30 03:27:12 +07:00
|
|
|
#define MAX_STREAMS 6
|
2017-09-13 02:58:20 +07:00
|
|
|
#define MAX_SINKS_PER_LINK 4
|
|
|
|
|
2017-08-02 02:00:25 +07:00
|
|
|
|
2017-09-13 02:58:20 +07:00
|
|
|
/*******************************************************************************
|
|
|
|
* Display Core Interfaces
|
|
|
|
******************************************************************************/
|
|
|
|
struct dc_caps {
|
2016-12-30 03:27:12 +07:00
|
|
|
uint32_t max_streams;
|
2017-09-13 02:58:20 +07:00
|
|
|
uint32_t max_links;
|
|
|
|
uint32_t max_audios;
|
|
|
|
uint32_t max_slave_planes;
|
2017-07-27 20:55:38 +07:00
|
|
|
uint32_t max_planes;
|
2017-09-13 02:58:20 +07:00
|
|
|
uint32_t max_downscale_ratio;
|
|
|
|
uint32_t i2c_speed_in_khz;
|
2017-02-09 10:13:52 +07:00
|
|
|
|
|
|
|
unsigned int max_cursor_size;
|
2017-09-13 02:58:20 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
|
|
|
|
struct dc_dcc_surface_param {
|
|
|
|
struct dc_size surface_size;
|
2017-06-14 21:19:57 +07:00
|
|
|
enum surface_pixel_format format;
|
2017-06-16 03:20:24 +07:00
|
|
|
enum swizzle_mode_values swizzle_mode;
|
2017-09-13 02:58:20 +07:00
|
|
|
enum dc_scan_direction scan;
|
|
|
|
};
|
|
|
|
|
|
|
|
struct dc_dcc_setting {
|
|
|
|
unsigned int max_compressed_blk_size;
|
|
|
|
unsigned int max_uncompressed_blk_size;
|
|
|
|
bool independent_64b_blks;
|
|
|
|
};
|
|
|
|
|
|
|
|
struct dc_surface_dcc_cap {
|
|
|
|
union {
|
|
|
|
struct {
|
|
|
|
struct dc_dcc_setting rgb;
|
|
|
|
} grph;
|
|
|
|
|
|
|
|
struct {
|
|
|
|
struct dc_dcc_setting luma;
|
|
|
|
struct dc_dcc_setting chroma;
|
|
|
|
} video;
|
|
|
|
};
|
2017-06-14 21:19:57 +07:00
|
|
|
|
|
|
|
bool capable;
|
|
|
|
bool const_color_support;
|
2017-09-13 02:58:20 +07:00
|
|
|
};
|
|
|
|
|
2017-04-22 02:29:55 +07:00
|
|
|
struct dc_static_screen_events {
|
|
|
|
bool cursor_update;
|
|
|
|
bool surface_update;
|
|
|
|
bool overlay_update;
|
|
|
|
};
|
|
|
|
|
2017-09-13 02:58:20 +07:00
|
|
|
/* Forward declaration*/
|
|
|
|
struct dc;
|
2017-07-27 20:24:04 +07:00
|
|
|
struct dc_plane_state;
|
2017-08-26 03:16:10 +07:00
|
|
|
struct dc_state;
|
2017-09-13 02:58:20 +07:00
|
|
|
|
|
|
|
struct dc_cap_funcs {
|
2017-06-16 03:27:42 +07:00
|
|
|
bool (*get_dcc_compression_cap)(const struct dc *dc,
|
|
|
|
const struct dc_dcc_surface_param *input,
|
|
|
|
struct dc_surface_dcc_cap *output);
|
2017-09-13 02:58:20 +07:00
|
|
|
};
|
|
|
|
|
2017-07-27 20:33:33 +07:00
|
|
|
struct dc_stream_state_funcs {
|
2017-09-13 02:58:20 +07:00
|
|
|
bool (*adjust_vmin_vmax)(struct dc *dc,
|
2017-07-27 20:33:33 +07:00
|
|
|
struct dc_stream_state **stream,
|
2017-09-13 02:58:20 +07:00
|
|
|
int num_streams,
|
|
|
|
int vmin,
|
|
|
|
int vmax);
|
2017-04-19 02:24:50 +07:00
|
|
|
bool (*get_crtc_position)(struct dc *dc,
|
2017-07-27 20:33:33 +07:00
|
|
|
struct dc_stream_state **stream,
|
2017-04-19 02:24:50 +07:00
|
|
|
int num_streams,
|
|
|
|
unsigned int *v_pos,
|
|
|
|
unsigned int *nom_v_pos);
|
|
|
|
|
2017-09-13 02:58:20 +07:00
|
|
|
bool (*set_gamut_remap)(struct dc *dc,
|
2017-07-27 20:33:33 +07:00
|
|
|
const struct dc_stream_state *stream);
|
2017-04-22 02:29:55 +07:00
|
|
|
|
2017-06-29 04:21:42 +07:00
|
|
|
bool (*program_csc_matrix)(struct dc *dc,
|
2017-07-27 20:33:33 +07:00
|
|
|
struct dc_stream_state *stream);
|
2017-06-29 04:21:42 +07:00
|
|
|
|
2017-04-22 02:29:55 +07:00
|
|
|
void (*set_static_screen_events)(struct dc *dc,
|
2017-07-27 20:33:33 +07:00
|
|
|
struct dc_stream_state **stream,
|
2017-04-22 02:29:55 +07:00
|
|
|
int num_streams,
|
|
|
|
const struct dc_static_screen_events *events);
|
2017-04-25 21:03:27 +07:00
|
|
|
|
2017-07-27 20:33:33 +07:00
|
|
|
void (*set_dither_option)(struct dc_stream_state *stream,
|
2017-04-25 21:03:27 +07:00
|
|
|
enum dc_dither_option option);
|
2017-09-13 02:58:20 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
struct link_training_settings;
|
|
|
|
|
|
|
|
struct dc_link_funcs {
|
|
|
|
void (*set_drive_settings)(struct dc *dc,
|
2017-01-04 22:22:35 +07:00
|
|
|
struct link_training_settings *lt_settings,
|
|
|
|
const struct dc_link *link);
|
2017-09-13 02:58:20 +07:00
|
|
|
void (*perform_link_training)(struct dc *dc,
|
|
|
|
struct dc_link_settings *link_setting,
|
|
|
|
bool skip_video_pattern);
|
|
|
|
void (*set_preferred_link_settings)(struct dc *dc,
|
2016-12-24 04:53:12 +07:00
|
|
|
struct dc_link_settings *link_setting,
|
2017-07-23 07:05:20 +07:00
|
|
|
struct dc_link *link);
|
2017-09-13 02:58:20 +07:00
|
|
|
void (*enable_hpd)(const struct dc_link *link);
|
|
|
|
void (*disable_hpd)(const struct dc_link *link);
|
|
|
|
void (*set_test_pattern)(
|
2017-07-23 07:05:20 +07:00
|
|
|
struct dc_link *link,
|
2017-09-13 02:58:20 +07:00
|
|
|
enum dp_test_pattern test_pattern,
|
|
|
|
const struct link_training_settings *p_link_settings,
|
|
|
|
const unsigned char *p_custom_pattern,
|
|
|
|
unsigned int cust_pattern_size);
|
|
|
|
};
|
|
|
|
|
|
|
|
/* Structure to hold configuration flags set by dm at dc creation. */
|
|
|
|
struct dc_config {
|
|
|
|
bool gpu_vm_support;
|
|
|
|
bool disable_disp_pll_sharing;
|
|
|
|
};
|
|
|
|
|
|
|
|
struct dc_debug {
|
|
|
|
bool surface_visual_confirm;
|
2017-07-15 01:07:16 +07:00
|
|
|
bool sanity_checks;
|
2017-09-13 02:58:20 +07:00
|
|
|
bool max_disp_clk;
|
|
|
|
bool surface_trace;
|
2016-12-08 21:47:11 +07:00
|
|
|
bool timing_trace;
|
2017-06-08 00:53:30 +07:00
|
|
|
bool clock_trace;
|
2017-09-13 02:58:20 +07:00
|
|
|
bool validation_trace;
|
|
|
|
bool disable_stutter;
|
|
|
|
bool disable_dcc;
|
|
|
|
bool disable_dfs_bypass;
|
2017-06-16 03:27:42 +07:00
|
|
|
bool disable_dpp_power_gate;
|
|
|
|
bool disable_hubp_power_gate;
|
|
|
|
bool disable_pplib_wm_range;
|
|
|
|
bool use_dml_wm;
|
2017-06-16 22:27:59 +07:00
|
|
|
bool disable_pipe_split;
|
2017-06-21 20:35:35 +07:00
|
|
|
int sr_exit_time_dpm0_ns;
|
|
|
|
int sr_enter_plus_exit_time_dpm0_ns;
|
2017-06-16 03:27:42 +07:00
|
|
|
int sr_exit_time_ns;
|
|
|
|
int sr_enter_plus_exit_time_ns;
|
|
|
|
int urgent_latency_ns;
|
|
|
|
int percent_of_ideal_drambw;
|
|
|
|
int dram_clock_change_latency_ns;
|
2017-05-20 00:01:35 +07:00
|
|
|
int always_scale;
|
2017-06-16 03:20:24 +07:00
|
|
|
bool disable_pplib_clock_request;
|
2017-09-13 02:58:20 +07:00
|
|
|
bool disable_clock_gate;
|
2016-12-15 22:50:48 +07:00
|
|
|
bool disable_dmcu;
|
2017-05-24 04:15:54 +07:00
|
|
|
bool disable_psr;
|
2017-01-28 05:50:03 +07:00
|
|
|
bool force_abm_enable;
|
2017-09-13 02:58:20 +07:00
|
|
|
};
|
2017-08-26 03:16:10 +07:00
|
|
|
struct dc_state;
|
2017-08-02 02:00:25 +07:00
|
|
|
struct resource_pool;
|
|
|
|
struct dce_hwseq;
|
2017-09-13 02:58:20 +07:00
|
|
|
struct dc {
|
|
|
|
struct dc_caps caps;
|
|
|
|
struct dc_cap_funcs cap_funcs;
|
2017-07-27 20:33:33 +07:00
|
|
|
struct dc_stream_state_funcs stream_funcs;
|
2017-09-13 02:58:20 +07:00
|
|
|
struct dc_link_funcs link_funcs;
|
|
|
|
struct dc_config config;
|
|
|
|
struct dc_debug debug;
|
2017-08-02 02:00:25 +07:00
|
|
|
|
|
|
|
struct dc_context *ctx;
|
|
|
|
|
|
|
|
uint8_t link_count;
|
|
|
|
struct dc_link *links[MAX_PIPES * 2];
|
|
|
|
|
2017-08-26 03:16:10 +07:00
|
|
|
struct dc_state *current_state;
|
2017-08-02 02:00:25 +07:00
|
|
|
struct resource_pool *res_pool;
|
|
|
|
|
|
|
|
/* Display Engine Clock levels */
|
|
|
|
struct dm_pp_clock_levels sclk_lvls;
|
|
|
|
|
|
|
|
/* Inputs into BW and WM calculations. */
|
|
|
|
struct bw_calcs_dceip *bw_dceip;
|
|
|
|
struct bw_calcs_vbios *bw_vbios;
|
|
|
|
#ifdef CONFIG_DRM_AMD_DC_DCN1_0
|
|
|
|
struct dcn_soc_bounding_box *dcn_soc;
|
|
|
|
struct dcn_ip_params *dcn_ip;
|
|
|
|
struct display_mode_lib dml;
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/* HW functions */
|
|
|
|
struct hw_sequencer_funcs hwss;
|
|
|
|
struct dce_hwseq *hwseq;
|
|
|
|
|
|
|
|
/* temp store of dm_pp_display_configuration
|
|
|
|
* to compare to see if display config changed
|
|
|
|
*/
|
|
|
|
struct dm_pp_display_configuration prev_display_config;
|
|
|
|
|
|
|
|
/* FBC compressor */
|
|
|
|
#ifdef ENABLE_FBC
|
|
|
|
struct compressor *fbc_compressor;
|
|
|
|
#endif
|
2017-09-13 02:58:20 +07:00
|
|
|
};
|
|
|
|
|
2017-06-16 03:20:24 +07:00
|
|
|
enum frame_buffer_mode {
|
|
|
|
FRAME_BUFFER_MODE_LOCAL_ONLY = 0,
|
|
|
|
FRAME_BUFFER_MODE_ZFB_ONLY,
|
|
|
|
FRAME_BUFFER_MODE_MIXED_ZFB_AND_LOCAL,
|
|
|
|
} ;
|
|
|
|
|
|
|
|
struct dchub_init_data {
|
|
|
|
int64_t zfb_phys_addr_base;
|
|
|
|
int64_t zfb_mc_base_addr;
|
|
|
|
uint64_t zfb_size_in_byte;
|
|
|
|
enum frame_buffer_mode fb_mode;
|
2017-06-14 21:19:57 +07:00
|
|
|
bool dchub_initialzied;
|
|
|
|
bool dchub_info_valid;
|
2017-06-16 03:20:24 +07:00
|
|
|
};
|
|
|
|
|
2017-09-13 02:58:20 +07:00
|
|
|
struct dc_init_data {
|
|
|
|
struct hw_asic_id asic_id;
|
|
|
|
void *driver; /* ctx */
|
|
|
|
struct cgs_device *cgs_device;
|
|
|
|
|
|
|
|
int num_virtual_links;
|
|
|
|
/*
|
|
|
|
* If 'vbios_override' not NULL, it will be called instead
|
|
|
|
* of the real VBIOS. Intended use is Diagnostics on FPGA.
|
|
|
|
*/
|
|
|
|
struct dc_bios *vbios_override;
|
|
|
|
enum dce_environment dce_environment;
|
|
|
|
|
|
|
|
struct dc_config flags;
|
2017-07-28 07:00:06 +07:00
|
|
|
#ifdef ENABLE_FBC
|
|
|
|
uint64_t fbc_gpu_addr;
|
|
|
|
#endif
|
2017-09-13 02:58:20 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
struct dc *dc_create(const struct dc_init_data *init_params);
|
|
|
|
|
|
|
|
void dc_destroy(struct dc **dc);
|
|
|
|
|
2017-06-16 03:20:24 +07:00
|
|
|
bool dc_init_dchub(struct dc *dc, struct dchub_init_data *dh_data);
|
|
|
|
|
2017-07-20 11:12:20 +07:00
|
|
|
void dc_log_hw_state(struct dc *dc);
|
|
|
|
|
2017-09-13 02:58:20 +07:00
|
|
|
/*******************************************************************************
|
|
|
|
* Surface Interfaces
|
|
|
|
******************************************************************************/
|
|
|
|
|
|
|
|
enum {
|
2016-12-14 01:59:41 +07:00
|
|
|
TRANSFER_FUNC_POINTS = 1025
|
2017-09-13 02:58:20 +07:00
|
|
|
};
|
|
|
|
|
2016-12-23 03:41:30 +07:00
|
|
|
struct dc_hdr_static_metadata {
|
|
|
|
/* display chromaticities and white point in units of 0.00001 */
|
|
|
|
unsigned int chromaticity_green_x;
|
|
|
|
unsigned int chromaticity_green_y;
|
|
|
|
unsigned int chromaticity_blue_x;
|
|
|
|
unsigned int chromaticity_blue_y;
|
|
|
|
unsigned int chromaticity_red_x;
|
|
|
|
unsigned int chromaticity_red_y;
|
|
|
|
unsigned int chromaticity_white_point_x;
|
|
|
|
unsigned int chromaticity_white_point_y;
|
|
|
|
|
|
|
|
uint32_t min_luminance;
|
|
|
|
uint32_t max_luminance;
|
|
|
|
uint32_t maximum_content_light_level;
|
|
|
|
uint32_t maximum_frame_average_light_level;
|
2017-06-14 21:19:57 +07:00
|
|
|
|
|
|
|
bool hdr_supported;
|
|
|
|
bool is_hdr;
|
2016-12-23 03:41:30 +07:00
|
|
|
};
|
|
|
|
|
2016-12-14 01:59:41 +07:00
|
|
|
enum dc_transfer_func_type {
|
|
|
|
TF_TYPE_PREDEFINED,
|
|
|
|
TF_TYPE_DISTRIBUTED_POINTS,
|
2017-06-14 04:08:22 +07:00
|
|
|
TF_TYPE_BYPASS
|
2016-12-14 01:59:41 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
struct dc_transfer_func_distributed_points {
|
2017-01-06 05:12:20 +07:00
|
|
|
struct fixed31_32 red[TRANSFER_FUNC_POINTS];
|
|
|
|
struct fixed31_32 green[TRANSFER_FUNC_POINTS];
|
|
|
|
struct fixed31_32 blue[TRANSFER_FUNC_POINTS];
|
|
|
|
|
2016-12-14 01:59:41 +07:00
|
|
|
uint16_t end_exponent;
|
2017-01-06 05:12:20 +07:00
|
|
|
uint16_t x_point_at_y1_red;
|
|
|
|
uint16_t x_point_at_y1_green;
|
|
|
|
uint16_t x_point_at_y1_blue;
|
2016-12-14 01:59:41 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
enum dc_transfer_func_predefined {
|
|
|
|
TRANSFER_FUNCTION_SRGB,
|
|
|
|
TRANSFER_FUNCTION_BT709,
|
2016-12-16 00:09:46 +07:00
|
|
|
TRANSFER_FUNCTION_PQ,
|
2016-12-14 01:59:41 +07:00
|
|
|
TRANSFER_FUNCTION_LINEAR,
|
|
|
|
};
|
|
|
|
|
|
|
|
struct dc_transfer_func {
|
2017-06-14 21:19:57 +07:00
|
|
|
struct dc_transfer_func_distributed_points tf_pts;
|
2016-12-14 01:59:41 +07:00
|
|
|
enum dc_transfer_func_type type;
|
|
|
|
enum dc_transfer_func_predefined tf;
|
2017-07-11 01:04:21 +07:00
|
|
|
struct dc_context *ctx;
|
2017-08-01 04:10:44 +07:00
|
|
|
atomic_t ref_count;
|
2016-12-14 01:59:41 +07:00
|
|
|
};
|
|
|
|
|
2017-07-20 22:43:32 +07:00
|
|
|
/*
|
|
|
|
* This structure is filled in by dc_surface_get_status and contains
|
|
|
|
* the last requested address and the currently active address so the called
|
|
|
|
* can determine if there are any outstanding flips
|
|
|
|
*/
|
2017-07-27 20:55:38 +07:00
|
|
|
struct dc_plane_status {
|
2017-07-20 22:43:32 +07:00
|
|
|
struct dc_plane_address requested_address;
|
|
|
|
struct dc_plane_address current_address;
|
|
|
|
bool is_flip_pending;
|
|
|
|
bool is_right_eye;
|
|
|
|
};
|
|
|
|
|
2017-07-27 20:24:04 +07:00
|
|
|
struct dc_plane_state {
|
2017-09-13 02:58:20 +07:00
|
|
|
struct dc_plane_address address;
|
|
|
|
struct scaling_taps scaling_quality;
|
|
|
|
struct rect src_rect;
|
|
|
|
struct rect dst_rect;
|
|
|
|
struct rect clip_rect;
|
|
|
|
|
|
|
|
union plane_size plane_size;
|
|
|
|
union dc_tiling_info tiling_info;
|
2017-06-14 21:19:57 +07:00
|
|
|
|
2017-09-13 02:58:20 +07:00
|
|
|
struct dc_plane_dcc_param dcc;
|
2017-06-14 21:19:57 +07:00
|
|
|
struct dc_hdr_static_metadata hdr_static_ctx;
|
|
|
|
|
2017-07-25 02:30:17 +07:00
|
|
|
struct dc_gamma *gamma_correction;
|
2017-07-11 01:04:21 +07:00
|
|
|
struct dc_transfer_func *in_transfer_func;
|
2017-09-13 02:58:20 +07:00
|
|
|
|
2017-06-14 21:19:57 +07:00
|
|
|
enum dc_color_space color_space;
|
2017-09-13 02:58:20 +07:00
|
|
|
enum surface_pixel_format format;
|
|
|
|
enum dc_rotation_angle rotation;
|
|
|
|
enum plane_stereo_format stereo_format;
|
|
|
|
|
2017-06-14 21:19:57 +07:00
|
|
|
bool per_pixel_alpha;
|
|
|
|
bool visible;
|
|
|
|
bool flip_immediate;
|
|
|
|
bool horizontal_mirror;
|
2017-07-20 22:43:32 +07:00
|
|
|
|
|
|
|
/* private to DC core */
|
2017-07-27 20:55:38 +07:00
|
|
|
struct dc_plane_status status;
|
2017-07-20 22:43:32 +07:00
|
|
|
struct dc_context *ctx;
|
|
|
|
|
|
|
|
/* private to dc_surface.c */
|
|
|
|
enum dc_irq_source irq_source;
|
2017-08-01 04:10:44 +07:00
|
|
|
atomic_t ref_count;
|
2017-09-13 02:58:20 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
struct dc_plane_info {
|
|
|
|
union plane_size plane_size;
|
|
|
|
union dc_tiling_info tiling_info;
|
2016-12-20 00:00:05 +07:00
|
|
|
struct dc_plane_dcc_param dcc;
|
2017-09-13 02:58:20 +07:00
|
|
|
enum surface_pixel_format format;
|
|
|
|
enum dc_rotation_angle rotation;
|
|
|
|
enum plane_stereo_format stereo_format;
|
|
|
|
enum dc_color_space color_space; /*todo: wrong place, fits in scaling info*/
|
2017-06-14 21:19:57 +07:00
|
|
|
bool horizontal_mirror;
|
2017-09-13 02:58:20 +07:00
|
|
|
bool visible;
|
2017-06-14 21:19:57 +07:00
|
|
|
bool per_pixel_alpha;
|
2017-09-13 02:58:20 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
struct dc_scaling_info {
|
2017-06-14 21:19:57 +07:00
|
|
|
struct rect src_rect;
|
|
|
|
struct rect dst_rect;
|
|
|
|
struct rect clip_rect;
|
|
|
|
struct scaling_taps scaling_quality;
|
2017-09-13 02:58:20 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
struct dc_surface_update {
|
2017-07-27 20:24:04 +07:00
|
|
|
struct dc_plane_state *surface;
|
2017-09-13 02:58:20 +07:00
|
|
|
|
|
|
|
/* isr safe update parameters. null means no updates */
|
|
|
|
struct dc_flip_addrs *flip_addr;
|
|
|
|
struct dc_plane_info *plane_info;
|
|
|
|
struct dc_scaling_info *scaling_info;
|
|
|
|
/* following updates require alloc/sleep/spin that is not isr safe,
|
|
|
|
* null means no updates
|
|
|
|
*/
|
2016-12-14 01:59:41 +07:00
|
|
|
/* gamma TO BE REMOVED */
|
2017-09-13 02:58:20 +07:00
|
|
|
struct dc_gamma *gamma;
|
2016-12-14 01:59:41 +07:00
|
|
|
struct dc_transfer_func *in_transfer_func;
|
2017-05-10 01:45:54 +07:00
|
|
|
struct dc_hdr_static_metadata *hdr_static_metadata;
|
2017-09-13 02:58:20 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Create a new surface with default parameters;
|
|
|
|
*/
|
2017-08-02 02:00:25 +07:00
|
|
|
struct dc_plane_state *dc_create_plane_state(struct dc *dc);
|
2017-07-27 20:55:38 +07:00
|
|
|
const struct dc_plane_status *dc_plane_get_status(
|
|
|
|
const struct dc_plane_state *plane_state);
|
2017-09-13 02:58:20 +07:00
|
|
|
|
2017-07-27 20:55:38 +07:00
|
|
|
void dc_plane_state_retain(struct dc_plane_state *plane_state);
|
|
|
|
void dc_plane_state_release(struct dc_plane_state *plane_state);
|
2017-09-13 02:58:20 +07:00
|
|
|
|
2017-07-25 02:30:17 +07:00
|
|
|
void dc_gamma_retain(struct dc_gamma *dc_gamma);
|
|
|
|
void dc_gamma_release(struct dc_gamma **dc_gamma);
|
2017-09-13 02:58:20 +07:00
|
|
|
struct dc_gamma *dc_create_gamma(void);
|
|
|
|
|
2017-07-11 01:04:21 +07:00
|
|
|
void dc_transfer_func_retain(struct dc_transfer_func *dc_tf);
|
|
|
|
void dc_transfer_func_release(struct dc_transfer_func *dc_tf);
|
2016-12-16 00:09:46 +07:00
|
|
|
struct dc_transfer_func *dc_create_transfer_func(void);
|
2016-12-14 01:59:41 +07:00
|
|
|
|
2017-09-13 02:58:20 +07:00
|
|
|
/*
|
|
|
|
* This structure holds a surface address. There could be multiple addresses
|
|
|
|
* in cases such as Stereo 3D, Planar YUV, etc. Other per-flip attributes such
|
|
|
|
* as frame durations and DCC format can also be set.
|
|
|
|
*/
|
|
|
|
struct dc_flip_addrs {
|
|
|
|
struct dc_plane_address address;
|
|
|
|
bool flip_immediate;
|
|
|
|
/* TODO: add flip duration for FreeSync */
|
|
|
|
};
|
|
|
|
|
|
|
|
/*
|
2016-12-30 03:27:12 +07:00
|
|
|
* Set up surface attributes and associate to a stream
|
|
|
|
* The surfaces parameter is an absolute set of all surface active for the stream.
|
|
|
|
* If no surfaces are provided, the stream will be blanked; no memory read.
|
2017-09-13 02:58:20 +07:00
|
|
|
* Any flip related attribute changes must be done through this interface.
|
|
|
|
*
|
|
|
|
* After this call:
|
2016-12-30 03:27:12 +07:00
|
|
|
* Surfaces attributes are programmed and configured to be composed into stream.
|
2017-09-13 02:58:20 +07:00
|
|
|
* This does not trigger a flip. No surface address is programmed.
|
|
|
|
*/
|
|
|
|
|
2017-07-27 20:55:38 +07:00
|
|
|
bool dc_commit_planes_to_stream(
|
2017-09-13 02:58:20 +07:00
|
|
|
struct dc *dc,
|
2017-07-27 20:55:38 +07:00
|
|
|
struct dc_plane_state **plane_states,
|
|
|
|
uint8_t new_plane_count,
|
2017-07-27 20:33:33 +07:00
|
|
|
struct dc_stream_state *stream);
|
2017-09-13 02:58:20 +07:00
|
|
|
|
2016-12-30 03:27:12 +07:00
|
|
|
bool dc_post_update_surfaces_to_stream(
|
2017-09-13 02:58:20 +07:00
|
|
|
struct dc *dc);
|
|
|
|
|
2017-05-11 05:24:24 +07:00
|
|
|
/* Surface update type is used by dc_update_surfaces_and_stream
|
|
|
|
* The update type is determined at the very beginning of the function based
|
|
|
|
* on parameters passed in and decides how much programming (or updating) is
|
|
|
|
* going to be done during the call.
|
|
|
|
*
|
|
|
|
* UPDATE_TYPE_FAST is used for really fast updates that do not require much
|
|
|
|
* logical calculations or hardware register programming. This update MUST be
|
|
|
|
* ISR safe on windows. Currently fast update will only be used to flip surface
|
|
|
|
* address.
|
|
|
|
*
|
|
|
|
* UPDATE_TYPE_MED is used for slower updates which require significant hw
|
|
|
|
* re-programming however do not affect bandwidth consumption or clock
|
|
|
|
* requirements. At present, this is the level at which front end updates
|
|
|
|
* that do not require us to run bw_calcs happen. These are in/out transfer func
|
|
|
|
* updates, viewport offset changes, recout size changes and pixel depth changes.
|
|
|
|
* This update can be done at ISR, but we want to minimize how often this happens.
|
|
|
|
*
|
|
|
|
* UPDATE_TYPE_FULL is slow. Really slow. This requires us to recalculate our
|
|
|
|
* bandwidth and clocks, possibly rearrange some pipes and reprogram anything front
|
|
|
|
* end related. Any time viewport dimensions, recout dimensions, scaling ratios or
|
|
|
|
* gamma need to be adjusted or pipe needs to be turned on (or disconnected) we do
|
|
|
|
* a full update. This cannot be done at ISR level and should be a rare event.
|
|
|
|
* Unless someone is stress testing mpo enter/exit, playing with colour or adjusting
|
|
|
|
* underscan we don't expect to see this call at all.
|
|
|
|
*/
|
|
|
|
|
2017-03-02 00:30:11 +07:00
|
|
|
enum surface_update_type {
|
|
|
|
UPDATE_TYPE_FAST, /* super fast, safe to execute in isr */
|
2017-05-11 05:24:24 +07:00
|
|
|
UPDATE_TYPE_MED, /* ISR safe, most of programming needed, no bw/clk change*/
|
2017-03-02 00:30:11 +07:00
|
|
|
UPDATE_TYPE_FULL, /* may need to shuffle resources */
|
|
|
|
};
|
|
|
|
|
2017-09-13 02:58:20 +07:00
|
|
|
/*******************************************************************************
|
2016-12-30 03:27:12 +07:00
|
|
|
* Stream Interfaces
|
2017-09-13 02:58:20 +07:00
|
|
|
******************************************************************************/
|
2017-07-26 07:51:26 +07:00
|
|
|
|
|
|
|
struct dc_stream_status {
|
|
|
|
int primary_otg_inst;
|
2017-08-23 05:42:51 +07:00
|
|
|
int stream_enc_inst;
|
2017-07-27 20:55:38 +07:00
|
|
|
int plane_count;
|
|
|
|
struct dc_plane_state *plane_states[MAX_SURFACE_NUM];
|
2017-07-26 07:51:26 +07:00
|
|
|
|
|
|
|
/*
|
|
|
|
* link this stream passes through
|
|
|
|
*/
|
|
|
|
struct dc_link *link;
|
|
|
|
};
|
|
|
|
|
2017-07-27 20:33:33 +07:00
|
|
|
struct dc_stream_state {
|
2017-07-25 01:04:27 +07:00
|
|
|
struct dc_sink *sink;
|
2016-12-30 03:27:12 +07:00
|
|
|
struct dc_crtc_timing timing;
|
2017-09-13 02:58:20 +07:00
|
|
|
|
2016-12-30 03:27:12 +07:00
|
|
|
struct rect src; /* composition area */
|
|
|
|
struct rect dst; /* stream addressable area */
|
2017-09-13 02:58:20 +07:00
|
|
|
|
2016-12-30 03:27:12 +07:00
|
|
|
struct audio_info audio_info;
|
|
|
|
|
|
|
|
struct freesync_context freesync_ctx;
|
|
|
|
|
2017-07-11 01:04:21 +07:00
|
|
|
struct dc_transfer_func *out_transfer_func;
|
2016-12-30 03:27:12 +07:00
|
|
|
struct colorspace_transform gamut_remap_matrix;
|
|
|
|
struct csc_transform csc_color_matrix;
|
2017-06-14 21:19:57 +07:00
|
|
|
|
|
|
|
enum signal_type output_signal;
|
|
|
|
|
|
|
|
enum dc_color_space output_color_space;
|
|
|
|
enum dc_dither_option dither_option;
|
|
|
|
|
2017-06-08 00:23:59 +07:00
|
|
|
enum view_3d_format view_format;
|
2017-06-14 21:19:57 +07:00
|
|
|
|
|
|
|
bool ignore_msa_timing_param;
|
2016-12-30 03:27:12 +07:00
|
|
|
/* TODO: custom INFO packets */
|
|
|
|
/* TODO: ABM info (DMCU) */
|
|
|
|
/* TODO: PSR info */
|
|
|
|
/* TODO: CEA VIC */
|
2017-07-26 07:51:26 +07:00
|
|
|
|
|
|
|
/* from core_stream struct */
|
|
|
|
struct dc_context *ctx;
|
|
|
|
|
|
|
|
/* used by DCP and FMT */
|
|
|
|
struct bit_depth_reduction_params bit_depth_params;
|
|
|
|
struct clamping_and_pixel_encoding_params clamping;
|
|
|
|
|
|
|
|
int phy_pix_clk;
|
|
|
|
enum signal_type signal;
|
|
|
|
|
|
|
|
struct dc_stream_status status;
|
|
|
|
|
|
|
|
/* from stream struct */
|
2017-08-01 04:10:44 +07:00
|
|
|
atomic_t ref_count;
|
2016-12-30 03:27:12 +07:00
|
|
|
};
|
2017-09-13 02:58:20 +07:00
|
|
|
|
2017-03-10 02:38:15 +07:00
|
|
|
struct dc_stream_update {
|
|
|
|
struct rect src;
|
|
|
|
struct rect dst;
|
2017-05-10 01:45:54 +07:00
|
|
|
struct dc_transfer_func *out_transfer_func;
|
2017-03-10 02:38:15 +07:00
|
|
|
};
|
|
|
|
|
2017-07-28 23:07:38 +07:00
|
|
|
bool dc_is_stream_unchanged(
|
2017-07-27 20:33:33 +07:00
|
|
|
struct dc_stream_state *old_stream, struct dc_stream_state *stream);
|
2017-03-10 02:38:15 +07:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Setup stream attributes if no stream updates are provided
|
|
|
|
* there will be no impact on the stream parameters
|
|
|
|
*
|
|
|
|
* Set up surface attributes and associate to a stream
|
|
|
|
* The surfaces parameter is an absolute set of all surface active for the stream.
|
|
|
|
* If no surfaces are provided, the stream will be blanked; no memory read.
|
|
|
|
* Any flip related attribute changes must be done through this interface.
|
|
|
|
*
|
|
|
|
* After this call:
|
|
|
|
* Surfaces attributes are programmed and configured to be composed into stream.
|
|
|
|
* This does not trigger a flip. No surface address is programmed.
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
|
2017-07-27 20:55:38 +07:00
|
|
|
void dc_update_planes_and_stream(struct dc *dc,
|
2017-03-10 02:38:15 +07:00
|
|
|
struct dc_surface_update *surface_updates, int surface_count,
|
2017-07-27 20:33:33 +07:00
|
|
|
struct dc_stream_state *dc_stream,
|
2017-03-10 02:38:15 +07:00
|
|
|
struct dc_stream_update *stream_update);
|
|
|
|
|
2017-09-13 02:58:20 +07:00
|
|
|
/*
|
2016-12-30 03:27:12 +07:00
|
|
|
* Log the current stream state.
|
2017-09-13 02:58:20 +07:00
|
|
|
*/
|
2016-12-30 03:27:12 +07:00
|
|
|
void dc_stream_log(
|
2017-07-27 20:33:33 +07:00
|
|
|
const struct dc_stream_state *stream,
|
2017-09-13 02:58:20 +07:00
|
|
|
struct dal_logger *dc_logger,
|
|
|
|
enum dc_log_type log_type);
|
|
|
|
|
2017-08-02 02:00:25 +07:00
|
|
|
uint8_t dc_get_current_stream_count(struct dc *dc);
|
|
|
|
struct dc_stream_state *dc_get_stream_at_index(struct dc *dc, uint8_t i);
|
2017-09-13 02:58:20 +07:00
|
|
|
|
2016-12-30 03:27:12 +07:00
|
|
|
/*
|
|
|
|
* Return the current frame counter.
|
|
|
|
*/
|
2017-07-27 20:33:33 +07:00
|
|
|
uint32_t dc_stream_get_vblank_counter(const struct dc_stream_state *stream);
|
2017-09-13 02:58:20 +07:00
|
|
|
|
|
|
|
/* TODO: Return parsed values rather than direct register read
|
|
|
|
* This has a dependency on the caller (amdgpu_get_crtc_scanoutpos)
|
|
|
|
* being refactored properly to be dce-specific
|
|
|
|
*/
|
2017-07-27 20:33:33 +07:00
|
|
|
bool dc_stream_get_scanoutpos(const struct dc_stream_state *stream,
|
2017-04-12 02:15:28 +07:00
|
|
|
uint32_t *v_blank_start,
|
|
|
|
uint32_t *v_blank_end,
|
|
|
|
uint32_t *h_position,
|
|
|
|
uint32_t *v_position);
|
2017-09-13 02:58:20 +07:00
|
|
|
|
2017-08-11 21:43:45 +07:00
|
|
|
bool dc_add_stream_to_ctx(
|
2017-07-31 22:29:25 +07:00
|
|
|
struct dc *dc,
|
2017-08-26 03:16:10 +07:00
|
|
|
struct dc_state *new_ctx,
|
2017-08-11 21:43:45 +07:00
|
|
|
struct dc_stream_state *stream);
|
|
|
|
|
|
|
|
bool dc_remove_stream_from_ctx(
|
|
|
|
struct dc *dc,
|
2017-08-26 03:16:10 +07:00
|
|
|
struct dc_state *new_ctx,
|
2017-07-31 22:29:25 +07:00
|
|
|
struct dc_stream_state *stream);
|
|
|
|
|
2017-08-11 21:43:45 +07:00
|
|
|
|
|
|
|
bool dc_add_plane_to_context(
|
|
|
|
const struct dc *dc,
|
|
|
|
struct dc_stream_state *stream,
|
|
|
|
struct dc_plane_state *plane_state,
|
2017-08-26 03:16:10 +07:00
|
|
|
struct dc_state *context);
|
2017-08-11 21:43:45 +07:00
|
|
|
|
|
|
|
bool dc_remove_plane_from_context(
|
|
|
|
const struct dc *dc,
|
|
|
|
struct dc_stream_state *stream,
|
|
|
|
struct dc_plane_state *plane_state,
|
2017-08-26 03:16:10 +07:00
|
|
|
struct dc_state *context);
|
2017-08-11 21:43:45 +07:00
|
|
|
|
|
|
|
bool dc_rem_all_planes_for_stream(
|
|
|
|
const struct dc *dc,
|
|
|
|
struct dc_stream_state *stream,
|
2017-08-26 03:16:10 +07:00
|
|
|
struct dc_state *context);
|
2017-08-11 21:43:45 +07:00
|
|
|
|
|
|
|
bool dc_add_all_planes_for_stream(
|
|
|
|
const struct dc *dc,
|
|
|
|
struct dc_stream_state *stream,
|
|
|
|
struct dc_plane_state * const *plane_states,
|
|
|
|
int plane_count,
|
2017-08-26 03:16:10 +07:00
|
|
|
struct dc_state *context);
|
2017-07-31 22:29:25 +07:00
|
|
|
|
2017-09-13 02:58:20 +07:00
|
|
|
/*
|
2016-12-30 03:27:12 +07:00
|
|
|
* Structure to store surface/stream associations for validation
|
2017-09-13 02:58:20 +07:00
|
|
|
*/
|
|
|
|
struct dc_validation_set {
|
2017-07-27 20:33:33 +07:00
|
|
|
struct dc_stream_state *stream;
|
2017-07-27 20:55:38 +07:00
|
|
|
struct dc_plane_state *plane_states[MAX_SURFACES];
|
|
|
|
uint8_t plane_count;
|
2017-09-13 02:58:20 +07:00
|
|
|
};
|
|
|
|
|
2017-08-02 02:00:25 +07:00
|
|
|
bool dc_validate_stream(struct dc *dc, struct dc_stream_state *stream);
|
2017-07-22 03:34:36 +07:00
|
|
|
|
2017-08-02 02:00:25 +07:00
|
|
|
bool dc_validate_plane(struct dc *dc, const struct dc_plane_state *plane_state);
|
2017-07-31 22:29:25 +07:00
|
|
|
|
|
|
|
bool dc_validate_global_state(
|
|
|
|
struct dc *dc,
|
2017-08-26 03:16:10 +07:00
|
|
|
struct dc_state *new_ctx);
|
2017-03-29 22:22:05 +07:00
|
|
|
|
2017-09-13 02:58:20 +07:00
|
|
|
/*
|
2016-12-30 03:27:12 +07:00
|
|
|
* This function takes a stream and checks if it is guaranteed to be supported.
|
|
|
|
* Guaranteed means that MAX_COFUNC similar streams are supported.
|
2017-09-13 02:58:20 +07:00
|
|
|
*
|
|
|
|
* After this call:
|
|
|
|
* No hardware is programmed for call. Only validation is done.
|
|
|
|
*/
|
|
|
|
|
2017-08-29 01:25:01 +07:00
|
|
|
|
|
|
|
void dc_resource_state_construct(
|
|
|
|
const struct dc *dc,
|
|
|
|
struct dc_state *dst_ctx);
|
|
|
|
|
2017-08-28 23:04:23 +07:00
|
|
|
void dc_resource_state_copy_construct(
|
2017-08-26 03:16:10 +07:00
|
|
|
const struct dc_state *src_ctx,
|
|
|
|
struct dc_state *dst_ctx);
|
2017-03-29 22:15:14 +07:00
|
|
|
|
2017-08-28 23:04:23 +07:00
|
|
|
void dc_resource_state_copy_construct_current(
|
2017-07-31 22:29:25 +07:00
|
|
|
const struct dc *dc,
|
2017-08-26 03:16:10 +07:00
|
|
|
struct dc_state *dst_ctx);
|
2017-07-31 22:29:25 +07:00
|
|
|
|
2017-08-28 23:04:23 +07:00
|
|
|
void dc_resource_state_destruct(struct dc_state *context);
|
2017-03-29 22:15:14 +07:00
|
|
|
|
2017-03-06 21:43:30 +07:00
|
|
|
/*
|
|
|
|
* TODO update to make it about validation sets
|
|
|
|
* Set up streams and links associated to drive sinks
|
|
|
|
* The streams parameter is an absolute set of all active streams.
|
|
|
|
*
|
|
|
|
* After this call:
|
|
|
|
* Phy, Encoder, Timing Generator are programmed and enabled.
|
|
|
|
* New streams are enabled with blank stream; no memory read.
|
|
|
|
*/
|
2017-08-26 03:16:10 +07:00
|
|
|
bool dc_commit_state(struct dc *dc, struct dc_state *context);
|
2017-03-06 21:43:30 +07:00
|
|
|
|
2017-09-13 02:58:20 +07:00
|
|
|
/*
|
2016-12-30 03:27:12 +07:00
|
|
|
* Set up streams and links associated to drive sinks
|
|
|
|
* The streams parameter is an absolute set of all active streams.
|
2017-09-13 02:58:20 +07:00
|
|
|
*
|
|
|
|
* After this call:
|
|
|
|
* Phy, Encoder, Timing Generator are programmed and enabled.
|
2016-12-30 03:27:12 +07:00
|
|
|
* New streams are enabled with blank stream; no memory read.
|
2017-09-13 02:58:20 +07:00
|
|
|
*/
|
2017-06-08 00:23:59 +07:00
|
|
|
/*
|
|
|
|
* Enable stereo when commit_streams is not required,
|
|
|
|
* for example, frame alternate.
|
|
|
|
*/
|
|
|
|
bool dc_enable_stereo(
|
|
|
|
struct dc *dc,
|
2017-08-26 03:16:10 +07:00
|
|
|
struct dc_state *context,
|
2017-07-27 20:33:33 +07:00
|
|
|
struct dc_stream_state *streams[],
|
2017-06-08 00:23:59 +07:00
|
|
|
uint8_t stream_count);
|
2017-09-13 02:58:20 +07:00
|
|
|
|
|
|
|
/**
|
|
|
|
* Create a new default stream for the requested sink
|
|
|
|
*/
|
2017-07-27 20:33:33 +07:00
|
|
|
struct dc_stream_state *dc_create_stream_for_sink(struct dc_sink *dc_sink);
|
2017-09-13 02:58:20 +07:00
|
|
|
|
2017-07-27 20:33:33 +07:00
|
|
|
void dc_stream_retain(struct dc_stream_state *dc_stream);
|
|
|
|
void dc_stream_release(struct dc_stream_state *dc_stream);
|
2017-09-13 02:58:20 +07:00
|
|
|
|
2017-07-20 22:43:32 +07:00
|
|
|
struct dc_stream_status *dc_stream_get_status(
|
2017-07-27 20:33:33 +07:00
|
|
|
struct dc_stream_state *dc_stream);
|
2017-09-13 02:58:20 +07:00
|
|
|
|
2017-03-02 00:30:11 +07:00
|
|
|
enum surface_update_type dc_check_update_surfaces_for_stream(
|
|
|
|
struct dc *dc,
|
|
|
|
struct dc_surface_update *updates,
|
|
|
|
int surface_count,
|
2017-03-14 22:54:31 +07:00
|
|
|
struct dc_stream_update *stream_update,
|
2017-03-02 00:30:11 +07:00
|
|
|
const struct dc_stream_status *stream_status);
|
|
|
|
|
2017-07-12 01:41:51 +07:00
|
|
|
|
2017-08-26 03:16:10 +07:00
|
|
|
struct dc_state *dc_create_state(void);
|
|
|
|
void dc_retain_state(struct dc_state *context);
|
|
|
|
void dc_release_state(struct dc_state *context);
|
2017-07-12 01:41:51 +07:00
|
|
|
|
2017-09-13 02:58:20 +07:00
|
|
|
/*******************************************************************************
|
|
|
|
* Link Interfaces
|
|
|
|
******************************************************************************/
|
|
|
|
|
2017-07-23 07:05:20 +07:00
|
|
|
struct dpcd_caps {
|
|
|
|
union dpcd_rev dpcd_rev;
|
|
|
|
union max_lane_count max_ln_count;
|
|
|
|
union max_down_spread max_down_spread;
|
|
|
|
|
|
|
|
/* dongle type (DP converter, CV smart dongle) */
|
|
|
|
enum display_dongle_type dongle_type;
|
|
|
|
/* Dongle's downstream count. */
|
|
|
|
union sink_count sink_count;
|
|
|
|
/* If dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER,
|
|
|
|
indicates 'Frame Sequential-to-lllFrame Pack' conversion capability.*/
|
|
|
|
struct dc_dongle_caps dongle_caps;
|
|
|
|
|
|
|
|
uint32_t sink_dev_id;
|
|
|
|
uint32_t branch_dev_id;
|
|
|
|
int8_t branch_dev_name[6];
|
|
|
|
int8_t branch_hw_revision;
|
|
|
|
|
|
|
|
bool allow_invalid_MSA_timing_param;
|
|
|
|
bool panel_mode_edp;
|
2017-08-16 06:10:14 +07:00
|
|
|
bool dpcd_display_control_capable;
|
2017-07-23 07:05:20 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
struct dc_link_status {
|
|
|
|
struct dpcd_caps *dpcd_caps;
|
|
|
|
};
|
|
|
|
|
|
|
|
/* DP MST stream allocation (payload bandwidth number) */
|
|
|
|
struct link_mst_stream_allocation {
|
|
|
|
/* DIG front */
|
|
|
|
const struct stream_encoder *stream_enc;
|
|
|
|
/* associate DRM payload table with DC stream encoder */
|
|
|
|
uint8_t vcp_id;
|
|
|
|
/* number of slots required for the DP stream in transport packet */
|
|
|
|
uint8_t slot_count;
|
|
|
|
};
|
|
|
|
|
|
|
|
/* DP MST stream allocation table */
|
|
|
|
struct link_mst_stream_allocation_table {
|
|
|
|
/* number of DP video streams */
|
|
|
|
int stream_count;
|
|
|
|
/* array of stream allocations */
|
|
|
|
struct link_mst_stream_allocation stream_allocations[MAX_CONTROLLER_NUM];
|
|
|
|
};
|
|
|
|
|
2017-09-13 02:58:20 +07:00
|
|
|
/*
|
|
|
|
* A link contains one or more sinks and their connected status.
|
|
|
|
* The currently active signal type (HDMI, DP-SST, DP-MST) is also reported.
|
|
|
|
*/
|
|
|
|
struct dc_link {
|
2017-07-25 01:04:27 +07:00
|
|
|
struct dc_sink *remote_sinks[MAX_SINKS_PER_LINK];
|
2017-09-13 02:58:20 +07:00
|
|
|
unsigned int sink_count;
|
2017-07-25 01:04:27 +07:00
|
|
|
struct dc_sink *local_sink;
|
2017-09-13 02:58:20 +07:00
|
|
|
unsigned int link_index;
|
|
|
|
enum dc_connection_type type;
|
|
|
|
enum signal_type connector_signal;
|
|
|
|
enum dc_irq_source irq_source_hpd;
|
|
|
|
enum dc_irq_source irq_source_hpd_rx;/* aka DP Short Pulse */
|
|
|
|
/* caps is the same as reported_link_cap. link_traing use
|
|
|
|
* reported_link_cap. Will clean up. TODO
|
|
|
|
*/
|
|
|
|
struct dc_link_settings reported_link_cap;
|
|
|
|
struct dc_link_settings verified_link_cap;
|
|
|
|
struct dc_link_settings cur_link_settings;
|
|
|
|
struct dc_lane_settings cur_lane_setting;
|
2017-07-19 04:18:11 +07:00
|
|
|
struct dc_link_settings preferred_link_setting;
|
2017-09-13 02:58:20 +07:00
|
|
|
|
|
|
|
uint8_t ddc_hw_inst;
|
2017-06-13 22:54:10 +07:00
|
|
|
|
|
|
|
uint8_t hpd_src;
|
|
|
|
|
2017-09-13 02:58:20 +07:00
|
|
|
uint8_t link_enc_hw_inst;
|
|
|
|
|
|
|
|
bool test_pattern_enabled;
|
|
|
|
union compliance_test_state compliance_test_state;
|
2017-02-15 01:50:17 +07:00
|
|
|
|
|
|
|
void *priv;
|
2017-04-30 20:20:55 +07:00
|
|
|
|
|
|
|
struct ddc_service *ddc;
|
2017-06-14 21:19:57 +07:00
|
|
|
|
|
|
|
bool aux_mode;
|
2017-09-13 02:58:20 +07:00
|
|
|
|
2017-07-23 07:05:20 +07:00
|
|
|
/* Private to DC core */
|
2017-09-13 02:58:20 +07:00
|
|
|
|
2017-08-02 02:00:25 +07:00
|
|
|
const struct dc *dc;
|
2017-09-13 02:58:20 +07:00
|
|
|
|
2017-07-23 07:05:20 +07:00
|
|
|
struct dc_context *ctx;
|
2017-06-14 21:19:57 +07:00
|
|
|
|
2017-07-23 07:05:20 +07:00
|
|
|
struct link_encoder *link_enc;
|
|
|
|
struct graphics_object_id link_id;
|
|
|
|
union ddi_channel_mapping ddi_channel_mapping;
|
|
|
|
struct connector_device_tag_info device_tag;
|
|
|
|
struct dpcd_caps dpcd_caps;
|
2017-08-15 05:43:11 +07:00
|
|
|
unsigned short chip_caps;
|
2017-07-23 07:05:20 +07:00
|
|
|
unsigned int dpcd_sink_count;
|
|
|
|
enum edp_revision edp_revision;
|
|
|
|
bool psr_enabled;
|
|
|
|
|
|
|
|
/* MST record stream using this link */
|
|
|
|
struct link_flags {
|
|
|
|
bool dp_keep_receiver_powered;
|
|
|
|
} wa_flags;
|
|
|
|
struct link_mst_stream_allocation_table mst_stream_alloc_table;
|
|
|
|
|
|
|
|
struct dc_link_status link_status;
|
2017-09-13 02:58:20 +07:00
|
|
|
|
|
|
|
};
|
|
|
|
|
|
|
|
const struct dc_link_status *dc_link_get_status(const struct dc_link *dc_link);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Return an enumerated dc_link. dc_link order is constant and determined at
|
|
|
|
* boot time. They cannot be created or destroyed.
|
|
|
|
* Use dc_get_caps() to get number of links.
|
|
|
|
*/
|
2017-08-02 02:00:25 +07:00
|
|
|
struct dc_link *dc_get_link_at_index(struct dc *dc, uint32_t link_index);
|
2017-09-13 02:58:20 +07:00
|
|
|
|
|
|
|
/* Set backlight level of an embedded panel (eDP, LVDS). */
|
|
|
|
bool dc_link_set_backlight_level(const struct dc_link *dc_link, uint32_t level,
|
2017-07-27 20:33:33 +07:00
|
|
|
uint32_t frame_ramp, const struct dc_stream_state *stream);
|
2017-09-13 02:58:20 +07:00
|
|
|
|
2017-08-29 03:28:34 +07:00
|
|
|
bool dc_link_set_psr_enable(const struct dc_link *dc_link, bool enable, bool wait);
|
2017-09-13 02:58:20 +07:00
|
|
|
|
2017-05-31 03:16:57 +07:00
|
|
|
bool dc_link_get_psr_state(const struct dc_link *dc_link, uint32_t *psr_state);
|
|
|
|
|
2017-07-23 07:05:20 +07:00
|
|
|
bool dc_link_setup_psr(struct dc_link *dc_link,
|
2017-07-27 20:33:33 +07:00
|
|
|
const struct dc_stream_state *stream, struct psr_config *psr_config,
|
2017-06-01 03:53:01 +07:00
|
|
|
struct psr_context *psr_context);
|
2017-09-13 02:58:20 +07:00
|
|
|
|
|
|
|
/* Request DC to detect if there is a Panel connected.
|
|
|
|
* boot - If this call is during initial boot.
|
|
|
|
* Return false for any type of detection failure or MST detection
|
|
|
|
* true otherwise. True meaning further action is required (status update
|
|
|
|
* and OS notification).
|
|
|
|
*/
|
2017-09-12 03:42:14 +07:00
|
|
|
enum dc_detect_reason {
|
|
|
|
DETECT_REASON_BOOT,
|
|
|
|
DETECT_REASON_HPD,
|
|
|
|
DETECT_REASON_HPDRX,
|
|
|
|
};
|
|
|
|
|
|
|
|
bool dc_link_detect(struct dc_link *dc_link, enum dc_detect_reason reason);
|
2017-09-13 02:58:20 +07:00
|
|
|
|
|
|
|
/* Notify DC about DP RX Interrupt (aka Short Pulse Interrupt).
|
|
|
|
* Return:
|
|
|
|
* true - Downstream port status changed. DM should call DC to do the
|
|
|
|
* detection.
|
|
|
|
* false - no change in Downstream port status. No further action required
|
|
|
|
* from DM. */
|
2017-07-23 07:05:20 +07:00
|
|
|
bool dc_link_handle_hpd_rx_irq(struct dc_link *dc_link,
|
2017-07-20 00:18:26 +07:00
|
|
|
union hpd_irq_data *hpd_irq_dpcd_data);
|
2017-09-13 02:58:20 +07:00
|
|
|
|
|
|
|
struct dc_sink_init_data;
|
|
|
|
|
|
|
|
struct dc_sink *dc_link_add_remote_sink(
|
2017-07-23 07:05:20 +07:00
|
|
|
struct dc_link *dc_link,
|
2017-09-13 02:58:20 +07:00
|
|
|
const uint8_t *edid,
|
|
|
|
int len,
|
|
|
|
struct dc_sink_init_data *init_data);
|
|
|
|
|
|
|
|
void dc_link_remove_remote_sink(
|
2017-07-23 07:05:20 +07:00
|
|
|
struct dc_link *link,
|
2017-07-25 01:04:27 +07:00
|
|
|
struct dc_sink *sink);
|
2017-09-13 02:58:20 +07:00
|
|
|
|
|
|
|
/* Used by diagnostics for virtual link at the moment */
|
|
|
|
|
|
|
|
void dc_link_dp_set_drive_settings(
|
2017-07-23 07:05:20 +07:00
|
|
|
struct dc_link *link,
|
2017-09-13 02:58:20 +07:00
|
|
|
struct link_training_settings *lt_settings);
|
|
|
|
|
2017-07-13 23:09:57 +07:00
|
|
|
enum link_training_result dc_link_dp_perform_link_training(
|
2017-09-13 02:58:20 +07:00
|
|
|
struct dc_link *link,
|
|
|
|
const struct dc_link_settings *link_setting,
|
|
|
|
bool skip_video_pattern);
|
|
|
|
|
|
|
|
void dc_link_dp_enable_hpd(const struct dc_link *link);
|
|
|
|
|
|
|
|
void dc_link_dp_disable_hpd(const struct dc_link *link);
|
|
|
|
|
|
|
|
bool dc_link_dp_set_test_pattern(
|
2017-07-23 07:05:20 +07:00
|
|
|
struct dc_link *link,
|
2017-09-13 02:58:20 +07:00
|
|
|
enum dp_test_pattern test_pattern,
|
|
|
|
const struct link_training_settings *p_link_settings,
|
|
|
|
const unsigned char *p_custom_pattern,
|
|
|
|
unsigned int cust_pattern_size);
|
|
|
|
|
|
|
|
/*******************************************************************************
|
|
|
|
* Sink Interfaces - A sink corresponds to a display output device
|
|
|
|
******************************************************************************/
|
|
|
|
|
2017-03-21 22:05:32 +07:00
|
|
|
struct dc_container_id {
|
|
|
|
// 128bit GUID in binary form
|
|
|
|
unsigned char guid[16];
|
|
|
|
// 8 byte port ID -> ELD.PortID
|
|
|
|
unsigned int portId[2];
|
|
|
|
// 128bit GUID in binary formufacturer name -> ELD.ManufacturerName
|
|
|
|
unsigned short manufacturerName;
|
|
|
|
// 2 byte product code -> ELD.ProductCode
|
|
|
|
unsigned short productCode;
|
|
|
|
};
|
|
|
|
|
2017-06-12 23:03:26 +07:00
|
|
|
|
2017-06-08 00:23:59 +07:00
|
|
|
|
2017-09-13 02:58:20 +07:00
|
|
|
/*
|
|
|
|
* The sink structure contains EDID and other display device properties
|
|
|
|
*/
|
|
|
|
struct dc_sink {
|
|
|
|
enum signal_type sink_signal;
|
|
|
|
struct dc_edid dc_edid; /* raw edid */
|
|
|
|
struct dc_edid_caps edid_caps; /* parse display caps */
|
2017-03-21 22:05:32 +07:00
|
|
|
struct dc_container_id *dc_container_id;
|
2017-03-07 23:48:50 +07:00
|
|
|
uint32_t dongle_max_pix_clk;
|
2017-02-15 03:47:24 +07:00
|
|
|
void *priv;
|
2017-06-08 00:23:59 +07:00
|
|
|
struct stereo_3d_features features_3d[TIMING_3D_FORMAT_MAX];
|
2017-06-14 21:19:57 +07:00
|
|
|
bool converter_disable_audio;
|
2017-07-25 01:04:27 +07:00
|
|
|
|
|
|
|
/* private to DC core */
|
|
|
|
struct dc_link *link;
|
|
|
|
struct dc_context *ctx;
|
|
|
|
|
|
|
|
/* private to dc_sink.c */
|
2017-08-01 04:10:44 +07:00
|
|
|
atomic_t ref_count;
|
2017-09-13 02:58:20 +07:00
|
|
|
};
|
|
|
|
|
2017-07-25 01:04:27 +07:00
|
|
|
void dc_sink_retain(struct dc_sink *sink);
|
|
|
|
void dc_sink_release(struct dc_sink *sink);
|
2017-09-13 02:58:20 +07:00
|
|
|
|
|
|
|
struct dc_sink_init_data {
|
|
|
|
enum signal_type sink_signal;
|
2017-07-23 07:05:20 +07:00
|
|
|
struct dc_link *link;
|
2017-09-13 02:58:20 +07:00
|
|
|
uint32_t dongle_max_pix_clk;
|
|
|
|
bool converter_disable_audio;
|
|
|
|
};
|
|
|
|
|
|
|
|
struct dc_sink *dc_sink_create(const struct dc_sink_init_data *init_params);
|
|
|
|
|
|
|
|
/*******************************************************************************
|
2016-12-30 03:27:12 +07:00
|
|
|
* Cursor interfaces - To manages the cursor within a stream
|
2017-09-13 02:58:20 +07:00
|
|
|
******************************************************************************/
|
|
|
|
/* TODO: Deprecated once we switch to dc_set_cursor_position */
|
2016-12-30 03:27:12 +07:00
|
|
|
bool dc_stream_set_cursor_attributes(
|
2017-07-27 20:33:33 +07:00
|
|
|
const struct dc_stream_state *stream,
|
2017-09-13 02:58:20 +07:00
|
|
|
const struct dc_cursor_attributes *attributes);
|
|
|
|
|
2016-12-30 03:27:12 +07:00
|
|
|
bool dc_stream_set_cursor_position(
|
2017-07-27 20:33:33 +07:00
|
|
|
struct dc_stream_state *stream,
|
2017-04-21 20:34:09 +07:00
|
|
|
const struct dc_cursor_position *position);
|
2017-09-13 02:58:20 +07:00
|
|
|
|
|
|
|
/* Newer interfaces */
|
|
|
|
struct dc_cursor {
|
|
|
|
struct dc_plane_address address;
|
|
|
|
struct dc_cursor_attributes attributes;
|
|
|
|
};
|
|
|
|
|
|
|
|
/*******************************************************************************
|
|
|
|
* Interrupt interfaces
|
|
|
|
******************************************************************************/
|
|
|
|
enum dc_irq_source dc_interrupt_to_irq_source(
|
|
|
|
struct dc *dc,
|
|
|
|
uint32_t src_id,
|
|
|
|
uint32_t ext_id);
|
2017-08-02 02:00:25 +07:00
|
|
|
void dc_interrupt_set(struct dc *dc, enum dc_irq_source src, bool enable);
|
2017-09-13 02:58:20 +07:00
|
|
|
void dc_interrupt_ack(struct dc *dc, enum dc_irq_source src);
|
|
|
|
enum dc_irq_source dc_get_hpd_irq_source_at_index(
|
|
|
|
struct dc *dc, uint32_t link_index);
|
|
|
|
|
|
|
|
/*******************************************************************************
|
|
|
|
* Power Interfaces
|
|
|
|
******************************************************************************/
|
|
|
|
|
|
|
|
void dc_set_power_state(
|
|
|
|
struct dc *dc,
|
2017-04-21 02:59:25 +07:00
|
|
|
enum dc_acpi_cm_power_state power_state);
|
2017-08-02 02:00:25 +07:00
|
|
|
void dc_resume(struct dc *dc);
|
2017-09-13 02:58:20 +07:00
|
|
|
|
|
|
|
/*
|
|
|
|
* DPCD access interfaces
|
|
|
|
*/
|
|
|
|
|
|
|
|
bool dc_submit_i2c(
|
|
|
|
struct dc *dc,
|
|
|
|
uint32_t link_index,
|
|
|
|
struct i2c_command *cmd);
|
|
|
|
|
2017-01-24 04:55:20 +07:00
|
|
|
|
2017-09-13 02:58:20 +07:00
|
|
|
#endif /* DC_INTERFACE_H_ */
|