linux_dsm_epyc7002/drivers/clk/meson
Martin Blumenstingl ed6f4b5180 clk: gxbb: expose MPLL2 clock for use by DT
This exposes the MPLL2 clock as this is one of the input clocks of the
ethernet controller's internal mux.

Signed-off-by: Martin Blumenstingl <martin.blumenstingl@googlemail.com>
Acked-by: Stephen Boyd <sboyd@codeaurora.org>
Signed-off-by: Kevin Hilman <khilman@baylibre.com>
2016-09-14 11:22:49 -07:00
..
clk-cpu.c clk: meson8b: clean up cpu clocks 2016-06-22 18:02:35 -07:00
clk-mpll.c clk: meson: add mpll support 2016-06-22 18:02:59 -07:00
clk-pll.c clk: meson: fractional pll support 2016-06-22 18:05:47 -07:00
clkc.h gxbb: clk: Adjust MESON_GATE macro to be shared with meson8b 2016-09-01 17:42:41 -07:00
gxbb-aoclk.c clk: meson: Fix invalid use of sizeof in gxbb_aoclkc_probe() 2016-08-24 00:55:13 -07:00
gxbb.c gxbb: clk: Adjust MESON_GATE macro to be shared with meson8b 2016-09-01 17:42:41 -07:00
gxbb.h clk: gxbb: expose MPLL2 clock for use by DT 2016-09-14 11:22:49 -07:00
Kconfig clk: gxbb: add AmLogic GXBB clk controller driver 2016-06-22 18:07:31 -07:00
Makefile clk: meson: Rename meson8b-clkc.c to reflect gxbb naming convention 2016-09-01 17:31:44 -07:00
meson8b.c meson: clk: Add support for clock gates 2016-09-01 17:43:12 -07:00
meson8b.h meson: clk: Add support for clock gates 2016-09-01 17:43:12 -07:00