2017-12-15 18:44:27 +07:00
|
|
|
// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
|
2013-10-14 22:34:02 +07:00
|
|
|
/*
|
|
|
|
* Copyright (c) 2013 MundoReader S.L.
|
|
|
|
* Author: Heiko Stuebner <heiko@sntech.de>
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <dt-bindings/gpio/gpio.h>
|
|
|
|
#include <dt-bindings/pinctrl/rockchip.h>
|
2014-04-15 06:16:44 +07:00
|
|
|
#include <dt-bindings/clock/rk3188-cru.h>
|
2017-09-15 14:54:28 +07:00
|
|
|
#include <dt-bindings/power/rk3188-power.h>
|
2013-10-14 22:34:02 +07:00
|
|
|
#include "rk3xxx.dtsi"
|
|
|
|
|
|
|
|
/ {
|
|
|
|
compatible = "rockchip,rk3188";
|
|
|
|
|
|
|
|
cpus {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2014-03-27 07:06:32 +07:00
|
|
|
enable-method = "rockchip,rk3066-smp";
|
2013-10-14 22:34:02 +07:00
|
|
|
|
2014-09-13 05:34:29 +07:00
|
|
|
cpu0: cpu@0 {
|
2013-10-14 22:34:02 +07:00
|
|
|
device_type = "cpu";
|
|
|
|
compatible = "arm,cortex-a9";
|
|
|
|
next-level-cache = <&L2>;
|
|
|
|
reg = <0x0>;
|
2014-09-13 05:34:29 +07:00
|
|
|
clock-latency = <40000>;
|
|
|
|
clocks = <&cru ARMCLK>;
|
2018-10-10 16:46:48 +07:00
|
|
|
operating-points-v2 = <&cpu0_opp_table>;
|
2018-11-07 23:12:24 +07:00
|
|
|
resets = <&cru SRST_CORE0>;
|
2013-10-14 22:34:02 +07:00
|
|
|
};
|
2018-10-15 19:46:19 +07:00
|
|
|
cpu1: cpu@1 {
|
2013-10-14 22:34:02 +07:00
|
|
|
device_type = "cpu";
|
|
|
|
compatible = "arm,cortex-a9";
|
|
|
|
next-level-cache = <&L2>;
|
|
|
|
reg = <0x1>;
|
2018-10-10 16:46:48 +07:00
|
|
|
operating-points-v2 = <&cpu0_opp_table>;
|
2018-11-07 23:12:24 +07:00
|
|
|
resets = <&cru SRST_CORE1>;
|
2013-10-14 22:34:02 +07:00
|
|
|
};
|
2018-10-15 19:46:19 +07:00
|
|
|
cpu2: cpu@2 {
|
2013-10-14 22:34:02 +07:00
|
|
|
device_type = "cpu";
|
|
|
|
compatible = "arm,cortex-a9";
|
|
|
|
next-level-cache = <&L2>;
|
|
|
|
reg = <0x2>;
|
2018-10-10 16:46:48 +07:00
|
|
|
operating-points-v2 = <&cpu0_opp_table>;
|
2018-11-07 23:12:24 +07:00
|
|
|
resets = <&cru SRST_CORE2>;
|
2013-10-14 22:34:02 +07:00
|
|
|
};
|
2018-10-15 19:46:19 +07:00
|
|
|
cpu3: cpu@3 {
|
2013-10-14 22:34:02 +07:00
|
|
|
device_type = "cpu";
|
|
|
|
compatible = "arm,cortex-a9";
|
|
|
|
next-level-cache = <&L2>;
|
|
|
|
reg = <0x3>;
|
2018-10-10 16:46:48 +07:00
|
|
|
operating-points-v2 = <&cpu0_opp_table>;
|
2018-11-07 23:12:24 +07:00
|
|
|
resets = <&cru SRST_CORE3>;
|
2018-10-10 16:46:48 +07:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
cpu0_opp_table: opp_table0 {
|
|
|
|
compatible = "operating-points-v2";
|
|
|
|
opp-shared;
|
|
|
|
|
|
|
|
opp-312000000 {
|
|
|
|
opp-hz = /bits/ 64 <312000000>;
|
|
|
|
opp-microvolt = <875000>;
|
|
|
|
clock-latency-ns = <40000>;
|
|
|
|
};
|
|
|
|
opp-504000000 {
|
|
|
|
opp-hz = /bits/ 64 <504000000>;
|
|
|
|
opp-microvolt = <925000>;
|
|
|
|
};
|
|
|
|
opp-600000000 {
|
|
|
|
opp-hz = /bits/ 64 <600000000>;
|
|
|
|
opp-microvolt = <950000>;
|
|
|
|
opp-suspend;
|
|
|
|
};
|
|
|
|
opp-816000000 {
|
|
|
|
opp-hz = /bits/ 64 <816000000>;
|
|
|
|
opp-microvolt = <975000>;
|
|
|
|
};
|
|
|
|
opp-1008000000 {
|
|
|
|
opp-hz = /bits/ 64 <1008000000>;
|
|
|
|
opp-microvolt = <1075000>;
|
|
|
|
};
|
|
|
|
opp-1200000000 {
|
|
|
|
opp-hz = /bits/ 64 <1200000000>;
|
|
|
|
opp-microvolt = <1150000>;
|
|
|
|
};
|
|
|
|
opp-1416000000 {
|
|
|
|
opp-hz = /bits/ 64 <1416000000>;
|
|
|
|
opp-microvolt = <1250000>;
|
|
|
|
};
|
|
|
|
opp-1608000000 {
|
|
|
|
opp-hz = /bits/ 64 <1608000000>;
|
|
|
|
opp-microvolt = <1350000>;
|
2013-10-14 22:34:02 +07:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2018-08-31 14:25:37 +07:00
|
|
|
display-subsystem {
|
|
|
|
compatible = "rockchip,display-subsystem";
|
|
|
|
ports = <&vop0_out>, <&vop1_out>;
|
|
|
|
};
|
|
|
|
|
2014-07-26 23:44:35 +07:00
|
|
|
sram: sram@10080000 {
|
|
|
|
compatible = "mmio-sram";
|
|
|
|
reg = <0x10080000 0x8000>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
ranges = <0 0x10080000 0x8000>;
|
|
|
|
|
|
|
|
smp-sram@0 {
|
|
|
|
compatible = "rockchip,rk3066-smp-sram";
|
|
|
|
reg = <0x0 0x50>;
|
2013-10-14 22:34:02 +07:00
|
|
|
};
|
2014-07-26 23:44:35 +07:00
|
|
|
};
|
|
|
|
|
2018-08-31 14:25:37 +07:00
|
|
|
vop0: vop@1010c000 {
|
|
|
|
compatible = "rockchip,rk3188-vop";
|
|
|
|
reg = <0x1010c000 0x1000>;
|
|
|
|
interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cru ACLK_LCDC0>, <&cru DCLK_LCDC0>, <&cru HCLK_LCDC0>;
|
|
|
|
clock-names = "aclk_vop", "dclk_vop", "hclk_vop";
|
2017-09-15 14:54:28 +07:00
|
|
|
power-domains = <&power RK3188_PD_VIO>;
|
2018-08-31 14:25:37 +07:00
|
|
|
resets = <&cru SRST_LCDC0_AXI>, <&cru SRST_LCDC0_AHB>, <&cru SRST_LCDC0_DCLK>;
|
|
|
|
reset-names = "axi", "ahb", "dclk";
|
|
|
|
status = "disabled";
|
|
|
|
|
|
|
|
vop0_out: port {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
vop1: vop@1010e000 {
|
|
|
|
compatible = "rockchip,rk3188-vop";
|
|
|
|
reg = <0x1010e000 0x1000>;
|
|
|
|
interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cru ACLK_LCDC1>, <&cru DCLK_LCDC1>, <&cru HCLK_LCDC1>;
|
|
|
|
clock-names = "aclk_vop", "dclk_vop", "hclk_vop";
|
2017-09-15 14:54:28 +07:00
|
|
|
power-domains = <&power RK3188_PD_VIO>;
|
2018-08-31 14:25:37 +07:00
|
|
|
resets = <&cru SRST_LCDC1_AXI>, <&cru SRST_LCDC1_AHB>, <&cru SRST_LCDC1_DCLK>;
|
|
|
|
reset-names = "axi", "ahb", "dclk";
|
|
|
|
status = "disabled";
|
|
|
|
|
|
|
|
vop1_out: port {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2017-01-31 19:43:15 +07:00
|
|
|
timer3: timer@2000e000 {
|
|
|
|
compatible = "rockchip,rk3188-timer", "rockchip,rk3288-timer";
|
|
|
|
reg = <0x2000e000 0x20>;
|
|
|
|
interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cru SCLK_TIMER3>, <&cru PCLK_TIMER3>;
|
|
|
|
clock-names = "timer", "pclk";
|
|
|
|
};
|
|
|
|
|
|
|
|
timer6: timer@200380a0 {
|
|
|
|
compatible = "rockchip,rk3188-timer", "rockchip,rk3288-timer";
|
|
|
|
reg = <0x200380a0 0x20>;
|
|
|
|
interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cru SCLK_TIMER6>, <&cru PCLK_TIMER0>;
|
|
|
|
clock-names = "timer", "pclk";
|
|
|
|
};
|
|
|
|
|
2014-10-14 15:16:37 +07:00
|
|
|
i2s0: i2s@1011a000 {
|
|
|
|
compatible = "rockchip,rk3188-i2s", "rockchip,rk3066-i2s";
|
|
|
|
reg = <0x1011a000 0x2000>;
|
|
|
|
interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&i2s0_bus>;
|
|
|
|
dmas = <&dmac1_s 6>, <&dmac1_s 7>;
|
|
|
|
dma-names = "tx", "rx";
|
|
|
|
clock-names = "i2s_hclk", "i2s_clk";
|
|
|
|
clocks = <&cru HCLK_I2S0>, <&cru SCLK_I2S0>;
|
2015-11-10 14:32:09 +07:00
|
|
|
rockchip,playback-channels = <2>;
|
|
|
|
rockchip,capture-channels = <2>;
|
2018-09-05 20:48:33 +07:00
|
|
|
#sound-dai-cells = <0>;
|
2014-10-14 15:16:37 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2015-10-08 20:31:14 +07:00
|
|
|
spdif: sound@1011e000 {
|
|
|
|
compatible = "rockchip,rk3188-spdif", "rockchip,rk3066-spdif";
|
|
|
|
reg = <0x1011e000 0x2000>;
|
|
|
|
#sound-dai-cells = <0>;
|
|
|
|
clock-names = "hclk", "mclk";
|
|
|
|
clocks = <&cru HCLK_SPDIF>, <&cru SCLK_SPDIF>;
|
|
|
|
dmas = <&dmac1_s 8>;
|
|
|
|
dma-names = "tx";
|
|
|
|
interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&spdif_tx>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2014-07-26 23:44:35 +07:00
|
|
|
cru: clock-controller@20000000 {
|
|
|
|
compatible = "rockchip,rk3188-cru";
|
|
|
|
reg = <0x20000000 0x1000>;
|
|
|
|
rockchip,grf = <&grf>;
|
|
|
|
|
|
|
|
#clock-cells = <1>;
|
|
|
|
#reset-cells = <1>;
|
|
|
|
};
|
2013-10-14 22:34:02 +07:00
|
|
|
|
2015-11-11 14:34:31 +07:00
|
|
|
efuse: efuse@20010000 {
|
2016-09-02 10:16:55 +07:00
|
|
|
compatible = "rockchip,rk3188-efuse";
|
2015-11-11 14:34:31 +07:00
|
|
|
reg = <0x20010000 0x4000>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
clocks = <&cru PCLK_EFUSE>;
|
|
|
|
clock-names = "pclk_efuse";
|
|
|
|
|
2016-04-01 03:15:43 +07:00
|
|
|
cpu_leakage: cpu_leakage@17 {
|
2015-11-11 14:34:31 +07:00
|
|
|
reg = <0x17 0x1>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2015-08-02 01:28:36 +07:00
|
|
|
usbphy: phy {
|
|
|
|
compatible = "rockchip,rk3188-usb-phy", "rockchip,rk3288-usb-phy";
|
|
|
|
rockchip,grf = <&grf>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
status = "disabled";
|
|
|
|
|
2016-04-01 01:12:14 +07:00
|
|
|
usbphy0: usb-phy@10c {
|
2015-08-02 01:28:36 +07:00
|
|
|
#phy-cells = <0>;
|
|
|
|
reg = <0x10c>;
|
|
|
|
clocks = <&cru SCLK_OTGPHY0>;
|
|
|
|
clock-names = "phyclk";
|
2015-11-20 04:22:27 +07:00
|
|
|
#clock-cells = <0>;
|
2015-08-02 01:28:36 +07:00
|
|
|
};
|
|
|
|
|
2016-04-01 01:12:14 +07:00
|
|
|
usbphy1: usb-phy@11c {
|
2015-08-02 01:28:36 +07:00
|
|
|
#phy-cells = <0>;
|
|
|
|
reg = <0x11c>;
|
|
|
|
clocks = <&cru SCLK_OTGPHY1>;
|
|
|
|
clock-names = "phyclk";
|
2015-11-20 04:22:27 +07:00
|
|
|
#clock-cells = <0>;
|
2015-08-02 01:28:36 +07:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2014-07-23 03:56:16 +07:00
|
|
|
pinctrl: pinctrl {
|
2014-07-26 23:44:35 +07:00
|
|
|
compatible = "rockchip,rk3188-pinctrl";
|
|
|
|
rockchip,grf = <&grf>;
|
|
|
|
rockchip,pmu = <&pmu>;
|
|
|
|
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
ranges;
|
|
|
|
|
2014-11-08 07:44:56 +07:00
|
|
|
gpio0: gpio0@2000a000 {
|
2014-07-26 23:44:35 +07:00
|
|
|
compatible = "rockchip,rk3188-gpio-bank0";
|
|
|
|
reg = <0x2000a000 0x100>;
|
|
|
|
interrupts = <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cru PCLK_GPIO0>;
|
|
|
|
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <2>;
|
2013-10-14 22:34:02 +07:00
|
|
|
};
|
|
|
|
|
2014-11-08 07:44:56 +07:00
|
|
|
gpio1: gpio1@2003c000 {
|
2014-07-26 23:44:35 +07:00
|
|
|
compatible = "rockchip,gpio-bank";
|
|
|
|
reg = <0x2003c000 0x100>;
|
|
|
|
interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cru PCLK_GPIO1>;
|
2013-06-18 03:08:31 +07:00
|
|
|
|
2014-07-26 23:44:35 +07:00
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <2>;
|
2013-06-18 03:08:31 +07:00
|
|
|
};
|
|
|
|
|
2014-07-26 23:44:35 +07:00
|
|
|
gpio2: gpio2@2003e000 {
|
|
|
|
compatible = "rockchip,gpio-bank";
|
|
|
|
reg = <0x2003e000 0x100>;
|
|
|
|
interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cru PCLK_GPIO2>;
|
|
|
|
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
2014-04-15 06:16:44 +07:00
|
|
|
|
2014-07-26 23:44:35 +07:00
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <2>;
|
2014-04-15 06:16:44 +07:00
|
|
|
};
|
|
|
|
|
2014-07-26 23:44:35 +07:00
|
|
|
gpio3: gpio3@20080000 {
|
|
|
|
compatible = "rockchip,gpio-bank";
|
|
|
|
reg = <0x20080000 0x100>;
|
|
|
|
interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cru PCLK_GPIO3>;
|
2014-04-30 03:02:52 +07:00
|
|
|
|
2014-07-26 23:44:35 +07:00
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
2013-10-14 22:34:02 +07:00
|
|
|
|
2014-07-26 23:44:35 +07:00
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
};
|
2013-10-14 22:34:02 +07:00
|
|
|
|
2014-07-26 23:44:35 +07:00
|
|
|
pcfg_pull_up: pcfg_pull_up {
|
|
|
|
bias-pull-up;
|
|
|
|
};
|
2013-10-14 22:34:02 +07:00
|
|
|
|
2014-07-26 23:44:35 +07:00
|
|
|
pcfg_pull_down: pcfg_pull_down {
|
|
|
|
bias-pull-down;
|
|
|
|
};
|
2013-10-14 22:34:02 +07:00
|
|
|
|
2014-07-26 23:44:35 +07:00
|
|
|
pcfg_pull_none: pcfg_pull_none {
|
|
|
|
bias-disable;
|
|
|
|
};
|
2013-10-14 22:34:02 +07:00
|
|
|
|
2014-09-10 22:04:36 +07:00
|
|
|
emmc {
|
|
|
|
emmc_clk: emmc-clk {
|
2019-04-02 19:08:57 +07:00
|
|
|
rockchip,pins = <0 RK_PD0 2 &pcfg_pull_none>;
|
2014-09-10 22:04:36 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
emmc_cmd: emmc-cmd {
|
2019-04-02 19:08:57 +07:00
|
|
|
rockchip,pins = <0 RK_PD2 2 &pcfg_pull_up>;
|
2014-09-10 22:04:36 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
emmc_rst: emmc-rst {
|
2019-04-02 19:08:57 +07:00
|
|
|
rockchip,pins = <0 RK_PD3 2 &pcfg_pull_none>;
|
2014-09-10 22:04:36 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
/*
|
|
|
|
* The data pins are shared between nandc and emmc and
|
|
|
|
* not accessible through pinctrl. Also they should've
|
|
|
|
* been already set correctly by firmware, as
|
|
|
|
* flash/emmc is the boot-device.
|
|
|
|
*/
|
|
|
|
};
|
|
|
|
|
2014-09-09 00:14:49 +07:00
|
|
|
emac {
|
|
|
|
emac_xfer: emac-xfer {
|
2019-04-02 19:08:57 +07:00
|
|
|
rockchip,pins = <3 RK_PC0 2 &pcfg_pull_none>, /* tx_en */
|
|
|
|
<3 RK_PC1 2 &pcfg_pull_none>, /* txd1 */
|
|
|
|
<3 RK_PC2 2 &pcfg_pull_none>, /* txd0 */
|
|
|
|
<3 RK_PC3 2 &pcfg_pull_none>, /* rxd0 */
|
|
|
|
<3 RK_PC4 2 &pcfg_pull_none>, /* rxd1 */
|
|
|
|
<3 RK_PC5 2 &pcfg_pull_none>, /* mac_clk */
|
|
|
|
<3 RK_PC6 2 &pcfg_pull_none>, /* rx_err */
|
|
|
|
<3 RK_PC7 2 &pcfg_pull_none>; /* crs_dvalid */
|
2014-09-09 00:14:49 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
emac_mdio: emac-mdio {
|
2019-04-02 19:08:57 +07:00
|
|
|
rockchip,pins = <3 RK_PD0 2 &pcfg_pull_none>,
|
|
|
|
<3 RK_PD1 2 &pcfg_pull_none>;
|
2014-09-09 00:14:49 +07:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2014-06-25 01:12:06 +07:00
|
|
|
i2c0 {
|
|
|
|
i2c0_xfer: i2c0-xfer {
|
2019-04-02 19:08:57 +07:00
|
|
|
rockchip,pins = <1 RK_PD0 1 &pcfg_pull_none>,
|
|
|
|
<1 RK_PD1 1 &pcfg_pull_none>;
|
2014-06-25 01:12:06 +07:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
i2c1 {
|
|
|
|
i2c1_xfer: i2c1-xfer {
|
2019-04-02 19:08:57 +07:00
|
|
|
rockchip,pins = <1 RK_PD2 1 &pcfg_pull_none>,
|
|
|
|
<1 RK_PD3 1 &pcfg_pull_none>;
|
2014-06-25 01:12:06 +07:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
i2c2 {
|
|
|
|
i2c2_xfer: i2c2-xfer {
|
2019-04-02 19:08:57 +07:00
|
|
|
rockchip,pins = <1 RK_PD4 1 &pcfg_pull_none>,
|
|
|
|
<1 RK_PD5 1 &pcfg_pull_none>;
|
2014-06-25 01:12:06 +07:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
i2c3 {
|
|
|
|
i2c3_xfer: i2c3-xfer {
|
2019-04-02 19:08:57 +07:00
|
|
|
rockchip,pins = <3 RK_PB6 2 &pcfg_pull_none>,
|
|
|
|
<3 RK_PB7 2 &pcfg_pull_none>;
|
2014-06-25 01:12:06 +07:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
i2c4 {
|
|
|
|
i2c4_xfer: i2c4-xfer {
|
2019-04-02 19:08:57 +07:00
|
|
|
rockchip,pins = <1 RK_PD6 1 &pcfg_pull_none>,
|
|
|
|
<1 RK_PD7 1 &pcfg_pull_none>;
|
2014-06-25 01:12:06 +07:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2018-08-31 14:25:37 +07:00
|
|
|
lcdc1 {
|
|
|
|
lcdc1_dclk: lcdc1-dclk {
|
2019-04-02 19:08:57 +07:00
|
|
|
rockchip,pins = <2 RK_PD0 1 &pcfg_pull_none>;
|
2018-08-31 14:25:37 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
lcdc1_den: lcdc1-den {
|
2019-04-02 19:08:57 +07:00
|
|
|
rockchip,pins = <2 RK_PD1 1 &pcfg_pull_none>;
|
2018-08-31 14:25:37 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
lcdc1_hsync: lcdc1-hsync {
|
2019-04-02 19:08:57 +07:00
|
|
|
rockchip,pins = <2 RK_PD2 1 &pcfg_pull_none>;
|
2018-08-31 14:25:37 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
lcdc1_vsync: lcdc1-vsync {
|
2019-04-02 19:08:57 +07:00
|
|
|
rockchip,pins = <2 RK_PD3 1 &pcfg_pull_none>;
|
2018-08-31 14:25:37 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
lcdc1_rgb24: ldcd1-rgb24 {
|
2019-04-02 19:08:57 +07:00
|
|
|
rockchip,pins = <2 RK_PA0 1 &pcfg_pull_none>,
|
|
|
|
<2 RK_PA1 1 &pcfg_pull_none>,
|
|
|
|
<2 RK_PA2 1 &pcfg_pull_none>,
|
|
|
|
<2 RK_PA3 1 &pcfg_pull_none>,
|
|
|
|
<2 RK_PA4 1 &pcfg_pull_none>,
|
|
|
|
<2 RK_PA5 1 &pcfg_pull_none>,
|
|
|
|
<2 RK_PA6 1 &pcfg_pull_none>,
|
|
|
|
<2 RK_PA7 1 &pcfg_pull_none>,
|
|
|
|
<2 RK_PB0 1 &pcfg_pull_none>,
|
|
|
|
<2 RK_PB1 1 &pcfg_pull_none>,
|
|
|
|
<2 RK_PB2 1 &pcfg_pull_none>,
|
|
|
|
<2 RK_PB3 1 &pcfg_pull_none>,
|
|
|
|
<2 RK_PB4 1 &pcfg_pull_none>,
|
|
|
|
<2 RK_PB5 1 &pcfg_pull_none>,
|
|
|
|
<2 RK_PB6 1 &pcfg_pull_none>,
|
|
|
|
<2 RK_PB7 1 &pcfg_pull_none>,
|
|
|
|
<2 RK_PC0 1 &pcfg_pull_none>,
|
|
|
|
<2 RK_PC1 1 &pcfg_pull_none>,
|
|
|
|
<2 RK_PC2 1 &pcfg_pull_none>,
|
|
|
|
<2 RK_PC3 1 &pcfg_pull_none>,
|
|
|
|
<2 RK_PC4 1 &pcfg_pull_none>,
|
|
|
|
<2 RK_PC5 1 &pcfg_pull_none>,
|
|
|
|
<2 RK_PC6 1 &pcfg_pull_none>,
|
|
|
|
<2 RK_PC7 1 &pcfg_pull_none>;
|
2018-08-31 14:25:37 +07:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2014-06-27 01:03:41 +07:00
|
|
|
pwm0 {
|
|
|
|
pwm0_out: pwm0-out {
|
2019-04-02 19:08:57 +07:00
|
|
|
rockchip,pins = <3 RK_PD3 1 &pcfg_pull_none>;
|
2014-06-27 01:03:41 +07:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
pwm1 {
|
|
|
|
pwm1_out: pwm1-out {
|
2019-04-02 19:08:57 +07:00
|
|
|
rockchip,pins = <3 RK_PD4 1 &pcfg_pull_none>;
|
2014-06-27 01:03:41 +07:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
pwm2 {
|
|
|
|
pwm2_out: pwm2-out {
|
2019-04-02 19:08:57 +07:00
|
|
|
rockchip,pins = <3 RK_PD5 1 &pcfg_pull_none>;
|
2014-06-27 01:03:41 +07:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
pwm3 {
|
|
|
|
pwm3_out: pwm3-out {
|
2019-04-02 19:08:57 +07:00
|
|
|
rockchip,pins = <3 RK_PD6 1 &pcfg_pull_none>;
|
2014-06-27 01:03:41 +07:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2014-09-10 21:28:02 +07:00
|
|
|
spi0 {
|
|
|
|
spi0_clk: spi0-clk {
|
2019-04-02 19:08:57 +07:00
|
|
|
rockchip,pins = <1 RK_PA6 2 &pcfg_pull_up>;
|
2014-09-10 21:28:02 +07:00
|
|
|
};
|
|
|
|
spi0_cs0: spi0-cs0 {
|
2019-04-02 19:08:57 +07:00
|
|
|
rockchip,pins = <1 RK_PA7 2 &pcfg_pull_up>;
|
2014-09-10 21:28:02 +07:00
|
|
|
};
|
|
|
|
spi0_tx: spi0-tx {
|
2019-04-02 19:08:57 +07:00
|
|
|
rockchip,pins = <1 RK_PA5 2 &pcfg_pull_up>;
|
2014-09-10 21:28:02 +07:00
|
|
|
};
|
|
|
|
spi0_rx: spi0-rx {
|
2019-04-02 19:08:57 +07:00
|
|
|
rockchip,pins = <1 RK_PA4 2 &pcfg_pull_up>;
|
2014-09-10 21:28:02 +07:00
|
|
|
};
|
|
|
|
spi0_cs1: spi0-cs1 {
|
2019-04-02 19:08:57 +07:00
|
|
|
rockchip,pins = <1 RK_PB7 1 &pcfg_pull_up>;
|
2014-09-10 21:28:02 +07:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
spi1 {
|
|
|
|
spi1_clk: spi1-clk {
|
2019-04-02 19:08:57 +07:00
|
|
|
rockchip,pins = <0 RK_PD6 1 &pcfg_pull_up>;
|
2014-09-10 21:28:02 +07:00
|
|
|
};
|
|
|
|
spi1_cs0: spi1-cs0 {
|
2019-04-02 19:08:57 +07:00
|
|
|
rockchip,pins = <0 RK_PD7 1 &pcfg_pull_up>;
|
2014-09-10 21:28:02 +07:00
|
|
|
};
|
|
|
|
spi1_rx: spi1-rx {
|
2019-04-02 19:08:57 +07:00
|
|
|
rockchip,pins = <0 RK_PD4 1 &pcfg_pull_up>;
|
2014-09-10 21:28:02 +07:00
|
|
|
};
|
|
|
|
spi1_tx: spi1-tx {
|
2019-04-02 19:08:57 +07:00
|
|
|
rockchip,pins = <0 RK_PD5 1 &pcfg_pull_up>;
|
2014-09-10 21:28:02 +07:00
|
|
|
};
|
|
|
|
spi1_cs1: spi1-cs1 {
|
2019-04-02 19:08:57 +07:00
|
|
|
rockchip,pins = <1 RK_PB6 2 &pcfg_pull_up>;
|
2014-09-10 21:28:02 +07:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2014-07-26 23:44:35 +07:00
|
|
|
uart0 {
|
|
|
|
uart0_xfer: uart0-xfer {
|
2019-04-02 19:08:57 +07:00
|
|
|
rockchip,pins = <1 RK_PA0 1 &pcfg_pull_up>,
|
|
|
|
<1 RK_PA1 1 &pcfg_pull_none>;
|
2014-07-26 23:44:35 +07:00
|
|
|
};
|
2013-10-14 22:34:02 +07:00
|
|
|
|
2014-07-26 23:44:35 +07:00
|
|
|
uart0_cts: uart0-cts {
|
2019-04-02 19:08:57 +07:00
|
|
|
rockchip,pins = <1 RK_PA2 1 &pcfg_pull_none>;
|
2013-10-14 22:34:02 +07:00
|
|
|
};
|
|
|
|
|
2014-07-26 23:44:35 +07:00
|
|
|
uart0_rts: uart0-rts {
|
2019-04-02 19:08:57 +07:00
|
|
|
rockchip,pins = <1 RK_PA3 1 &pcfg_pull_none>;
|
2014-07-26 23:44:35 +07:00
|
|
|
};
|
|
|
|
};
|
2013-10-14 22:34:02 +07:00
|
|
|
|
2014-07-26 23:44:35 +07:00
|
|
|
uart1 {
|
|
|
|
uart1_xfer: uart1-xfer {
|
2019-04-02 19:08:57 +07:00
|
|
|
rockchip,pins = <1 RK_PA4 1 &pcfg_pull_up>,
|
|
|
|
<1 RK_PA5 1 &pcfg_pull_none>;
|
2014-07-26 23:44:35 +07:00
|
|
|
};
|
2013-10-14 22:34:02 +07:00
|
|
|
|
2014-07-26 23:44:35 +07:00
|
|
|
uart1_cts: uart1-cts {
|
2019-04-02 19:08:57 +07:00
|
|
|
rockchip,pins = <1 RK_PA6 1 &pcfg_pull_none>;
|
2013-10-14 22:34:02 +07:00
|
|
|
};
|
|
|
|
|
2014-07-26 23:44:35 +07:00
|
|
|
uart1_rts: uart1-rts {
|
2019-04-02 19:08:57 +07:00
|
|
|
rockchip,pins = <1 RK_PA7 1 &pcfg_pull_none>;
|
2014-07-26 23:44:35 +07:00
|
|
|
};
|
|
|
|
};
|
2013-10-14 22:34:02 +07:00
|
|
|
|
2014-07-26 23:44:35 +07:00
|
|
|
uart2 {
|
|
|
|
uart2_xfer: uart2-xfer {
|
2019-04-02 19:08:57 +07:00
|
|
|
rockchip,pins = <1 RK_PB0 1 &pcfg_pull_up>,
|
|
|
|
<1 RK_PB1 1 &pcfg_pull_none>;
|
2014-07-26 23:44:35 +07:00
|
|
|
};
|
|
|
|
/* no rts / cts for uart2 */
|
|
|
|
};
|
2013-10-14 22:34:02 +07:00
|
|
|
|
2014-07-26 23:44:35 +07:00
|
|
|
uart3 {
|
|
|
|
uart3_xfer: uart3-xfer {
|
2019-04-02 19:08:57 +07:00
|
|
|
rockchip,pins = <1 RK_PB2 1 &pcfg_pull_up>,
|
|
|
|
<1 RK_PB3 1 &pcfg_pull_none>;
|
2013-10-14 22:34:02 +07:00
|
|
|
};
|
|
|
|
|
2014-07-26 23:44:35 +07:00
|
|
|
uart3_cts: uart3-cts {
|
2019-04-02 19:08:57 +07:00
|
|
|
rockchip,pins = <1 RK_PB4 1 &pcfg_pull_none>;
|
2013-10-14 22:34:02 +07:00
|
|
|
};
|
|
|
|
|
2014-07-26 23:44:35 +07:00
|
|
|
uart3_rts: uart3-rts {
|
2019-04-02 19:08:57 +07:00
|
|
|
rockchip,pins = <1 RK_PB5 1 &pcfg_pull_none>;
|
2013-10-14 22:34:02 +07:00
|
|
|
};
|
2014-07-26 23:44:35 +07:00
|
|
|
};
|
2013-10-14 22:34:02 +07:00
|
|
|
|
2014-07-26 23:44:35 +07:00
|
|
|
sd0 {
|
|
|
|
sd0_clk: sd0-clk {
|
2019-04-02 19:08:57 +07:00
|
|
|
rockchip,pins = <3 RK_PA2 1 &pcfg_pull_none>;
|
2013-10-14 22:34:02 +07:00
|
|
|
};
|
|
|
|
|
2014-07-26 23:44:35 +07:00
|
|
|
sd0_cmd: sd0-cmd {
|
2019-04-02 19:08:57 +07:00
|
|
|
rockchip,pins = <3 RK_PA3 1 &pcfg_pull_none>;
|
2014-07-26 23:44:35 +07:00
|
|
|
};
|
2013-10-14 22:34:02 +07:00
|
|
|
|
2014-07-26 23:44:35 +07:00
|
|
|
sd0_cd: sd0-cd {
|
2019-04-02 19:08:57 +07:00
|
|
|
rockchip,pins = <3 RK_PB0 1 &pcfg_pull_none>;
|
2014-07-26 23:44:35 +07:00
|
|
|
};
|
2013-10-14 22:34:02 +07:00
|
|
|
|
2014-07-26 23:44:35 +07:00
|
|
|
sd0_wp: sd0-wp {
|
2019-04-02 19:08:57 +07:00
|
|
|
rockchip,pins = <3 RK_PB1 1 &pcfg_pull_none>;
|
2013-10-14 22:34:02 +07:00
|
|
|
};
|
|
|
|
|
2014-07-26 23:44:35 +07:00
|
|
|
sd0_pwr: sd0-pwr {
|
2019-04-02 19:08:57 +07:00
|
|
|
rockchip,pins = <3 RK_PA1 1 &pcfg_pull_none>;
|
2014-07-26 23:44:35 +07:00
|
|
|
};
|
2013-10-14 22:34:02 +07:00
|
|
|
|
2014-07-26 23:44:35 +07:00
|
|
|
sd0_bus1: sd0-bus-width1 {
|
2019-04-02 19:08:57 +07:00
|
|
|
rockchip,pins = <3 RK_PA4 1 &pcfg_pull_none>;
|
2014-07-26 23:44:35 +07:00
|
|
|
};
|
2013-10-14 22:34:02 +07:00
|
|
|
|
2014-07-26 23:44:35 +07:00
|
|
|
sd0_bus4: sd0-bus-width4 {
|
2019-04-02 19:08:57 +07:00
|
|
|
rockchip,pins = <3 RK_PA4 1 &pcfg_pull_none>,
|
|
|
|
<3 RK_PA5 1 &pcfg_pull_none>,
|
|
|
|
<3 RK_PA6 1 &pcfg_pull_none>,
|
|
|
|
<3 RK_PA7 1 &pcfg_pull_none>;
|
2013-10-14 22:34:02 +07:00
|
|
|
};
|
2014-07-26 23:44:35 +07:00
|
|
|
};
|
2013-10-14 22:34:02 +07:00
|
|
|
|
2014-07-26 23:44:35 +07:00
|
|
|
sd1 {
|
|
|
|
sd1_clk: sd1-clk {
|
2019-04-02 19:08:57 +07:00
|
|
|
rockchip,pins = <3 RK_PC5 1 &pcfg_pull_none>;
|
2013-10-14 22:34:02 +07:00
|
|
|
};
|
|
|
|
|
2014-07-26 23:44:35 +07:00
|
|
|
sd1_cmd: sd1-cmd {
|
2019-04-02 19:08:57 +07:00
|
|
|
rockchip,pins = <3 RK_PC0 1 &pcfg_pull_none>;
|
2014-07-26 23:44:35 +07:00
|
|
|
};
|
2013-10-14 22:34:02 +07:00
|
|
|
|
2014-07-26 23:44:35 +07:00
|
|
|
sd1_cd: sd1-cd {
|
2019-04-02 19:08:57 +07:00
|
|
|
rockchip,pins = <3 RK_PC6 1 &pcfg_pull_none>;
|
2014-07-26 23:44:35 +07:00
|
|
|
};
|
2013-10-14 22:34:02 +07:00
|
|
|
|
2014-07-26 23:44:35 +07:00
|
|
|
sd1_wp: sd1-wp {
|
2019-04-02 19:08:57 +07:00
|
|
|
rockchip,pins = <3 RK_PC7 1 &pcfg_pull_none>;
|
2013-10-14 22:34:02 +07:00
|
|
|
};
|
|
|
|
|
2014-07-26 23:44:35 +07:00
|
|
|
sd1_bus1: sd1-bus-width1 {
|
2019-04-02 19:08:57 +07:00
|
|
|
rockchip,pins = <3 RK_PC1 1 &pcfg_pull_none>;
|
2013-10-14 22:34:02 +07:00
|
|
|
};
|
|
|
|
|
2014-07-26 23:44:35 +07:00
|
|
|
sd1_bus4: sd1-bus-width4 {
|
2019-04-02 19:08:57 +07:00
|
|
|
rockchip,pins = <3 RK_PC1 1 &pcfg_pull_none>,
|
|
|
|
<3 RK_PC2 1 &pcfg_pull_none>,
|
|
|
|
<3 RK_PC3 1 &pcfg_pull_none>,
|
|
|
|
<3 RK_PC4 1 &pcfg_pull_none>;
|
2013-10-14 22:34:02 +07:00
|
|
|
};
|
|
|
|
};
|
2014-10-14 15:16:37 +07:00
|
|
|
|
|
|
|
i2s0 {
|
|
|
|
i2s0_bus: i2s0-bus {
|
2019-04-02 19:08:57 +07:00
|
|
|
rockchip,pins = <1 RK_PC0 1 &pcfg_pull_none>,
|
|
|
|
<1 RK_PC1 1 &pcfg_pull_none>,
|
|
|
|
<1 RK_PC2 1 &pcfg_pull_none>,
|
|
|
|
<1 RK_PC3 1 &pcfg_pull_none>,
|
|
|
|
<1 RK_PC4 1 &pcfg_pull_none>,
|
|
|
|
<1 RK_PC5 1 &pcfg_pull_none>;
|
2014-10-14 15:16:37 +07:00
|
|
|
};
|
|
|
|
};
|
2015-10-08 20:31:14 +07:00
|
|
|
|
|
|
|
spdif {
|
|
|
|
spdif_tx: spdif-tx {
|
2019-04-02 19:08:57 +07:00
|
|
|
rockchip,pins = <1 RK_PB6 1 &pcfg_pull_none>;
|
2015-10-08 20:31:14 +07:00
|
|
|
};
|
|
|
|
};
|
2013-10-14 22:34:02 +07:00
|
|
|
};
|
|
|
|
};
|
2014-07-27 04:08:06 +07:00
|
|
|
|
2014-09-09 00:14:49 +07:00
|
|
|
&emac {
|
|
|
|
compatible = "rockchip,rk3188-emac";
|
|
|
|
};
|
|
|
|
|
2014-07-27 04:08:06 +07:00
|
|
|
&global_timer {
|
2017-03-22 06:05:16 +07:00
|
|
|
interrupts = <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_EDGE_RISING)>;
|
2017-01-31 19:43:16 +07:00
|
|
|
status = "disabled";
|
2014-07-27 04:08:06 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
&local_timer {
|
2017-03-22 06:05:16 +07:00
|
|
|
interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_EDGE_RISING)>;
|
2014-07-27 04:08:06 +07:00
|
|
|
};
|
|
|
|
|
2017-08-26 19:06:01 +07:00
|
|
|
&gpu {
|
|
|
|
compatible = "rockchip,rk3188-mali", "arm,mali-400";
|
|
|
|
interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
interrupt-names = "gp",
|
|
|
|
"gpmmu",
|
|
|
|
"pp0",
|
2017-10-10 16:04:33 +07:00
|
|
|
"ppmmu0",
|
2017-08-26 19:06:01 +07:00
|
|
|
"pp1",
|
2017-10-10 16:04:33 +07:00
|
|
|
"ppmmu1",
|
2017-08-26 19:06:01 +07:00
|
|
|
"pp2",
|
2017-10-10 16:04:33 +07:00
|
|
|
"ppmmu2",
|
2017-08-26 19:06:01 +07:00
|
|
|
"pp3",
|
2017-10-10 16:04:33 +07:00
|
|
|
"ppmmu3";
|
2017-09-15 14:54:28 +07:00
|
|
|
power-domains = <&power RK3188_PD_GPU>;
|
2017-08-26 19:06:01 +07:00
|
|
|
};
|
|
|
|
|
2014-06-25 01:12:06 +07:00
|
|
|
&i2c0 {
|
|
|
|
compatible = "rockchip,rk3188-i2c";
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&i2c0_xfer>;
|
|
|
|
};
|
|
|
|
|
|
|
|
&i2c1 {
|
|
|
|
compatible = "rockchip,rk3188-i2c";
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&i2c1_xfer>;
|
|
|
|
};
|
|
|
|
|
|
|
|
&i2c2 {
|
|
|
|
compatible = "rockchip,rk3188-i2c";
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&i2c2_xfer>;
|
|
|
|
};
|
|
|
|
|
|
|
|
&i2c3 {
|
|
|
|
compatible = "rockchip,rk3188-i2c";
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&i2c3_xfer>;
|
|
|
|
};
|
|
|
|
|
|
|
|
&i2c4 {
|
|
|
|
compatible = "rockchip,rk3188-i2c";
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&i2c4_xfer>;
|
|
|
|
};
|
|
|
|
|
2017-09-15 14:54:28 +07:00
|
|
|
&pmu {
|
|
|
|
power: power-controller {
|
|
|
|
compatible = "rockchip,rk3188-power-controller";
|
|
|
|
#power-domain-cells = <1>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
|
|
|
|
pd_vio@RK3188_PD_VIO {
|
|
|
|
reg = <RK3188_PD_VIO>;
|
|
|
|
clocks = <&cru ACLK_LCDC0>,
|
|
|
|
<&cru ACLK_LCDC1>,
|
|
|
|
<&cru DCLK_LCDC0>,
|
|
|
|
<&cru DCLK_LCDC1>,
|
|
|
|
<&cru HCLK_LCDC0>,
|
|
|
|
<&cru HCLK_LCDC1>,
|
|
|
|
<&cru SCLK_CIF0>,
|
|
|
|
<&cru ACLK_CIF0>,
|
|
|
|
<&cru HCLK_CIF0>,
|
|
|
|
<&cru ACLK_IPP>,
|
|
|
|
<&cru HCLK_IPP>,
|
|
|
|
<&cru ACLK_RGA>,
|
|
|
|
<&cru HCLK_RGA>;
|
|
|
|
pm_qos = <&qos_lcdc0>,
|
|
|
|
<&qos_lcdc1>,
|
|
|
|
<&qos_cif0>,
|
|
|
|
<&qos_ipp>,
|
|
|
|
<&qos_rga>;
|
|
|
|
};
|
|
|
|
|
|
|
|
pd_video@RK3188_PD_VIDEO {
|
|
|
|
reg = <RK3188_PD_VIDEO>;
|
|
|
|
clocks = <&cru ACLK_VDPU>,
|
|
|
|
<&cru ACLK_VEPU>,
|
|
|
|
<&cru HCLK_VDPU>,
|
|
|
|
<&cru HCLK_VEPU>;
|
|
|
|
pm_qos = <&qos_vpu>;
|
|
|
|
};
|
|
|
|
|
|
|
|
pd_gpu@RK3188_PD_GPU {
|
|
|
|
reg = <RK3188_PD_GPU>;
|
|
|
|
clocks = <&cru ACLK_GPU>;
|
|
|
|
pm_qos = <&qos_gpu>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2014-06-27 01:03:41 +07:00
|
|
|
&pwm0 {
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pwm0_out>;
|
|
|
|
};
|
|
|
|
|
|
|
|
&pwm1 {
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pwm1_out>;
|
|
|
|
};
|
|
|
|
|
|
|
|
&pwm2 {
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pwm2_out>;
|
|
|
|
};
|
|
|
|
|
|
|
|
&pwm3 {
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pwm3_out>;
|
|
|
|
};
|
|
|
|
|
2014-09-10 21:28:02 +07:00
|
|
|
&spi0 {
|
|
|
|
compatible = "rockchip,rk3188-spi", "rockchip,rk3066-spi";
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&spi0_clk &spi0_tx &spi0_rx &spi0_cs0>;
|
|
|
|
};
|
|
|
|
|
|
|
|
&spi1 {
|
|
|
|
compatible = "rockchip,rk3188-spi", "rockchip,rk3066-spi";
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&spi1_clk &spi1_tx &spi1_rx &spi1_cs0>;
|
|
|
|
};
|
|
|
|
|
2014-07-27 04:08:06 +07:00
|
|
|
&uart0 {
|
2017-01-19 23:04:44 +07:00
|
|
|
compatible = "rockchip,rk3188-uart", "snps,dw-apb-uart";
|
2014-07-27 04:08:06 +07:00
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&uart0_xfer>;
|
|
|
|
};
|
|
|
|
|
|
|
|
&uart1 {
|
2017-01-19 23:04:44 +07:00
|
|
|
compatible = "rockchip,rk3188-uart", "snps,dw-apb-uart";
|
2014-07-27 04:08:06 +07:00
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&uart1_xfer>;
|
|
|
|
};
|
|
|
|
|
|
|
|
&uart2 {
|
2017-01-19 23:04:44 +07:00
|
|
|
compatible = "rockchip,rk3188-uart", "snps,dw-apb-uart";
|
2014-07-27 04:08:06 +07:00
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&uart2_xfer>;
|
|
|
|
};
|
|
|
|
|
|
|
|
&uart3 {
|
2017-01-19 23:04:44 +07:00
|
|
|
compatible = "rockchip,rk3188-uart", "snps,dw-apb-uart";
|
2014-07-27 04:08:06 +07:00
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&uart3_xfer>;
|
|
|
|
};
|
2014-07-30 15:16:17 +07:00
|
|
|
|
|
|
|
&wdt {
|
|
|
|
compatible = "rockchip,rk3188-wdt", "snps,dw-wdt";
|
|
|
|
};
|