2011-08-09 22:15:17 +07:00
|
|
|
/*
|
|
|
|
* Copyright (C) 2011 Texas Instruments Incorporated - http://www.ti.com/
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License version 2 as
|
|
|
|
* published by the Free Software Foundation.
|
|
|
|
*/
|
|
|
|
|
2018-01-12 07:04:03 +07:00
|
|
|
#include <dt-bindings/bus/ti-sysc.h>
|
|
|
|
#include <dt-bindings/clock/omap4.h>
|
2013-05-31 19:32:56 +07:00
|
|
|
#include <dt-bindings/gpio/gpio.h>
|
2013-05-31 19:32:57 +07:00
|
|
|
#include <dt-bindings/interrupt-controller/arm-gic.h>
|
2013-05-31 19:32:59 +07:00
|
|
|
#include <dt-bindings/pinctrl/omap.h>
|
2017-12-08 22:17:27 +07:00
|
|
|
#include <dt-bindings/clock/omap4.h>
|
2011-08-09 22:15:17 +07:00
|
|
|
|
|
|
|
/ {
|
|
|
|
compatible = "ti,omap4430", "ti,omap4";
|
2015-03-11 22:43:49 +07:00
|
|
|
interrupt-parent = <&wakeupgen>;
|
2016-08-31 17:35:19 +07:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
2016-12-19 21:44:35 +07:00
|
|
|
chosen { };
|
2011-08-09 22:15:17 +07:00
|
|
|
|
|
|
|
aliases {
|
2013-10-17 03:21:03 +07:00
|
|
|
i2c0 = &i2c1;
|
|
|
|
i2c1 = &i2c2;
|
|
|
|
i2c2 = &i2c3;
|
|
|
|
i2c3 = &i2c4;
|
2011-12-14 18:55:46 +07:00
|
|
|
serial0 = &uart1;
|
|
|
|
serial1 = &uart2;
|
|
|
|
serial2 = &uart3;
|
|
|
|
serial3 = &uart4;
|
2011-08-09 22:15:17 +07:00
|
|
|
};
|
|
|
|
|
2011-08-16 16:49:08 +07:00
|
|
|
cpus {
|
2013-04-19 00:35:59 +07:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
|
2011-08-16 16:49:08 +07:00
|
|
|
cpu@0 {
|
|
|
|
compatible = "arm,cortex-a9";
|
2013-04-19 00:35:59 +07:00
|
|
|
device_type = "cpu";
|
2012-07-04 19:27:34 +07:00
|
|
|
next-level-cache = <&L2>;
|
2013-04-19 00:35:59 +07:00
|
|
|
reg = <0x0>;
|
2014-01-30 01:19:17 +07:00
|
|
|
|
|
|
|
clocks = <&dpll_mpu_ck>;
|
|
|
|
clock-names = "cpu";
|
|
|
|
|
|
|
|
clock-latency = <300000>; /* From omap-cpufreq driver */
|
2011-08-16 16:49:08 +07:00
|
|
|
};
|
|
|
|
cpu@1 {
|
|
|
|
compatible = "arm,cortex-a9";
|
2013-04-19 00:35:59 +07:00
|
|
|
device_type = "cpu";
|
2012-07-04 19:27:34 +07:00
|
|
|
next-level-cache = <&L2>;
|
2013-04-19 00:35:59 +07:00
|
|
|
reg = <0x1>;
|
2011-08-16 16:49:08 +07:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2017-08-30 22:19:38 +07:00
|
|
|
/*
|
|
|
|
* Note that 4430 needs cross trigger interface (CTI) supported
|
|
|
|
* before we can configure the interrupts. This means sampling
|
|
|
|
* events are not supported for pmu. Note that 4460 does not use
|
|
|
|
* CTI, see also 4460.dtsi.
|
|
|
|
*/
|
|
|
|
pmu {
|
|
|
|
compatible = "arm,cortex-a9-pmu";
|
|
|
|
ti,hwmods = "debugss";
|
|
|
|
};
|
|
|
|
|
2012-09-03 22:56:32 +07:00
|
|
|
gic: interrupt-controller@48241000 {
|
|
|
|
compatible = "arm,cortex-a9-gic";
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <3>;
|
|
|
|
reg = <0x48241000 0x1000>,
|
|
|
|
<0x48240100 0x0100>;
|
2015-03-11 22:43:49 +07:00
|
|
|
interrupt-parent = <&gic>;
|
2012-09-03 22:56:32 +07:00
|
|
|
};
|
|
|
|
|
2012-07-04 19:27:34 +07:00
|
|
|
L2: l2-cache-controller@48242000 {
|
|
|
|
compatible = "arm,pl310-cache";
|
|
|
|
reg = <0x48242000 0x1000>;
|
|
|
|
cache-unified;
|
|
|
|
cache-level = <2>;
|
|
|
|
};
|
|
|
|
|
2013-07-22 17:52:36 +07:00
|
|
|
local-timer@48240600 {
|
2012-07-04 20:02:32 +07:00
|
|
|
compatible = "arm,cortex-a9-twd-timer";
|
2014-04-08 03:05:39 +07:00
|
|
|
clocks = <&mpu_periphclk>;
|
2012-07-04 20:02:32 +07:00
|
|
|
reg = <0x48240600 0x20>;
|
2016-03-17 21:19:06 +07:00
|
|
|
interrupts = <GIC_PPI 13 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_EDGE_RISING)>;
|
2015-03-11 22:43:49 +07:00
|
|
|
interrupt-parent = <&gic>;
|
|
|
|
};
|
|
|
|
|
|
|
|
wakeupgen: interrupt-controller@48281000 {
|
|
|
|
compatible = "ti,omap4-wugen-mpu";
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <3>;
|
|
|
|
reg = <0x48281000 0x1000>;
|
|
|
|
interrupt-parent = <&gic>;
|
2012-07-04 20:02:32 +07:00
|
|
|
};
|
|
|
|
|
2011-08-09 22:15:17 +07:00
|
|
|
/*
|
2014-03-28 17:11:37 +07:00
|
|
|
* The soc node represents the soc top level view. It is used for IPs
|
2011-08-09 22:15:17 +07:00
|
|
|
* that are not memory mapped in the MPU view or for the MPU itself.
|
|
|
|
*/
|
|
|
|
soc {
|
|
|
|
compatible = "ti,omap-infra";
|
2011-08-16 16:49:08 +07:00
|
|
|
mpu {
|
|
|
|
compatible = "ti,omap4-mpu";
|
|
|
|
ti,hwmods = "mpu";
|
2014-09-10 23:04:04 +07:00
|
|
|
sram = <&ocmcram>;
|
2011-08-16 16:49:08 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
dsp {
|
|
|
|
compatible = "ti,omap3-c64";
|
|
|
|
ti,hwmods = "dsp";
|
|
|
|
};
|
|
|
|
|
|
|
|
iva {
|
|
|
|
compatible = "ti,ivahd";
|
|
|
|
ti,hwmods = "iva";
|
|
|
|
};
|
2011-08-09 22:15:17 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
/*
|
|
|
|
* XXX: Use a flat representation of the OMAP4 interconnect.
|
|
|
|
* The real OMAP interconnect network is quite complex.
|
2014-03-28 17:11:39 +07:00
|
|
|
* Since it will not bring real advantage to represent that in DT for
|
2011-08-09 22:15:17 +07:00
|
|
|
* the moment, just use a fake OCP bus entry to represent the whole bus
|
|
|
|
* hierarchy.
|
|
|
|
*/
|
|
|
|
ocp {
|
2011-08-12 18:48:47 +07:00
|
|
|
compatible = "ti,omap4-l3-noc", "simple-bus";
|
2011-08-09 22:15:17 +07:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
ranges;
|
2011-08-12 18:48:47 +07:00
|
|
|
ti,hwmods = "l3_main_1", "l3_main_2", "l3_main_3";
|
2013-02-26 19:06:14 +07:00
|
|
|
reg = <0x44000000 0x1000>,
|
|
|
|
<0x44800000 0x2000>,
|
|
|
|
<0x45000000 0x1000>;
|
2013-05-31 19:32:57 +07:00
|
|
|
interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
|
2011-08-09 22:15:17 +07:00
|
|
|
|
2018-07-06 13:19:37 +07:00
|
|
|
l4_wkup: interconnect@4a300000 {
|
|
|
|
};
|
2017-08-30 22:19:39 +07:00
|
|
|
|
2018-07-06 13:19:37 +07:00
|
|
|
l4_cfg: interconnect@4a000000 {
|
|
|
|
};
|
2017-08-30 22:19:39 +07:00
|
|
|
|
2018-07-06 13:19:37 +07:00
|
|
|
l4_per: interconnect@48000000 {
|
2014-02-19 21:56:40 +07:00
|
|
|
};
|
|
|
|
|
2014-09-10 23:04:03 +07:00
|
|
|
ocmcram: ocmcram@40304000 {
|
|
|
|
compatible = "mmio-sram";
|
|
|
|
reg = <0x40304000 0xa000>; /* 40k */
|
|
|
|
};
|
|
|
|
|
2013-02-23 04:33:31 +07:00
|
|
|
gpmc: gpmc@50000000 {
|
|
|
|
compatible = "ti,omap4430-gpmc";
|
|
|
|
reg = <0x50000000 0x1000>;
|
|
|
|
#address-cells = <2>;
|
|
|
|
#size-cells = <1>;
|
2013-05-31 19:32:57 +07:00
|
|
|
interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
|
2015-10-16 00:37:27 +07:00
|
|
|
dmas = <&sdma 4>;
|
|
|
|
dma-names = "rxtx";
|
2013-02-23 04:33:31 +07:00
|
|
|
gpmc,num-cs = <8>;
|
|
|
|
gpmc,num-waitpins = <4>;
|
|
|
|
ti,hwmods = "gpmc";
|
2013-10-15 14:07:50 +07:00
|
|
|
ti,no-idle-on-init;
|
2014-02-26 17:38:09 +07:00
|
|
|
clocks = <&l3_div_ck>;
|
|
|
|
clock-names = "fck";
|
2016-04-07 17:25:29 +07:00
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
2013-02-23 04:33:31 +07:00
|
|
|
};
|
|
|
|
|
2014-03-06 07:24:18 +07:00
|
|
|
mmu_dsp: mmu@4a066000 {
|
|
|
|
compatible = "ti,omap4-iommu";
|
|
|
|
reg = <0x4a066000 0x100>;
|
|
|
|
interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
ti,hwmods = "mmu_dsp";
|
2015-07-11 00:28:55 +07:00
|
|
|
#iommu-cells = <0>;
|
2014-03-06 07:24:18 +07:00
|
|
|
};
|
|
|
|
|
2017-10-11 04:14:50 +07:00
|
|
|
target-module@52000000 {
|
2017-12-14 07:36:47 +07:00
|
|
|
compatible = "ti,sysc-omap4", "ti,sysc";
|
2017-10-11 04:14:50 +07:00
|
|
|
ti,hwmods = "iss";
|
|
|
|
reg = <0x52000000 0x4>,
|
|
|
|
<0x52000010 0x4>;
|
|
|
|
reg-names = "rev", "sysc";
|
2018-01-12 07:04:03 +07:00
|
|
|
ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>;
|
|
|
|
ti,sysc-midle = <SYSC_IDLE_FORCE>,
|
|
|
|
<SYSC_IDLE_NO>,
|
|
|
|
<SYSC_IDLE_SMART>,
|
|
|
|
<SYSC_IDLE_SMART_WKUP>;
|
|
|
|
ti,sysc-sidle = <SYSC_IDLE_FORCE>,
|
|
|
|
<SYSC_IDLE_NO>,
|
|
|
|
<SYSC_IDLE_SMART>,
|
|
|
|
<SYSC_IDLE_SMART_WKUP>;
|
|
|
|
ti,sysc-delay-us = <2>;
|
|
|
|
clocks = <&iss_clkctrl OMAP4_ISS_CLKCTRL 0>;
|
|
|
|
clock-names = "fck";
|
2017-10-11 04:14:50 +07:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
ranges = <0 0x52000000 0x1000000>;
|
|
|
|
|
|
|
|
/* No child device binding, driver in staging */
|
|
|
|
};
|
|
|
|
|
2014-03-06 07:24:18 +07:00
|
|
|
mmu_ipu: mmu@55082000 {
|
|
|
|
compatible = "ti,omap4-iommu";
|
|
|
|
reg = <0x55082000 0x100>;
|
|
|
|
interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
ti,hwmods = "mmu_ipu";
|
2015-07-11 00:28:55 +07:00
|
|
|
#iommu-cells = <0>;
|
2014-03-06 07:24:18 +07:00
|
|
|
ti,iommu-bus-err-back;
|
|
|
|
};
|
2018-07-06 16:55:34 +07:00
|
|
|
target-module@40130000 {
|
|
|
|
compatible = "ti,sysc-omap2", "ti,sysc";
|
2017-08-30 22:19:46 +07:00
|
|
|
ti,hwmods = "wd_timer3";
|
2018-07-06 16:55:34 +07:00
|
|
|
reg = <0x40130000 0x4>,
|
|
|
|
<0x40130010 0x4>,
|
|
|
|
<0x40130014 0x4>;
|
|
|
|
reg-names = "rev", "sysc", "syss";
|
|
|
|
ti,sysc-mask = <(SYSC_OMAP2_EMUFREE |
|
|
|
|
SYSC_OMAP2_SOFTRESET)>;
|
|
|
|
ti,sysc-sidle = <SYSC_IDLE_FORCE>,
|
|
|
|
<SYSC_IDLE_NO>,
|
|
|
|
<SYSC_IDLE_SMART>,
|
|
|
|
<SYSC_IDLE_SMART_WKUP>;
|
|
|
|
ti,syss-mask = <1>;
|
|
|
|
/* Domains (V, P, C): abe, abe_pwrdm, abe_clkdm */
|
|
|
|
clocks = <&abe_clkctrl OMAP4_WD_TIMER3_CLKCTRL 0>;
|
|
|
|
clock-names = "fck";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
ranges = <0x00000000 0x40130000 0x1000>, /* MPU private access */
|
|
|
|
<0x49030000 0x49030000 0x0080>; /* L3 Interconnect */
|
|
|
|
|
|
|
|
wdt3: wdt@0 {
|
|
|
|
compatible = "ti,omap4-wdt", "ti,omap3-wdt";
|
|
|
|
reg = <0x0 0x80>;
|
|
|
|
interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
};
|
2017-08-30 22:19:46 +07:00
|
|
|
};
|
|
|
|
|
2012-06-08 21:01:59 +07:00
|
|
|
mcpdm: mcpdm@40132000 {
|
|
|
|
compatible = "ti,omap4-mcpdm";
|
|
|
|
reg = <0x40132000 0x7f>, /* MPU private access */
|
|
|
|
<0x49032000 0x7f>; /* L3 Interconnect */
|
2012-08-29 20:31:06 +07:00
|
|
|
reg-names = "mpu", "dma";
|
2013-05-31 19:32:57 +07:00
|
|
|
interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
|
2012-06-08 21:01:59 +07:00
|
|
|
ti,hwmods = "mcpdm";
|
2013-03-11 14:50:21 +07:00
|
|
|
dmas = <&sdma 65>,
|
|
|
|
<&sdma 66>;
|
|
|
|
dma-names = "up_link", "dn_link";
|
2014-01-24 15:19:01 +07:00
|
|
|
status = "disabled";
|
2012-06-08 21:01:59 +07:00
|
|
|
};
|
2012-06-08 21:02:00 +07:00
|
|
|
|
|
|
|
dmic: dmic@4012e000 {
|
|
|
|
compatible = "ti,omap4-dmic";
|
|
|
|
reg = <0x4012e000 0x7f>, /* MPU private access */
|
|
|
|
<0x4902e000 0x7f>; /* L3 Interconnect */
|
2012-08-29 20:31:06 +07:00
|
|
|
reg-names = "mpu", "dma";
|
2013-05-31 19:32:57 +07:00
|
|
|
interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
|
2012-06-08 21:02:00 +07:00
|
|
|
ti,hwmods = "dmic";
|
2013-03-11 14:50:21 +07:00
|
|
|
dmas = <&sdma 67>;
|
|
|
|
dma-names = "up_link";
|
2014-01-24 15:19:01 +07:00
|
|
|
status = "disabled";
|
2012-06-08 21:02:00 +07:00
|
|
|
};
|
2012-08-14 18:15:37 +07:00
|
|
|
|
2012-07-26 21:13:21 +07:00
|
|
|
mcbsp1: mcbsp@40122000 {
|
|
|
|
compatible = "ti,omap4-mcbsp";
|
|
|
|
reg = <0x40122000 0xff>, /* MPU private access */
|
|
|
|
<0x49022000 0xff>; /* L3 Interconnect */
|
|
|
|
reg-names = "mpu", "dma";
|
2013-05-31 19:32:57 +07:00
|
|
|
interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
|
2012-07-26 21:13:21 +07:00
|
|
|
interrupt-names = "common";
|
|
|
|
ti,buffer-size = <128>;
|
|
|
|
ti,hwmods = "mcbsp1";
|
2013-03-11 14:50:21 +07:00
|
|
|
dmas = <&sdma 33>,
|
|
|
|
<&sdma 34>;
|
|
|
|
dma-names = "tx", "rx";
|
2014-01-24 15:19:01 +07:00
|
|
|
status = "disabled";
|
2012-07-26 21:13:21 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
mcbsp2: mcbsp@40124000 {
|
|
|
|
compatible = "ti,omap4-mcbsp";
|
|
|
|
reg = <0x40124000 0xff>, /* MPU private access */
|
|
|
|
<0x49024000 0xff>; /* L3 Interconnect */
|
|
|
|
reg-names = "mpu", "dma";
|
2013-05-31 19:32:57 +07:00
|
|
|
interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
|
2012-07-26 21:13:21 +07:00
|
|
|
interrupt-names = "common";
|
|
|
|
ti,buffer-size = <128>;
|
|
|
|
ti,hwmods = "mcbsp2";
|
2013-03-11 14:50:21 +07:00
|
|
|
dmas = <&sdma 17>,
|
|
|
|
<&sdma 18>;
|
|
|
|
dma-names = "tx", "rx";
|
2014-01-24 15:19:01 +07:00
|
|
|
status = "disabled";
|
2012-07-26 21:13:21 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
mcbsp3: mcbsp@40126000 {
|
|
|
|
compatible = "ti,omap4-mcbsp";
|
|
|
|
reg = <0x40126000 0xff>, /* MPU private access */
|
|
|
|
<0x49026000 0xff>; /* L3 Interconnect */
|
|
|
|
reg-names = "mpu", "dma";
|
2013-05-31 19:32:57 +07:00
|
|
|
interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
|
2012-07-26 21:13:21 +07:00
|
|
|
interrupt-names = "common";
|
|
|
|
ti,buffer-size = <128>;
|
|
|
|
ti,hwmods = "mcbsp3";
|
2013-03-11 14:50:21 +07:00
|
|
|
dmas = <&sdma 19>,
|
|
|
|
<&sdma 20>;
|
|
|
|
dma-names = "tx", "rx";
|
2014-01-24 15:19:01 +07:00
|
|
|
status = "disabled";
|
2012-07-26 21:13:21 +07:00
|
|
|
};
|
|
|
|
|
2017-10-11 04:14:50 +07:00
|
|
|
target-module@40128000 {
|
2017-12-14 07:36:47 +07:00
|
|
|
compatible = "ti,sysc-mcasp", "ti,sysc";
|
2017-10-11 04:14:50 +07:00
|
|
|
ti,hwmods = "mcasp";
|
2018-01-12 07:04:03 +07:00
|
|
|
reg = <0x40128000 0x4>,
|
|
|
|
<0x40128004 0x4>;
|
|
|
|
reg-names = "rev", "sysc";
|
|
|
|
ti,sysc-sidle = <SYSC_IDLE_FORCE>,
|
|
|
|
<SYSC_IDLE_NO>,
|
|
|
|
<SYSC_IDLE_SMART>,
|
|
|
|
<SYSC_IDLE_SMART_WKUP>;
|
|
|
|
clocks = <&abe_clkctrl OMAP4_MCASP_CLKCTRL 0>;
|
|
|
|
clock-names = "fck";
|
2017-10-11 04:14:50 +07:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
ranges = <0x00000000 0x40128000 0x1000>, /* MPU */
|
|
|
|
<0x49028000 0x49028000 0x1000>; /* L3 */
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Child device unsupported by davinci-mcasp. At least
|
2017-10-13 23:43:22 +07:00
|
|
|
* RX path is disabled for omap4, and only DIT mode
|
2017-10-11 04:14:50 +07:00
|
|
|
* works with no I2S. See also old Android kernel
|
|
|
|
* omap-mcasp driver for more information.
|
|
|
|
*/
|
|
|
|
};
|
|
|
|
|
|
|
|
target-module@4012c000 {
|
2017-12-14 07:36:47 +07:00
|
|
|
compatible = "ti,sysc-omap4", "ti,sysc";
|
2017-10-11 04:14:50 +07:00
|
|
|
ti,hwmods = "slimbus1";
|
|
|
|
reg = <0x4012c000 0x4>,
|
|
|
|
<0x4012c010 0x4>;
|
|
|
|
reg-names = "rev", "sysc";
|
2018-01-12 07:04:03 +07:00
|
|
|
ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>;
|
|
|
|
ti,sysc-sidle = <SYSC_IDLE_FORCE>,
|
|
|
|
<SYSC_IDLE_NO>,
|
|
|
|
<SYSC_IDLE_SMART>,
|
|
|
|
<SYSC_IDLE_SMART_WKUP>;
|
|
|
|
clocks = <&abe_clkctrl OMAP4_SLIMBUS1_CLKCTRL 0>;
|
|
|
|
clock-names = "fck";
|
2017-10-11 04:14:50 +07:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
ranges = <0x00000000 0x4012c000 0x1000>, /* MPU */
|
|
|
|
<0x4902c000 0x4902c000 0x1000>; /* L3 */
|
|
|
|
|
|
|
|
/* No child device binding or driver in mainline */
|
|
|
|
};
|
|
|
|
|
|
|
|
target-module@401f1000 {
|
2017-12-14 07:36:47 +07:00
|
|
|
compatible = "ti,sysc-omap4", "ti,sysc";
|
2017-10-11 04:14:50 +07:00
|
|
|
ti,hwmods = "aess";
|
|
|
|
reg = <0x401f1000 0x4>,
|
|
|
|
<0x401f1010 0x4>;
|
|
|
|
reg-names = "rev", "sysc";
|
2018-01-12 07:04:03 +07:00
|
|
|
ti,sysc-midle = <SYSC_IDLE_FORCE>,
|
|
|
|
<SYSC_IDLE_NO>,
|
|
|
|
<SYSC_IDLE_SMART>,
|
|
|
|
<SYSC_IDLE_SMART_WKUP>;
|
|
|
|
ti,sysc-sidle = <SYSC_IDLE_FORCE>,
|
|
|
|
<SYSC_IDLE_NO>,
|
|
|
|
<SYSC_IDLE_SMART>;
|
|
|
|
clocks = <&abe_clkctrl OMAP4_AESS_CLKCTRL 0>;
|
|
|
|
clock-names = "fck";
|
2017-10-11 04:14:50 +07:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
ranges = <0x00000000 0x401f1000 0x1000>, /* MPU */
|
|
|
|
<0x490f1000 0x490f1000 0x1000>; /* L3 */
|
|
|
|
|
|
|
|
/*
|
|
|
|
* No child device binding or driver in mainline.
|
|
|
|
* See Android tree and related upstreaming efforts
|
|
|
|
* for the old driver.
|
|
|
|
*/
|
|
|
|
};
|
|
|
|
|
2013-12-17 17:02:21 +07:00
|
|
|
dmm@4e000000 {
|
|
|
|
compatible = "ti,omap4-dmm";
|
|
|
|
reg = <0x4e000000 0x800>;
|
|
|
|
interrupts = <0 113 0x4>;
|
|
|
|
ti,hwmods = "dmm";
|
|
|
|
};
|
|
|
|
|
2012-01-20 22:05:26 +07:00
|
|
|
emif1: emif@4c000000 {
|
|
|
|
compatible = "ti,emif-4d";
|
2012-09-05 16:38:23 +07:00
|
|
|
reg = <0x4c000000 0x100>;
|
2013-05-31 19:32:57 +07:00
|
|
|
interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
|
2012-01-20 22:05:26 +07:00
|
|
|
ti,hwmods = "emif1";
|
2013-10-15 14:07:50 +07:00
|
|
|
ti,no-idle-on-init;
|
2012-01-20 22:05:26 +07:00
|
|
|
phy-type = <1>;
|
|
|
|
hw-caps-read-idle-ctrl;
|
|
|
|
hw-caps-ll-interface;
|
|
|
|
hw-caps-temp-alert;
|
|
|
|
};
|
|
|
|
|
|
|
|
emif2: emif@4d000000 {
|
|
|
|
compatible = "ti,emif-4d";
|
2012-09-05 16:38:23 +07:00
|
|
|
reg = <0x4d000000 0x100>;
|
2013-05-31 19:32:57 +07:00
|
|
|
interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>;
|
2012-01-20 22:05:26 +07:00
|
|
|
ti,hwmods = "emif2";
|
2013-10-15 14:07:50 +07:00
|
|
|
ti,no-idle-on-init;
|
2012-01-20 22:05:26 +07:00
|
|
|
phy-type = <1>;
|
|
|
|
hw-caps-read-idle-ctrl;
|
|
|
|
hw-caps-ll-interface;
|
|
|
|
hw-caps-temp-alert;
|
|
|
|
};
|
2012-10-02 08:46:13 +07:00
|
|
|
|
2012-11-01 20:57:08 +07:00
|
|
|
timer5: timer@40138000 {
|
2013-03-20 00:38:18 +07:00
|
|
|
compatible = "ti,omap4430-timer";
|
2012-11-01 20:57:08 +07:00
|
|
|
reg = <0x40138000 0x80>,
|
|
|
|
<0x49038000 0x80>;
|
2013-05-31 19:32:57 +07:00
|
|
|
interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
|
2012-10-19 21:59:00 +07:00
|
|
|
ti,hwmods = "timer5";
|
|
|
|
ti,timer-dsp;
|
|
|
|
};
|
|
|
|
|
2012-11-01 20:57:08 +07:00
|
|
|
timer6: timer@4013a000 {
|
2013-03-20 00:38:18 +07:00
|
|
|
compatible = "ti,omap4430-timer";
|
2012-11-01 20:57:08 +07:00
|
|
|
reg = <0x4013a000 0x80>,
|
|
|
|
<0x4903a000 0x80>;
|
2013-05-31 19:32:57 +07:00
|
|
|
interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
|
2012-10-19 21:59:00 +07:00
|
|
|
ti,hwmods = "timer6";
|
|
|
|
ti,timer-dsp;
|
|
|
|
};
|
|
|
|
|
2012-11-01 20:57:08 +07:00
|
|
|
timer7: timer@4013c000 {
|
2013-03-20 00:38:18 +07:00
|
|
|
compatible = "ti,omap4430-timer";
|
2012-11-01 20:57:08 +07:00
|
|
|
reg = <0x4013c000 0x80>,
|
|
|
|
<0x4903c000 0x80>;
|
2013-05-31 19:32:57 +07:00
|
|
|
interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
|
2012-10-19 21:59:00 +07:00
|
|
|
ti,hwmods = "timer7";
|
|
|
|
ti,timer-dsp;
|
|
|
|
};
|
|
|
|
|
2012-11-01 20:57:08 +07:00
|
|
|
timer8: timer@4013e000 {
|
2013-03-20 00:38:18 +07:00
|
|
|
compatible = "ti,omap4430-timer";
|
2012-11-01 20:57:08 +07:00
|
|
|
reg = <0x4013e000 0x80>,
|
|
|
|
<0x4903e000 0x80>;
|
2013-05-31 19:32:57 +07:00
|
|
|
interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
|
2012-10-19 21:59:00 +07:00
|
|
|
ti,hwmods = "timer8";
|
|
|
|
ti,timer-pwm;
|
|
|
|
ti,timer-dsp;
|
|
|
|
};
|
|
|
|
|
2017-06-13 16:28:43 +07:00
|
|
|
aes1: aes@4b501000 {
|
2013-07-12 06:20:05 +07:00
|
|
|
compatible = "ti,omap4-aes";
|
2017-06-13 16:28:43 +07:00
|
|
|
ti,hwmods = "aes1";
|
2013-07-12 06:20:05 +07:00
|
|
|
reg = <0x4b501000 0xa0>;
|
|
|
|
interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
dmas = <&sdma 111>, <&sdma 110>;
|
|
|
|
dma-names = "tx", "rx";
|
|
|
|
};
|
2013-09-25 03:23:33 +07:00
|
|
|
|
2017-06-13 20:45:48 +07:00
|
|
|
aes2: aes@4b701000 {
|
|
|
|
compatible = "ti,omap4-aes";
|
|
|
|
ti,hwmods = "aes2";
|
|
|
|
reg = <0x4b701000 0xa0>;
|
|
|
|
interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
dmas = <&sdma 114>, <&sdma 113>;
|
|
|
|
dma-names = "tx", "rx";
|
|
|
|
};
|
|
|
|
|
2013-09-25 03:23:33 +07:00
|
|
|
des: des@480a5000 {
|
|
|
|
compatible = "ti,omap4-des";
|
|
|
|
ti,hwmods = "des";
|
|
|
|
reg = <0x480a5000 0xa0>;
|
|
|
|
interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
dmas = <&sdma 117>, <&sdma 116>;
|
|
|
|
dma-names = "tx", "rx";
|
|
|
|
};
|
2014-03-03 21:50:22 +07:00
|
|
|
|
2017-06-13 20:45:49 +07:00
|
|
|
sham: sham@4b100000 {
|
|
|
|
compatible = "ti,omap4-sham";
|
|
|
|
ti,hwmods = "sham";
|
|
|
|
reg = <0x4b100000 0x300>;
|
|
|
|
interrupts = <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
dmas = <&sdma 119>;
|
|
|
|
dma-names = "rx";
|
|
|
|
};
|
|
|
|
|
2014-03-03 21:50:22 +07:00
|
|
|
abb_mpu: regulator-abb-mpu {
|
|
|
|
compatible = "ti,abb-v2";
|
|
|
|
regulator-name = "abb_mpu";
|
|
|
|
#address-cells = <0>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
ti,tranxdone-status-mask = <0x80>;
|
|
|
|
clocks = <&sys_clkin_ck>;
|
|
|
|
ti,settling-time = <50>;
|
|
|
|
ti,clock-cycles = <16>;
|
|
|
|
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
abb_iva: regulator-abb-iva {
|
|
|
|
compatible = "ti,abb-v2";
|
|
|
|
regulator-name = "abb_iva";
|
|
|
|
#address-cells = <0>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
ti,tranxdone-status-mask = <0x80000000>;
|
|
|
|
clocks = <&sys_clkin_ck>;
|
|
|
|
ti,settling-time = <50>;
|
|
|
|
ti,clock-cycles = <16>;
|
|
|
|
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2012-08-21 19:34:50 +07:00
|
|
|
|
2017-10-11 04:14:50 +07:00
|
|
|
target-module@56000000 {
|
2017-12-14 07:36:47 +07:00
|
|
|
compatible = "ti,sysc-omap4", "ti,sysc";
|
2017-10-11 04:14:50 +07:00
|
|
|
ti,hwmods = "gpu";
|
|
|
|
reg = <0x5601fc00 0x4>,
|
|
|
|
<0x5601fc10 0x4>;
|
|
|
|
reg-names = "rev", "sysc";
|
2018-01-12 07:04:03 +07:00
|
|
|
ti,sysc-midle = <SYSC_IDLE_FORCE>,
|
|
|
|
<SYSC_IDLE_NO>,
|
|
|
|
<SYSC_IDLE_SMART>,
|
|
|
|
<SYSC_IDLE_SMART_WKUP>;
|
|
|
|
ti,sysc-sidle = <SYSC_IDLE_FORCE>,
|
|
|
|
<SYSC_IDLE_NO>,
|
|
|
|
<SYSC_IDLE_SMART>,
|
|
|
|
<SYSC_IDLE_SMART_WKUP>;
|
|
|
|
clocks = <&l3_gfx_clkctrl OMAP4_GPU_CLKCTRL 0>;
|
|
|
|
clock-names = "fck";
|
2017-10-11 04:14:50 +07:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
ranges = <0 0x56000000 0x2000000>;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Closed source PowerVR driver, no child device
|
|
|
|
* binding or driver in mainline
|
|
|
|
*/
|
|
|
|
};
|
|
|
|
|
2012-08-21 19:34:50 +07:00
|
|
|
dss: dss@58000000 {
|
|
|
|
compatible = "ti,omap4-dss";
|
|
|
|
reg = <0x58000000 0x80>;
|
|
|
|
status = "disabled";
|
|
|
|
ti,hwmods = "dss_core";
|
2017-12-08 22:17:27 +07:00
|
|
|
clocks = <&l3_dss_clkctrl OMAP4_DSS_CORE_CLKCTRL 8>;
|
2012-08-21 19:34:50 +07:00
|
|
|
clock-names = "fck";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
ranges;
|
|
|
|
|
|
|
|
dispc@58001000 {
|
|
|
|
compatible = "ti,omap4-dispc";
|
|
|
|
reg = <0x58001000 0x1000>;
|
|
|
|
interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
ti,hwmods = "dss_dispc";
|
2017-12-08 22:17:27 +07:00
|
|
|
clocks = <&l3_dss_clkctrl OMAP4_DSS_CORE_CLKCTRL 8>;
|
2012-08-21 19:34:50 +07:00
|
|
|
clock-names = "fck";
|
|
|
|
};
|
|
|
|
|
|
|
|
rfbi: encoder@58002000 {
|
|
|
|
compatible = "ti,omap4-rfbi";
|
|
|
|
reg = <0x58002000 0x1000>;
|
|
|
|
status = "disabled";
|
|
|
|
ti,hwmods = "dss_rfbi";
|
2017-12-08 22:17:27 +07:00
|
|
|
clocks = <&l3_dss_clkctrl OMAP4_DSS_CORE_CLKCTRL 8>, <&l3_div_ck>;
|
2012-08-21 19:34:50 +07:00
|
|
|
clock-names = "fck", "ick";
|
|
|
|
};
|
|
|
|
|
|
|
|
venc: encoder@58003000 {
|
|
|
|
compatible = "ti,omap4-venc";
|
|
|
|
reg = <0x58003000 0x1000>;
|
|
|
|
status = "disabled";
|
|
|
|
ti,hwmods = "dss_venc";
|
2017-12-08 22:17:27 +07:00
|
|
|
clocks = <&l3_dss_clkctrl OMAP4_DSS_CORE_CLKCTRL 11>;
|
2012-08-21 19:34:50 +07:00
|
|
|
clock-names = "fck";
|
|
|
|
};
|
|
|
|
|
|
|
|
dsi1: encoder@58004000 {
|
|
|
|
compatible = "ti,omap4-dsi";
|
|
|
|
reg = <0x58004000 0x200>,
|
|
|
|
<0x58004200 0x40>,
|
|
|
|
<0x58004300 0x20>;
|
|
|
|
reg-names = "proto", "phy", "pll";
|
|
|
|
interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
status = "disabled";
|
|
|
|
ti,hwmods = "dss_dsi1";
|
2017-12-08 22:17:27 +07:00
|
|
|
clocks = <&l3_dss_clkctrl OMAP4_DSS_CORE_CLKCTRL 8>,
|
|
|
|
<&l3_dss_clkctrl OMAP4_DSS_CORE_CLKCTRL 10>;
|
2012-08-21 19:34:50 +07:00
|
|
|
clock-names = "fck", "sys_clk";
|
|
|
|
};
|
|
|
|
|
|
|
|
dsi2: encoder@58005000 {
|
|
|
|
compatible = "ti,omap4-dsi";
|
|
|
|
reg = <0x58005000 0x200>,
|
|
|
|
<0x58005200 0x40>,
|
|
|
|
<0x58005300 0x20>;
|
|
|
|
reg-names = "proto", "phy", "pll";
|
|
|
|
interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
status = "disabled";
|
|
|
|
ti,hwmods = "dss_dsi2";
|
2017-12-08 22:17:27 +07:00
|
|
|
clocks = <&l3_dss_clkctrl OMAP4_DSS_CORE_CLKCTRL 8>,
|
|
|
|
<&l3_dss_clkctrl OMAP4_DSS_CORE_CLKCTRL 10>;
|
2012-08-21 19:34:50 +07:00
|
|
|
clock-names = "fck", "sys_clk";
|
|
|
|
};
|
|
|
|
|
|
|
|
hdmi: encoder@58006000 {
|
|
|
|
compatible = "ti,omap4-hdmi";
|
|
|
|
reg = <0x58006000 0x200>,
|
|
|
|
<0x58006200 0x100>,
|
|
|
|
<0x58006300 0x100>,
|
|
|
|
<0x58006400 0x1000>;
|
|
|
|
reg-names = "wp", "pll", "phy", "core";
|
|
|
|
interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
status = "disabled";
|
|
|
|
ti,hwmods = "dss_hdmi";
|
2017-12-08 22:17:27 +07:00
|
|
|
clocks = <&l3_dss_clkctrl OMAP4_DSS_CORE_CLKCTRL 9>,
|
|
|
|
<&l3_dss_clkctrl OMAP4_DSS_CORE_CLKCTRL 10>;
|
2012-08-21 19:34:50 +07:00
|
|
|
clock-names = "fck", "sys_clk";
|
2014-05-12 16:12:24 +07:00
|
|
|
dmas = <&sdma 76>;
|
|
|
|
dma-names = "audio_tx";
|
2012-08-21 19:34:50 +07:00
|
|
|
};
|
|
|
|
};
|
2011-08-09 22:15:17 +07:00
|
|
|
};
|
|
|
|
};
|
2013-07-18 16:42:02 +07:00
|
|
|
|
2018-07-06 13:19:37 +07:00
|
|
|
#include "omap4-l4.dtsi"
|
2017-12-08 22:17:27 +07:00
|
|
|
#include "omap44xx-clocks.dtsi"
|