2012-04-11 11:17:01 +07:00
|
|
|
/*
|
|
|
|
* Copyright © 2012 Intel Corporation
|
|
|
|
*
|
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a
|
|
|
|
* copy of this software and associated documentation files (the "Software"),
|
|
|
|
* to deal in the Software without restriction, including without limitation
|
|
|
|
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
|
|
|
* and/or sell copies of the Software, and to permit persons to whom the
|
|
|
|
* Software is furnished to do so, subject to the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice (including the next
|
|
|
|
* paragraph) shall be included in all copies or substantial portions of the
|
|
|
|
* Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
|
|
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
|
|
|
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
|
|
|
|
* FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
|
|
|
|
* IN THE SOFTWARE.
|
|
|
|
*
|
|
|
|
* Authors:
|
|
|
|
* Ben Widawsky <ben@bwidawsk.net>
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/device.h>
|
|
|
|
#include <linux/module.h>
|
|
|
|
#include <linux/stat.h>
|
|
|
|
#include <linux/sysfs.h>
|
2012-05-26 06:56:25 +07:00
|
|
|
#include "intel_drv.h"
|
2012-04-11 11:17:01 +07:00
|
|
|
#include "i915_drv.h"
|
|
|
|
|
2013-10-11 11:07:25 +07:00
|
|
|
#define dev_to_drm_minor(d) dev_get_drvdata((d))
|
2013-10-11 11:45:30 +07:00
|
|
|
|
2012-07-01 10:45:07 +07:00
|
|
|
#ifdef CONFIG_PM
|
2012-04-11 11:17:01 +07:00
|
|
|
static u32 calc_residency(struct drm_device *dev, const u32 reg)
|
|
|
|
{
|
|
|
|
struct drm_i915_private *dev_priv = dev->dev_private;
|
|
|
|
u64 raw_time; /* 32b value may overflow during fixed point math */
|
2013-09-27 07:55:58 +07:00
|
|
|
u64 units = 128ULL, div = 100000ULL, bias = 100ULL;
|
2013-11-28 03:21:54 +07:00
|
|
|
u32 ret;
|
2012-04-11 11:17:01 +07:00
|
|
|
|
|
|
|
if (!intel_enable_rc6(dev))
|
|
|
|
return 0;
|
|
|
|
|
2013-11-28 03:21:54 +07:00
|
|
|
intel_runtime_pm_get(dev_priv);
|
|
|
|
|
2014-07-09 18:55:56 +07:00
|
|
|
/* On VLV and CHV, residency time is in CZ units rather than 1.28us */
|
2013-09-27 07:55:58 +07:00
|
|
|
if (IS_VALLEYVIEW(dev)) {
|
2014-07-09 18:55:56 +07:00
|
|
|
u32 reg, czcount_30ns;
|
2013-09-27 07:55:58 +07:00
|
|
|
|
2014-07-09 18:55:56 +07:00
|
|
|
if (IS_CHERRYVIEW(dev))
|
|
|
|
reg = CHV_CLK_CTL1;
|
|
|
|
else
|
|
|
|
reg = VLV_CLK_CTL2;
|
|
|
|
|
|
|
|
czcount_30ns = I915_READ(reg) >> CLK_CTL2_CZCOUNT_30NS_SHIFT;
|
|
|
|
|
|
|
|
if (!czcount_30ns) {
|
|
|
|
WARN(!czcount_30ns, "bogus CZ count value");
|
2013-11-28 03:21:54 +07:00
|
|
|
ret = 0;
|
|
|
|
goto out;
|
2013-09-27 07:55:58 +07:00
|
|
|
}
|
2014-07-09 18:55:56 +07:00
|
|
|
|
|
|
|
units = 0;
|
|
|
|
div = 1000000ULL;
|
|
|
|
|
|
|
|
if (IS_CHERRYVIEW(dev)) {
|
|
|
|
/* Special case for 320Mhz */
|
|
|
|
if (czcount_30ns == 1) {
|
|
|
|
div = 10000000ULL;
|
|
|
|
units = 3125ULL;
|
|
|
|
} else {
|
|
|
|
/* chv counts are one less */
|
|
|
|
czcount_30ns += 1;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
if (units == 0)
|
|
|
|
units = DIV_ROUND_UP_ULL(30ULL * bias,
|
|
|
|
(u64)czcount_30ns);
|
|
|
|
|
2013-09-27 07:55:58 +07:00
|
|
|
if (I915_READ(VLV_COUNTER_CONTROL) & VLV_COUNT_RANGE_HIGH)
|
|
|
|
units <<= 8;
|
|
|
|
|
2014-07-09 18:55:56 +07:00
|
|
|
div = div * bias;
|
2013-09-27 07:55:58 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
raw_time = I915_READ(reg) * units;
|
2013-11-28 03:21:54 +07:00
|
|
|
ret = DIV_ROUND_UP_ULL(raw_time, div);
|
|
|
|
|
|
|
|
out:
|
|
|
|
intel_runtime_pm_put(dev_priv);
|
|
|
|
return ret;
|
2012-04-11 11:17:01 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
static ssize_t
|
2012-09-08 09:43:38 +07:00
|
|
|
show_rc6_mask(struct device *kdev, struct device_attribute *attr, char *buf)
|
2012-04-11 11:17:01 +07:00
|
|
|
{
|
2013-10-11 11:45:30 +07:00
|
|
|
struct drm_minor *dminor = dev_to_drm_minor(kdev);
|
2013-02-14 15:42:11 +07:00
|
|
|
return snprintf(buf, PAGE_SIZE, "%x\n", intel_enable_rc6(dminor->dev));
|
2012-04-11 11:17:01 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
static ssize_t
|
2012-09-08 09:43:38 +07:00
|
|
|
show_rc6_ms(struct device *kdev, struct device_attribute *attr, char *buf)
|
2012-04-11 11:17:01 +07:00
|
|
|
{
|
2013-10-11 11:07:25 +07:00
|
|
|
struct drm_minor *dminor = dev_get_drvdata(kdev);
|
2012-04-11 11:17:01 +07:00
|
|
|
u32 rc6_residency = calc_residency(dminor->dev, GEN6_GT_GFX_RC6);
|
2013-02-14 15:42:11 +07:00
|
|
|
return snprintf(buf, PAGE_SIZE, "%u\n", rc6_residency);
|
2012-04-11 11:17:01 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
static ssize_t
|
2012-09-08 09:43:38 +07:00
|
|
|
show_rc6p_ms(struct device *kdev, struct device_attribute *attr, char *buf)
|
2012-04-11 11:17:01 +07:00
|
|
|
{
|
2013-10-11 11:45:30 +07:00
|
|
|
struct drm_minor *dminor = dev_to_drm_minor(kdev);
|
2012-04-11 11:17:01 +07:00
|
|
|
u32 rc6p_residency = calc_residency(dminor->dev, GEN6_GT_GFX_RC6p);
|
2013-09-12 03:43:20 +07:00
|
|
|
if (IS_VALLEYVIEW(dminor->dev))
|
|
|
|
rc6p_residency = 0;
|
2013-02-14 15:42:11 +07:00
|
|
|
return snprintf(buf, PAGE_SIZE, "%u\n", rc6p_residency);
|
2012-04-11 11:17:01 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
static ssize_t
|
2012-09-08 09:43:38 +07:00
|
|
|
show_rc6pp_ms(struct device *kdev, struct device_attribute *attr, char *buf)
|
2012-04-11 11:17:01 +07:00
|
|
|
{
|
2013-10-11 11:45:30 +07:00
|
|
|
struct drm_minor *dminor = dev_to_drm_minor(kdev);
|
2012-04-11 11:17:01 +07:00
|
|
|
u32 rc6pp_residency = calc_residency(dminor->dev, GEN6_GT_GFX_RC6pp);
|
2013-09-12 03:43:20 +07:00
|
|
|
if (IS_VALLEYVIEW(dminor->dev))
|
|
|
|
rc6pp_residency = 0;
|
2013-02-14 15:42:11 +07:00
|
|
|
return snprintf(buf, PAGE_SIZE, "%u\n", rc6pp_residency);
|
2012-04-11 11:17:01 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
static DEVICE_ATTR(rc6_enable, S_IRUGO, show_rc6_mask, NULL);
|
|
|
|
static DEVICE_ATTR(rc6_residency_ms, S_IRUGO, show_rc6_ms, NULL);
|
|
|
|
static DEVICE_ATTR(rc6p_residency_ms, S_IRUGO, show_rc6p_ms, NULL);
|
|
|
|
static DEVICE_ATTR(rc6pp_residency_ms, S_IRUGO, show_rc6pp_ms, NULL);
|
|
|
|
|
|
|
|
static struct attribute *rc6_attrs[] = {
|
|
|
|
&dev_attr_rc6_enable.attr,
|
|
|
|
&dev_attr_rc6_residency_ms.attr,
|
|
|
|
NULL
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct attribute_group rc6_attr_group = {
|
|
|
|
.name = power_group_name,
|
|
|
|
.attrs = rc6_attrs
|
|
|
|
};
|
2014-10-07 21:06:50 +07:00
|
|
|
|
|
|
|
static struct attribute *rc6p_attrs[] = {
|
|
|
|
&dev_attr_rc6p_residency_ms.attr,
|
|
|
|
&dev_attr_rc6pp_residency_ms.attr,
|
|
|
|
NULL
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct attribute_group rc6p_attr_group = {
|
|
|
|
.name = power_group_name,
|
|
|
|
.attrs = rc6p_attrs
|
|
|
|
};
|
2012-09-02 14:24:40 +07:00
|
|
|
#endif
|
2012-04-11 11:17:01 +07:00
|
|
|
|
2012-05-26 06:56:25 +07:00
|
|
|
static int l3_access_valid(struct drm_device *dev, loff_t offset)
|
|
|
|
{
|
2013-09-20 01:01:40 +07:00
|
|
|
if (!HAS_L3_DPF(dev))
|
2012-05-26 06:56:25 +07:00
|
|
|
return -EPERM;
|
|
|
|
|
|
|
|
if (offset % 4 != 0)
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
if (offset >= GEN7_L3LOG_SIZE)
|
|
|
|
return -ENXIO;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static ssize_t
|
|
|
|
i915_l3_read(struct file *filp, struct kobject *kobj,
|
|
|
|
struct bin_attribute *attr, char *buf,
|
|
|
|
loff_t offset, size_t count)
|
|
|
|
{
|
|
|
|
struct device *dev = container_of(kobj, struct device, kobj);
|
2013-10-11 11:45:30 +07:00
|
|
|
struct drm_minor *dminor = dev_to_drm_minor(dev);
|
2012-05-26 06:56:25 +07:00
|
|
|
struct drm_device *drm_dev = dminor->dev;
|
|
|
|
struct drm_i915_private *dev_priv = drm_dev->dev_private;
|
2013-09-20 01:13:41 +07:00
|
|
|
int slice = (int)(uintptr_t)attr->private;
|
drm/i915: Do remaps for all contexts
On both Ivybridge and Haswell, row remapping information is saved and
restored with context. This means, we never actually properly supported
the l3 remapping because our sysfs interface is asynchronous (and not
tied to any context), and the known faulty HW would be reused by the
next context to run.
Not that due to the asynchronous nature of the sysfs entry, there is no
point modifying the registers for the existing context. Instead we set a
flag for all contexts to load the correct remapping information on the
next run. Interested clients can use debugfs to determine whether or not
the row has been remapped.
One could propose at this point that we just do the remapping in the
kernel. I guess since we have to maintain the sysfs interface anyway,
I'm not sure how useful it is, and I do like keeping the policy in
userspace; (it wasn't my original decision to make the
interface the way it is, so I'm not attached).
v2: Force a context switch when we have a remap on the next switch.
(Ville)
Don't let userspace use the interface with disabled contexts.
v3: Don't force a context switch, just let it nop
Improper context slice remap initialization, 1<<1 instead of 1<<i, but I
rewrote it to avoid a second round of confusion.
Error print moved to error path (All Ville)
Added a comment on why the slice remap initialization happens.
CC: Ville Syrjälä <ville.syrjala@linux.intel.com>
Signed-off-by: Ben Widawsky <ben@bwidawsk.net>
Reviewed-by: Ville Syrjälä <ville.syrjala@linux.intel.com>
Signed-off-by: Daniel Vetter <daniel.vetter@ffwll.ch>
2013-09-19 09:03:18 +07:00
|
|
|
int ret;
|
2012-05-26 06:56:25 +07:00
|
|
|
|
2013-09-13 12:28:28 +07:00
|
|
|
count = round_down(count, 4);
|
|
|
|
|
2012-05-26 06:56:25 +07:00
|
|
|
ret = l3_access_valid(drm_dev, offset);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
2013-09-20 18:20:18 +07:00
|
|
|
count = min_t(size_t, GEN7_L3LOG_SIZE - offset, count);
|
2013-09-13 12:28:29 +07:00
|
|
|
|
2012-05-26 06:56:25 +07:00
|
|
|
ret = i915_mutex_lock_interruptible(drm_dev);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
drm/i915: Do remaps for all contexts
On both Ivybridge and Haswell, row remapping information is saved and
restored with context. This means, we never actually properly supported
the l3 remapping because our sysfs interface is asynchronous (and not
tied to any context), and the known faulty HW would be reused by the
next context to run.
Not that due to the asynchronous nature of the sysfs entry, there is no
point modifying the registers for the existing context. Instead we set a
flag for all contexts to load the correct remapping information on the
next run. Interested clients can use debugfs to determine whether or not
the row has been remapped.
One could propose at this point that we just do the remapping in the
kernel. I guess since we have to maintain the sysfs interface anyway,
I'm not sure how useful it is, and I do like keeping the policy in
userspace; (it wasn't my original decision to make the
interface the way it is, so I'm not attached).
v2: Force a context switch when we have a remap on the next switch.
(Ville)
Don't let userspace use the interface with disabled contexts.
v3: Don't force a context switch, just let it nop
Improper context slice remap initialization, 1<<1 instead of 1<<i, but I
rewrote it to avoid a second round of confusion.
Error print moved to error path (All Ville)
Added a comment on why the slice remap initialization happens.
CC: Ville Syrjälä <ville.syrjala@linux.intel.com>
Signed-off-by: Ben Widawsky <ben@bwidawsk.net>
Reviewed-by: Ville Syrjälä <ville.syrjala@linux.intel.com>
Signed-off-by: Daniel Vetter <daniel.vetter@ffwll.ch>
2013-09-19 09:03:18 +07:00
|
|
|
if (dev_priv->l3_parity.remap_info[slice])
|
|
|
|
memcpy(buf,
|
|
|
|
dev_priv->l3_parity.remap_info[slice] + (offset/4),
|
|
|
|
count);
|
|
|
|
else
|
|
|
|
memset(buf, 0, count);
|
2012-05-26 06:56:25 +07:00
|
|
|
|
|
|
|
mutex_unlock(&drm_dev->struct_mutex);
|
|
|
|
|
2013-09-18 11:12:42 +07:00
|
|
|
return count;
|
2012-05-26 06:56:25 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
static ssize_t
|
|
|
|
i915_l3_write(struct file *filp, struct kobject *kobj,
|
|
|
|
struct bin_attribute *attr, char *buf,
|
|
|
|
loff_t offset, size_t count)
|
|
|
|
{
|
|
|
|
struct device *dev = container_of(kobj, struct device, kobj);
|
2013-10-11 11:45:30 +07:00
|
|
|
struct drm_minor *dminor = dev_to_drm_minor(dev);
|
2012-05-26 06:56:25 +07:00
|
|
|
struct drm_device *drm_dev = dminor->dev;
|
|
|
|
struct drm_i915_private *dev_priv = drm_dev->dev_private;
|
2014-05-22 20:13:37 +07:00
|
|
|
struct intel_context *ctx;
|
2012-05-26 06:56:25 +07:00
|
|
|
u32 *temp = NULL; /* Just here to make handling failures easy */
|
2013-09-20 01:13:41 +07:00
|
|
|
int slice = (int)(uintptr_t)attr->private;
|
2012-05-26 06:56:25 +07:00
|
|
|
int ret;
|
|
|
|
|
2013-11-06 22:56:29 +07:00
|
|
|
if (!HAS_HW_CONTEXTS(drm_dev))
|
|
|
|
return -ENXIO;
|
|
|
|
|
2012-05-26 06:56:25 +07:00
|
|
|
ret = l3_access_valid(drm_dev, offset);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
ret = i915_mutex_lock_interruptible(drm_dev);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
2013-09-20 01:13:41 +07:00
|
|
|
if (!dev_priv->l3_parity.remap_info[slice]) {
|
2012-05-26 06:56:25 +07:00
|
|
|
temp = kzalloc(GEN7_L3LOG_SIZE, GFP_KERNEL);
|
|
|
|
if (!temp) {
|
|
|
|
mutex_unlock(&drm_dev->struct_mutex);
|
|
|
|
return -ENOMEM;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
ret = i915_gpu_idle(drm_dev);
|
|
|
|
if (ret) {
|
|
|
|
kfree(temp);
|
|
|
|
mutex_unlock(&drm_dev->struct_mutex);
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* TODO: Ideally we really want a GPU reset here to make sure errors
|
|
|
|
* aren't propagated. Since I cannot find a stable way to reset the GPU
|
|
|
|
* at this point it is left as a TODO.
|
|
|
|
*/
|
|
|
|
if (temp)
|
2013-09-20 01:13:41 +07:00
|
|
|
dev_priv->l3_parity.remap_info[slice] = temp;
|
2012-05-26 06:56:25 +07:00
|
|
|
|
2013-09-20 01:13:41 +07:00
|
|
|
memcpy(dev_priv->l3_parity.remap_info[slice] + (offset/4), buf, count);
|
2012-05-26 06:56:25 +07:00
|
|
|
|
drm/i915: Do remaps for all contexts
On both Ivybridge and Haswell, row remapping information is saved and
restored with context. This means, we never actually properly supported
the l3 remapping because our sysfs interface is asynchronous (and not
tied to any context), and the known faulty HW would be reused by the
next context to run.
Not that due to the asynchronous nature of the sysfs entry, there is no
point modifying the registers for the existing context. Instead we set a
flag for all contexts to load the correct remapping information on the
next run. Interested clients can use debugfs to determine whether or not
the row has been remapped.
One could propose at this point that we just do the remapping in the
kernel. I guess since we have to maintain the sysfs interface anyway,
I'm not sure how useful it is, and I do like keeping the policy in
userspace; (it wasn't my original decision to make the
interface the way it is, so I'm not attached).
v2: Force a context switch when we have a remap on the next switch.
(Ville)
Don't let userspace use the interface with disabled contexts.
v3: Don't force a context switch, just let it nop
Improper context slice remap initialization, 1<<1 instead of 1<<i, but I
rewrote it to avoid a second round of confusion.
Error print moved to error path (All Ville)
Added a comment on why the slice remap initialization happens.
CC: Ville Syrjälä <ville.syrjala@linux.intel.com>
Signed-off-by: Ben Widawsky <ben@bwidawsk.net>
Reviewed-by: Ville Syrjälä <ville.syrjala@linux.intel.com>
Signed-off-by: Daniel Vetter <daniel.vetter@ffwll.ch>
2013-09-19 09:03:18 +07:00
|
|
|
/* NB: We defer the remapping until we switch to the context */
|
|
|
|
list_for_each_entry(ctx, &dev_priv->context_list, link)
|
|
|
|
ctx->remap_slice |= (1<<slice);
|
2012-05-26 06:56:25 +07:00
|
|
|
|
|
|
|
mutex_unlock(&drm_dev->struct_mutex);
|
|
|
|
|
|
|
|
return count;
|
|
|
|
}
|
|
|
|
|
|
|
|
static struct bin_attribute dpf_attrs = {
|
|
|
|
.attr = {.name = "l3_parity", .mode = (S_IRUSR | S_IWUSR)},
|
|
|
|
.size = GEN7_L3LOG_SIZE,
|
|
|
|
.read = i915_l3_read,
|
|
|
|
.write = i915_l3_write,
|
2013-09-20 01:13:41 +07:00
|
|
|
.mmap = NULL,
|
|
|
|
.private = (void *)0
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct bin_attribute dpf_attrs_1 = {
|
|
|
|
.attr = {.name = "l3_parity_slice_1", .mode = (S_IRUSR | S_IWUSR)},
|
|
|
|
.size = GEN7_L3LOG_SIZE,
|
|
|
|
.read = i915_l3_read,
|
|
|
|
.write = i915_l3_write,
|
|
|
|
.mmap = NULL,
|
|
|
|
.private = (void *)1
|
2012-05-26 06:56:25 +07:00
|
|
|
};
|
|
|
|
|
2012-09-08 09:43:40 +07:00
|
|
|
static ssize_t gt_cur_freq_mhz_show(struct device *kdev,
|
|
|
|
struct device_attribute *attr, char *buf)
|
|
|
|
{
|
2013-10-11 11:45:30 +07:00
|
|
|
struct drm_minor *minor = dev_to_drm_minor(kdev);
|
2012-09-08 09:43:40 +07:00
|
|
|
struct drm_device *dev = minor->dev;
|
|
|
|
struct drm_i915_private *dev_priv = dev->dev_private;
|
|
|
|
int ret;
|
|
|
|
|
2013-09-17 04:56:43 +07:00
|
|
|
flush_delayed_work(&dev_priv->rps.delayed_resume_work);
|
|
|
|
|
2014-04-15 00:24:27 +07:00
|
|
|
intel_runtime_pm_get(dev_priv);
|
|
|
|
|
2012-11-03 01:14:01 +07:00
|
|
|
mutex_lock(&dev_priv->rps.hw_lock);
|
2013-05-03 00:48:07 +07:00
|
|
|
if (IS_VALLEYVIEW(dev_priv->dev)) {
|
|
|
|
u32 freq;
|
2013-05-22 19:36:20 +07:00
|
|
|
freq = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
|
2013-11-06 03:42:29 +07:00
|
|
|
ret = vlv_gpu_freq(dev_priv, (freq >> 8) & 0xff);
|
2013-05-03 00:48:07 +07:00
|
|
|
} else {
|
2014-03-20 08:31:11 +07:00
|
|
|
ret = dev_priv->rps.cur_freq * GT_FREQUENCY_MULTIPLIER;
|
2013-05-03 00:48:07 +07:00
|
|
|
}
|
2012-11-03 01:14:01 +07:00
|
|
|
mutex_unlock(&dev_priv->rps.hw_lock);
|
2012-09-08 09:43:40 +07:00
|
|
|
|
2014-04-15 00:24:27 +07:00
|
|
|
intel_runtime_pm_put(dev_priv);
|
|
|
|
|
2013-02-14 15:42:11 +07:00
|
|
|
return snprintf(buf, PAGE_SIZE, "%d\n", ret);
|
2012-09-08 09:43:40 +07:00
|
|
|
}
|
|
|
|
|
2013-08-26 22:18:54 +07:00
|
|
|
static ssize_t vlv_rpe_freq_mhz_show(struct device *kdev,
|
|
|
|
struct device_attribute *attr, char *buf)
|
|
|
|
{
|
2013-10-11 11:45:30 +07:00
|
|
|
struct drm_minor *minor = dev_to_drm_minor(kdev);
|
2013-08-26 22:18:54 +07:00
|
|
|
struct drm_device *dev = minor->dev;
|
|
|
|
struct drm_i915_private *dev_priv = dev->dev_private;
|
|
|
|
|
|
|
|
return snprintf(buf, PAGE_SIZE, "%d\n",
|
2014-03-20 08:31:11 +07:00
|
|
|
vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
|
2013-08-26 22:18:54 +07:00
|
|
|
}
|
|
|
|
|
2012-09-08 09:43:40 +07:00
|
|
|
static ssize_t gt_max_freq_mhz_show(struct device *kdev, struct device_attribute *attr, char *buf)
|
|
|
|
{
|
2013-10-11 11:45:30 +07:00
|
|
|
struct drm_minor *minor = dev_to_drm_minor(kdev);
|
2012-09-08 09:43:40 +07:00
|
|
|
struct drm_device *dev = minor->dev;
|
|
|
|
struct drm_i915_private *dev_priv = dev->dev_private;
|
|
|
|
int ret;
|
|
|
|
|
2013-09-17 04:56:43 +07:00
|
|
|
flush_delayed_work(&dev_priv->rps.delayed_resume_work);
|
|
|
|
|
2012-11-03 01:14:01 +07:00
|
|
|
mutex_lock(&dev_priv->rps.hw_lock);
|
2013-04-18 05:54:58 +07:00
|
|
|
if (IS_VALLEYVIEW(dev_priv->dev))
|
2014-03-20 08:31:11 +07:00
|
|
|
ret = vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
|
2013-04-18 05:54:58 +07:00
|
|
|
else
|
2014-03-20 08:31:11 +07:00
|
|
|
ret = dev_priv->rps.max_freq_softlimit * GT_FREQUENCY_MULTIPLIER;
|
2012-11-03 01:14:01 +07:00
|
|
|
mutex_unlock(&dev_priv->rps.hw_lock);
|
2012-09-08 09:43:40 +07:00
|
|
|
|
2013-02-14 15:42:11 +07:00
|
|
|
return snprintf(buf, PAGE_SIZE, "%d\n", ret);
|
2012-09-08 09:43:40 +07:00
|
|
|
}
|
|
|
|
|
2012-09-13 08:12:07 +07:00
|
|
|
static ssize_t gt_max_freq_mhz_store(struct device *kdev,
|
|
|
|
struct device_attribute *attr,
|
|
|
|
const char *buf, size_t count)
|
|
|
|
{
|
2013-10-11 11:45:30 +07:00
|
|
|
struct drm_minor *minor = dev_to_drm_minor(kdev);
|
2012-09-13 08:12:07 +07:00
|
|
|
struct drm_device *dev = minor->dev;
|
|
|
|
struct drm_i915_private *dev_priv = dev->dev_private;
|
2014-03-20 08:31:13 +07:00
|
|
|
u32 val;
|
2012-09-13 08:12:07 +07:00
|
|
|
ssize_t ret;
|
|
|
|
|
|
|
|
ret = kstrtou32(buf, 0, &val);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
2013-09-17 04:56:43 +07:00
|
|
|
flush_delayed_work(&dev_priv->rps.delayed_resume_work);
|
|
|
|
|
2012-11-03 01:14:01 +07:00
|
|
|
mutex_lock(&dev_priv->rps.hw_lock);
|
2012-09-13 08:12:07 +07:00
|
|
|
|
2014-03-20 08:31:13 +07:00
|
|
|
if (IS_VALLEYVIEW(dev_priv->dev))
|
2013-11-06 03:42:29 +07:00
|
|
|
val = vlv_freq_opcode(dev_priv, val);
|
2014-03-20 08:31:13 +07:00
|
|
|
else
|
2013-04-18 05:54:58 +07:00
|
|
|
val /= GT_FREQUENCY_MULTIPLIER;
|
2012-09-13 08:12:07 +07:00
|
|
|
|
2014-03-20 08:31:13 +07:00
|
|
|
if (val < dev_priv->rps.min_freq ||
|
|
|
|
val > dev_priv->rps.max_freq ||
|
2014-03-20 08:31:11 +07:00
|
|
|
val < dev_priv->rps.min_freq_softlimit) {
|
2012-11-03 01:14:01 +07:00
|
|
|
mutex_unlock(&dev_priv->rps.hw_lock);
|
2012-09-13 08:12:07 +07:00
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
2014-03-20 08:31:13 +07:00
|
|
|
if (val > dev_priv->rps.rp0_freq)
|
2013-04-06 04:29:22 +07:00
|
|
|
DRM_DEBUG("User requested overclocking to %d\n",
|
|
|
|
val * GT_FREQUENCY_MULTIPLIER);
|
|
|
|
|
2014-03-20 08:31:11 +07:00
|
|
|
dev_priv->rps.max_freq_softlimit = val;
|
2013-11-06 22:56:26 +07:00
|
|
|
|
2014-03-20 08:31:11 +07:00
|
|
|
if (dev_priv->rps.cur_freq > val) {
|
2013-11-06 22:56:26 +07:00
|
|
|
if (IS_VALLEYVIEW(dev))
|
|
|
|
valleyview_set_rps(dev, val);
|
2013-04-18 05:54:58 +07:00
|
|
|
else
|
2013-11-06 22:56:26 +07:00
|
|
|
gen6_set_rps(dev, val);
|
2014-03-20 08:31:09 +07:00
|
|
|
} else if (!IS_VALLEYVIEW(dev)) {
|
|
|
|
/* We still need gen6_set_rps to process the new max_delay and
|
|
|
|
* update the interrupt limits even though frequency request is
|
|
|
|
* unchanged. */
|
2014-03-20 08:31:11 +07:00
|
|
|
gen6_set_rps(dev, dev_priv->rps.cur_freq);
|
2014-03-20 08:31:09 +07:00
|
|
|
}
|
2012-09-13 08:12:07 +07:00
|
|
|
|
2012-11-03 01:14:01 +07:00
|
|
|
mutex_unlock(&dev_priv->rps.hw_lock);
|
2012-09-13 08:12:07 +07:00
|
|
|
|
|
|
|
return count;
|
|
|
|
}
|
|
|
|
|
2012-09-08 09:43:40 +07:00
|
|
|
static ssize_t gt_min_freq_mhz_show(struct device *kdev, struct device_attribute *attr, char *buf)
|
|
|
|
{
|
2013-10-11 11:45:30 +07:00
|
|
|
struct drm_minor *minor = dev_to_drm_minor(kdev);
|
2012-09-08 09:43:40 +07:00
|
|
|
struct drm_device *dev = minor->dev;
|
|
|
|
struct drm_i915_private *dev_priv = dev->dev_private;
|
|
|
|
int ret;
|
|
|
|
|
2013-09-17 04:56:43 +07:00
|
|
|
flush_delayed_work(&dev_priv->rps.delayed_resume_work);
|
|
|
|
|
2012-11-03 01:14:01 +07:00
|
|
|
mutex_lock(&dev_priv->rps.hw_lock);
|
2013-04-18 05:54:58 +07:00
|
|
|
if (IS_VALLEYVIEW(dev_priv->dev))
|
2014-03-20 08:31:11 +07:00
|
|
|
ret = vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
|
2013-04-18 05:54:58 +07:00
|
|
|
else
|
2014-03-20 08:31:11 +07:00
|
|
|
ret = dev_priv->rps.min_freq_softlimit * GT_FREQUENCY_MULTIPLIER;
|
2012-11-03 01:14:01 +07:00
|
|
|
mutex_unlock(&dev_priv->rps.hw_lock);
|
2012-09-08 09:43:40 +07:00
|
|
|
|
2013-02-14 15:42:11 +07:00
|
|
|
return snprintf(buf, PAGE_SIZE, "%d\n", ret);
|
2012-09-08 09:43:40 +07:00
|
|
|
}
|
|
|
|
|
2012-09-13 08:12:07 +07:00
|
|
|
static ssize_t gt_min_freq_mhz_store(struct device *kdev,
|
|
|
|
struct device_attribute *attr,
|
|
|
|
const char *buf, size_t count)
|
|
|
|
{
|
2013-10-11 11:45:30 +07:00
|
|
|
struct drm_minor *minor = dev_to_drm_minor(kdev);
|
2012-09-13 08:12:07 +07:00
|
|
|
struct drm_device *dev = minor->dev;
|
|
|
|
struct drm_i915_private *dev_priv = dev->dev_private;
|
2014-03-20 08:31:13 +07:00
|
|
|
u32 val;
|
2012-09-13 08:12:07 +07:00
|
|
|
ssize_t ret;
|
|
|
|
|
|
|
|
ret = kstrtou32(buf, 0, &val);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
2013-09-17 04:56:43 +07:00
|
|
|
flush_delayed_work(&dev_priv->rps.delayed_resume_work);
|
|
|
|
|
2012-11-03 01:14:01 +07:00
|
|
|
mutex_lock(&dev_priv->rps.hw_lock);
|
2012-09-13 08:12:07 +07:00
|
|
|
|
2014-03-20 08:31:13 +07:00
|
|
|
if (IS_VALLEYVIEW(dev))
|
2013-11-06 03:42:29 +07:00
|
|
|
val = vlv_freq_opcode(dev_priv, val);
|
2014-03-20 08:31:13 +07:00
|
|
|
else
|
2013-04-18 05:54:58 +07:00
|
|
|
val /= GT_FREQUENCY_MULTIPLIER;
|
|
|
|
|
2014-03-20 08:31:13 +07:00
|
|
|
if (val < dev_priv->rps.min_freq ||
|
|
|
|
val > dev_priv->rps.max_freq ||
|
|
|
|
val > dev_priv->rps.max_freq_softlimit) {
|
2012-11-03 01:14:01 +07:00
|
|
|
mutex_unlock(&dev_priv->rps.hw_lock);
|
2012-09-13 08:12:07 +07:00
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
2014-03-20 08:31:11 +07:00
|
|
|
dev_priv->rps.min_freq_softlimit = val;
|
2013-11-06 22:56:26 +07:00
|
|
|
|
2014-03-20 08:31:11 +07:00
|
|
|
if (dev_priv->rps.cur_freq < val) {
|
2013-04-18 05:54:58 +07:00
|
|
|
if (IS_VALLEYVIEW(dev))
|
|
|
|
valleyview_set_rps(dev, val);
|
|
|
|
else
|
2013-11-06 22:56:26 +07:00
|
|
|
gen6_set_rps(dev, val);
|
2014-03-20 08:31:09 +07:00
|
|
|
} else if (!IS_VALLEYVIEW(dev)) {
|
|
|
|
/* We still need gen6_set_rps to process the new min_delay and
|
|
|
|
* update the interrupt limits even though frequency request is
|
|
|
|
* unchanged. */
|
2014-03-20 08:31:11 +07:00
|
|
|
gen6_set_rps(dev, dev_priv->rps.cur_freq);
|
2014-03-20 08:31:09 +07:00
|
|
|
}
|
2012-09-13 08:12:07 +07:00
|
|
|
|
2012-11-03 01:14:01 +07:00
|
|
|
mutex_unlock(&dev_priv->rps.hw_lock);
|
2012-09-13 08:12:07 +07:00
|
|
|
|
|
|
|
return count;
|
|
|
|
|
|
|
|
}
|
|
|
|
|
2012-09-08 09:43:40 +07:00
|
|
|
static DEVICE_ATTR(gt_cur_freq_mhz, S_IRUGO, gt_cur_freq_mhz_show, NULL);
|
2012-09-13 08:12:07 +07:00
|
|
|
static DEVICE_ATTR(gt_max_freq_mhz, S_IRUGO | S_IWUSR, gt_max_freq_mhz_show, gt_max_freq_mhz_store);
|
|
|
|
static DEVICE_ATTR(gt_min_freq_mhz, S_IRUGO | S_IWUSR, gt_min_freq_mhz_show, gt_min_freq_mhz_store);
|
2012-09-08 09:43:40 +07:00
|
|
|
|
2013-08-26 22:18:54 +07:00
|
|
|
static DEVICE_ATTR(vlv_rpe_freq_mhz, S_IRUGO, vlv_rpe_freq_mhz_show, NULL);
|
2012-09-08 09:43:44 +07:00
|
|
|
|
|
|
|
static ssize_t gt_rp_mhz_show(struct device *kdev, struct device_attribute *attr, char *buf);
|
|
|
|
static DEVICE_ATTR(gt_RP0_freq_mhz, S_IRUGO, gt_rp_mhz_show, NULL);
|
|
|
|
static DEVICE_ATTR(gt_RP1_freq_mhz, S_IRUGO, gt_rp_mhz_show, NULL);
|
|
|
|
static DEVICE_ATTR(gt_RPn_freq_mhz, S_IRUGO, gt_rp_mhz_show, NULL);
|
|
|
|
|
|
|
|
/* For now we have a static number of RP states */
|
|
|
|
static ssize_t gt_rp_mhz_show(struct device *kdev, struct device_attribute *attr, char *buf)
|
|
|
|
{
|
2013-10-11 11:45:30 +07:00
|
|
|
struct drm_minor *minor = dev_to_drm_minor(kdev);
|
2012-09-08 09:43:44 +07:00
|
|
|
struct drm_device *dev = minor->dev;
|
|
|
|
struct drm_i915_private *dev_priv = dev->dev_private;
|
|
|
|
u32 val, rp_state_cap;
|
|
|
|
ssize_t ret;
|
|
|
|
|
|
|
|
ret = mutex_lock_interruptible(&dev->struct_mutex);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
2013-11-28 03:21:54 +07:00
|
|
|
intel_runtime_pm_get(dev_priv);
|
2012-09-08 09:43:44 +07:00
|
|
|
rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
|
2013-11-28 03:21:54 +07:00
|
|
|
intel_runtime_pm_put(dev_priv);
|
2012-09-08 09:43:44 +07:00
|
|
|
mutex_unlock(&dev->struct_mutex);
|
|
|
|
|
|
|
|
if (attr == &dev_attr_gt_RP0_freq_mhz) {
|
2014-07-10 14:46:22 +07:00
|
|
|
if (IS_VALLEYVIEW(dev))
|
|
|
|
val = vlv_gpu_freq(dev_priv, dev_priv->rps.rp0_freq);
|
|
|
|
else
|
|
|
|
val = ((rp_state_cap & 0x0000ff) >> 0) * GT_FREQUENCY_MULTIPLIER;
|
2012-09-08 09:43:44 +07:00
|
|
|
} else if (attr == &dev_attr_gt_RP1_freq_mhz) {
|
2014-07-10 14:46:22 +07:00
|
|
|
if (IS_VALLEYVIEW(dev))
|
|
|
|
val = vlv_gpu_freq(dev_priv, dev_priv->rps.rp1_freq);
|
|
|
|
else
|
|
|
|
val = ((rp_state_cap & 0x00ff00) >> 8) * GT_FREQUENCY_MULTIPLIER;
|
2012-09-08 09:43:44 +07:00
|
|
|
} else if (attr == &dev_attr_gt_RPn_freq_mhz) {
|
2014-07-10 14:46:22 +07:00
|
|
|
if (IS_VALLEYVIEW(dev))
|
|
|
|
val = vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq);
|
|
|
|
else
|
|
|
|
val = ((rp_state_cap & 0xff0000) >> 16) * GT_FREQUENCY_MULTIPLIER;
|
2012-09-08 09:43:44 +07:00
|
|
|
} else {
|
|
|
|
BUG();
|
|
|
|
}
|
2013-02-14 15:42:11 +07:00
|
|
|
return snprintf(buf, PAGE_SIZE, "%d\n", val);
|
2012-09-08 09:43:44 +07:00
|
|
|
}
|
|
|
|
|
2012-09-08 09:43:40 +07:00
|
|
|
static const struct attribute *gen6_attrs[] = {
|
|
|
|
&dev_attr_gt_cur_freq_mhz.attr,
|
|
|
|
&dev_attr_gt_max_freq_mhz.attr,
|
|
|
|
&dev_attr_gt_min_freq_mhz.attr,
|
2012-09-08 09:43:44 +07:00
|
|
|
&dev_attr_gt_RP0_freq_mhz.attr,
|
|
|
|
&dev_attr_gt_RP1_freq_mhz.attr,
|
|
|
|
&dev_attr_gt_RPn_freq_mhz.attr,
|
2012-09-08 09:43:40 +07:00
|
|
|
NULL,
|
|
|
|
};
|
|
|
|
|
2013-08-26 22:18:54 +07:00
|
|
|
static const struct attribute *vlv_attrs[] = {
|
|
|
|
&dev_attr_gt_cur_freq_mhz.attr,
|
|
|
|
&dev_attr_gt_max_freq_mhz.attr,
|
|
|
|
&dev_attr_gt_min_freq_mhz.attr,
|
2014-07-10 14:46:22 +07:00
|
|
|
&dev_attr_gt_RP0_freq_mhz.attr,
|
|
|
|
&dev_attr_gt_RP1_freq_mhz.attr,
|
|
|
|
&dev_attr_gt_RPn_freq_mhz.attr,
|
2013-08-26 22:18:54 +07:00
|
|
|
&dev_attr_vlv_rpe_freq_mhz.attr,
|
|
|
|
NULL,
|
|
|
|
};
|
|
|
|
|
2013-06-06 21:38:54 +07:00
|
|
|
static ssize_t error_state_read(struct file *filp, struct kobject *kobj,
|
|
|
|
struct bin_attribute *attr, char *buf,
|
|
|
|
loff_t off, size_t count)
|
|
|
|
{
|
|
|
|
|
|
|
|
struct device *kdev = container_of(kobj, struct device, kobj);
|
2013-10-11 11:45:30 +07:00
|
|
|
struct drm_minor *minor = dev_to_drm_minor(kdev);
|
2013-06-06 21:38:54 +07:00
|
|
|
struct drm_device *dev = minor->dev;
|
|
|
|
struct i915_error_state_file_priv error_priv;
|
|
|
|
struct drm_i915_error_state_buf error_str;
|
|
|
|
ssize_t ret_count = 0;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
memset(&error_priv, 0, sizeof(error_priv));
|
|
|
|
|
2014-08-22 20:41:39 +07:00
|
|
|
ret = i915_error_state_buf_init(&error_str, to_i915(dev), count, off);
|
2013-06-06 21:38:54 +07:00
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
error_priv.dev = dev;
|
|
|
|
i915_error_state_get(dev, &error_priv);
|
|
|
|
|
|
|
|
ret = i915_error_state_to_str(&error_str, &error_priv);
|
|
|
|
if (ret)
|
|
|
|
goto out;
|
|
|
|
|
|
|
|
ret_count = count < error_str.bytes ? count : error_str.bytes;
|
|
|
|
|
|
|
|
memcpy(buf, error_str.buf, ret_count);
|
|
|
|
out:
|
|
|
|
i915_error_state_put(&error_priv);
|
|
|
|
i915_error_state_buf_release(&error_str);
|
|
|
|
|
|
|
|
return ret ?: ret_count;
|
|
|
|
}
|
|
|
|
|
|
|
|
static ssize_t error_state_write(struct file *file, struct kobject *kobj,
|
|
|
|
struct bin_attribute *attr, char *buf,
|
|
|
|
loff_t off, size_t count)
|
|
|
|
{
|
|
|
|
struct device *kdev = container_of(kobj, struct device, kobj);
|
2013-10-11 11:45:30 +07:00
|
|
|
struct drm_minor *minor = dev_to_drm_minor(kdev);
|
2013-06-06 21:38:54 +07:00
|
|
|
struct drm_device *dev = minor->dev;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
DRM_DEBUG_DRIVER("Resetting error state\n");
|
|
|
|
|
|
|
|
ret = mutex_lock_interruptible(&dev->struct_mutex);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
i915_destroy_error_state(dev);
|
|
|
|
mutex_unlock(&dev->struct_mutex);
|
|
|
|
|
|
|
|
return count;
|
|
|
|
}
|
|
|
|
|
|
|
|
static struct bin_attribute error_state_attr = {
|
|
|
|
.attr.name = "error",
|
|
|
|
.attr.mode = S_IRUSR | S_IWUSR,
|
|
|
|
.size = 0,
|
|
|
|
.read = error_state_read,
|
|
|
|
.write = error_state_write,
|
|
|
|
};
|
|
|
|
|
2012-04-11 11:17:01 +07:00
|
|
|
void i915_setup_sysfs(struct drm_device *dev)
|
|
|
|
{
|
|
|
|
int ret;
|
|
|
|
|
2012-09-02 14:24:40 +07:00
|
|
|
#ifdef CONFIG_PM
|
2014-10-07 21:06:50 +07:00
|
|
|
if (HAS_RC6(dev)) {
|
2013-10-11 11:07:25 +07:00
|
|
|
ret = sysfs_merge_group(&dev->primary->kdev->kobj,
|
2012-05-31 19:57:43 +07:00
|
|
|
&rc6_attr_group);
|
|
|
|
if (ret)
|
|
|
|
DRM_ERROR("RC6 residency sysfs setup failed\n");
|
|
|
|
}
|
2014-10-07 21:06:50 +07:00
|
|
|
if (HAS_RC6p(dev)) {
|
|
|
|
ret = sysfs_merge_group(&dev->primary->kdev->kobj,
|
|
|
|
&rc6p_attr_group);
|
|
|
|
if (ret)
|
|
|
|
DRM_ERROR("RC6p residency sysfs setup failed\n");
|
|
|
|
}
|
2012-09-02 14:24:40 +07:00
|
|
|
#endif
|
2013-09-20 01:01:40 +07:00
|
|
|
if (HAS_L3_DPF(dev)) {
|
2013-10-11 11:07:25 +07:00
|
|
|
ret = device_create_bin_file(dev->primary->kdev, &dpf_attrs);
|
2012-05-31 19:57:43 +07:00
|
|
|
if (ret)
|
|
|
|
DRM_ERROR("l3 parity sysfs setup failed\n");
|
2013-09-20 01:13:41 +07:00
|
|
|
|
|
|
|
if (NUM_L3_SLICES(dev) > 1) {
|
2013-10-11 11:07:25 +07:00
|
|
|
ret = device_create_bin_file(dev->primary->kdev,
|
2013-09-20 01:13:41 +07:00
|
|
|
&dpf_attrs_1);
|
|
|
|
if (ret)
|
|
|
|
DRM_ERROR("l3 parity slice 1 setup failed\n");
|
|
|
|
}
|
2012-05-31 19:57:43 +07:00
|
|
|
}
|
2012-09-08 09:43:40 +07:00
|
|
|
|
2013-08-26 22:18:54 +07:00
|
|
|
ret = 0;
|
|
|
|
if (IS_VALLEYVIEW(dev))
|
2013-10-11 11:07:25 +07:00
|
|
|
ret = sysfs_create_files(&dev->primary->kdev->kobj, vlv_attrs);
|
2013-08-26 22:18:54 +07:00
|
|
|
else if (INTEL_INFO(dev)->gen >= 6)
|
2013-10-11 11:07:25 +07:00
|
|
|
ret = sysfs_create_files(&dev->primary->kdev->kobj, gen6_attrs);
|
2013-08-26 22:18:54 +07:00
|
|
|
if (ret)
|
|
|
|
DRM_ERROR("RPS sysfs setup failed\n");
|
2013-06-06 21:38:54 +07:00
|
|
|
|
2013-10-11 11:07:25 +07:00
|
|
|
ret = sysfs_create_bin_file(&dev->primary->kdev->kobj,
|
2013-06-06 21:38:54 +07:00
|
|
|
&error_state_attr);
|
|
|
|
if (ret)
|
|
|
|
DRM_ERROR("error_state sysfs setup failed\n");
|
2012-04-11 11:17:01 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
void i915_teardown_sysfs(struct drm_device *dev)
|
|
|
|
{
|
2013-10-11 11:07:25 +07:00
|
|
|
sysfs_remove_bin_file(&dev->primary->kdev->kobj, &error_state_attr);
|
2013-08-26 22:18:54 +07:00
|
|
|
if (IS_VALLEYVIEW(dev))
|
2013-10-11 11:07:25 +07:00
|
|
|
sysfs_remove_files(&dev->primary->kdev->kobj, vlv_attrs);
|
2013-08-26 22:18:54 +07:00
|
|
|
else
|
2013-10-11 11:07:25 +07:00
|
|
|
sysfs_remove_files(&dev->primary->kdev->kobj, gen6_attrs);
|
|
|
|
device_remove_bin_file(dev->primary->kdev, &dpf_attrs_1);
|
|
|
|
device_remove_bin_file(dev->primary->kdev, &dpf_attrs);
|
2012-09-20 00:50:19 +07:00
|
|
|
#ifdef CONFIG_PM
|
2013-10-11 11:07:25 +07:00
|
|
|
sysfs_unmerge_group(&dev->primary->kdev->kobj, &rc6_attr_group);
|
2014-10-07 21:06:50 +07:00
|
|
|
sysfs_unmerge_group(&dev->primary->kdev->kobj, &rc6p_attr_group);
|
2012-09-20 00:50:19 +07:00
|
|
|
#endif
|
2012-04-11 11:17:01 +07:00
|
|
|
}
|