2006-05-21 05:00:15 +07:00
|
|
|
/*
|
2009-06-19 06:49:08 +07:00
|
|
|
* MPC8xxx SPI controller driver.
|
2006-05-21 05:00:15 +07:00
|
|
|
*
|
|
|
|
* Maintainer: Kumar Gala
|
|
|
|
*
|
|
|
|
* Copyright (C) 2006 Polycom, Inc.
|
|
|
|
*
|
2009-10-12 23:49:27 +07:00
|
|
|
* CPM SPI and QE buffer descriptors mode support:
|
|
|
|
* Copyright (c) 2009 MontaVista Software, Inc.
|
|
|
|
* Author: Anton Vorontsov <avorontsov@ru.mvista.com>
|
|
|
|
*
|
2006-05-21 05:00:15 +07:00
|
|
|
* This program is free software; you can redistribute it and/or modify it
|
|
|
|
* under the terms of the GNU General Public License as published by the
|
|
|
|
* Free Software Foundation; either version 2 of the License, or (at your
|
|
|
|
* option) any later version.
|
|
|
|
*/
|
|
|
|
#include <linux/module.h>
|
|
|
|
#include <linux/init.h>
|
|
|
|
#include <linux/types.h>
|
|
|
|
#include <linux/kernel.h>
|
2009-06-19 06:49:01 +07:00
|
|
|
#include <linux/bug.h>
|
2009-04-01 05:24:37 +07:00
|
|
|
#include <linux/errno.h>
|
|
|
|
#include <linux/err.h>
|
2009-06-19 06:49:05 +07:00
|
|
|
#include <linux/io.h>
|
2006-05-21 05:00:15 +07:00
|
|
|
#include <linux/completion.h>
|
|
|
|
#include <linux/interrupt.h>
|
|
|
|
#include <linux/delay.h>
|
|
|
|
#include <linux/irq.h>
|
|
|
|
#include <linux/device.h>
|
|
|
|
#include <linux/spi/spi.h>
|
|
|
|
#include <linux/spi/spi_bitbang.h>
|
|
|
|
#include <linux/platform_device.h>
|
|
|
|
#include <linux/fsl_devices.h>
|
2009-10-12 23:49:27 +07:00
|
|
|
#include <linux/dma-mapping.h>
|
|
|
|
#include <linux/mm.h>
|
|
|
|
#include <linux/mutex.h>
|
2009-04-01 05:24:37 +07:00
|
|
|
#include <linux/of.h>
|
|
|
|
#include <linux/of_platform.h>
|
|
|
|
#include <linux/gpio.h>
|
|
|
|
#include <linux/of_gpio.h>
|
include cleanup: Update gfp.h and slab.h includes to prepare for breaking implicit slab.h inclusion from percpu.h
percpu.h is included by sched.h and module.h and thus ends up being
included when building most .c files. percpu.h includes slab.h which
in turn includes gfp.h making everything defined by the two files
universally available and complicating inclusion dependencies.
percpu.h -> slab.h dependency is about to be removed. Prepare for
this change by updating users of gfp and slab facilities include those
headers directly instead of assuming availability. As this conversion
needs to touch large number of source files, the following script is
used as the basis of conversion.
http://userweb.kernel.org/~tj/misc/slabh-sweep.py
The script does the followings.
* Scan files for gfp and slab usages and update includes such that
only the necessary includes are there. ie. if only gfp is used,
gfp.h, if slab is used, slab.h.
* When the script inserts a new include, it looks at the include
blocks and try to put the new include such that its order conforms
to its surrounding. It's put in the include block which contains
core kernel includes, in the same order that the rest are ordered -
alphabetical, Christmas tree, rev-Xmas-tree or at the end if there
doesn't seem to be any matching order.
* If the script can't find a place to put a new include (mostly
because the file doesn't have fitting include block), it prints out
an error message indicating which .h file needs to be added to the
file.
The conversion was done in the following steps.
1. The initial automatic conversion of all .c files updated slightly
over 4000 files, deleting around 700 includes and adding ~480 gfp.h
and ~3000 slab.h inclusions. The script emitted errors for ~400
files.
2. Each error was manually checked. Some didn't need the inclusion,
some needed manual addition while adding it to implementation .h or
embedding .c file was more appropriate for others. This step added
inclusions to around 150 files.
3. The script was run again and the output was compared to the edits
from #2 to make sure no file was left behind.
4. Several build tests were done and a couple of problems were fixed.
e.g. lib/decompress_*.c used malloc/free() wrappers around slab
APIs requiring slab.h to be added manually.
5. The script was run on all .h files but without automatically
editing them as sprinkling gfp.h and slab.h inclusions around .h
files could easily lead to inclusion dependency hell. Most gfp.h
inclusion directives were ignored as stuff from gfp.h was usually
wildly available and often used in preprocessor macros. Each
slab.h inclusion directive was examined and added manually as
necessary.
6. percpu.h was updated not to include slab.h.
7. Build test were done on the following configurations and failures
were fixed. CONFIG_GCOV_KERNEL was turned off for all tests (as my
distributed build env didn't work with gcov compiles) and a few
more options had to be turned off depending on archs to make things
build (like ipr on powerpc/64 which failed due to missing writeq).
* x86 and x86_64 UP and SMP allmodconfig and a custom test config.
* powerpc and powerpc64 SMP allmodconfig
* sparc and sparc64 SMP allmodconfig
* ia64 SMP allmodconfig
* s390 SMP allmodconfig
* alpha SMP allmodconfig
* um on x86_64 SMP allmodconfig
8. percpu.h modifications were reverted so that it could be applied as
a separate patch and serve as bisection point.
Given the fact that I had only a couple of failures from tests on step
6, I'm fairly confident about the coverage of this conversion patch.
If there is a breakage, it's likely to be something in one of the arch
headers which should be easily discoverable easily on most builds of
the specific arch.
Signed-off-by: Tejun Heo <tj@kernel.org>
Guess-its-ok-by: Christoph Lameter <cl@linux-foundation.org>
Cc: Ingo Molnar <mingo@redhat.com>
Cc: Lee Schermerhorn <Lee.Schermerhorn@hp.com>
2010-03-24 15:04:11 +07:00
|
|
|
#include <linux/slab.h>
|
2006-05-21 05:00:15 +07:00
|
|
|
|
2009-04-01 05:24:37 +07:00
|
|
|
#include <sysdev/fsl_soc.h>
|
2009-10-12 23:49:27 +07:00
|
|
|
#include <asm/cpm.h>
|
|
|
|
#include <asm/qe.h>
|
2006-05-21 05:00:15 +07:00
|
|
|
#include <asm/irq.h>
|
|
|
|
|
2009-10-12 23:49:27 +07:00
|
|
|
/* CPM1 and CPM2 are mutually exclusive. */
|
|
|
|
#ifdef CONFIG_CPM1
|
|
|
|
#include <asm/cpm1.h>
|
|
|
|
#define CPM_SPI_CMD mk_cr_cmd(CPM_CR_CH_SPI, 0)
|
|
|
|
#else
|
|
|
|
#include <asm/cpm2.h>
|
|
|
|
#define CPM_SPI_CMD mk_cr_cmd(CPM_CR_SPI_PAGE, CPM_CR_SPI_SBLOCK, 0, 0)
|
|
|
|
#endif
|
|
|
|
|
2006-05-21 05:00:15 +07:00
|
|
|
/* SPI Controller registers */
|
2009-06-19 06:49:08 +07:00
|
|
|
struct mpc8xxx_spi_reg {
|
2006-05-21 05:00:15 +07:00
|
|
|
u8 res1[0x20];
|
|
|
|
__be32 mode;
|
|
|
|
__be32 event;
|
|
|
|
__be32 mask;
|
|
|
|
__be32 command;
|
|
|
|
__be32 transmit;
|
|
|
|
__be32 receive;
|
|
|
|
};
|
|
|
|
|
|
|
|
/* SPI Controller mode register definitions */
|
2007-07-31 14:38:45 +07:00
|
|
|
#define SPMODE_LOOP (1 << 30)
|
2006-05-21 05:00:15 +07:00
|
|
|
#define SPMODE_CI_INACTIVEHIGH (1 << 29)
|
|
|
|
#define SPMODE_CP_BEGIN_EDGECLK (1 << 28)
|
|
|
|
#define SPMODE_DIV16 (1 << 27)
|
|
|
|
#define SPMODE_REV (1 << 26)
|
|
|
|
#define SPMODE_MS (1 << 25)
|
|
|
|
#define SPMODE_ENABLE (1 << 24)
|
|
|
|
#define SPMODE_LEN(x) ((x) << 20)
|
|
|
|
#define SPMODE_PM(x) ((x) << 16)
|
2007-07-17 18:04:12 +07:00
|
|
|
#define SPMODE_OP (1 << 14)
|
2008-05-13 04:02:30 +07:00
|
|
|
#define SPMODE_CG(x) ((x) << 7)
|
2006-05-21 05:00:15 +07:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Default for SPI Mode:
|
|
|
|
* SPI MODE 0 (inactive low, phase middle, MSB, 8-bit length, slow clk
|
|
|
|
*/
|
|
|
|
#define SPMODE_INIT_VAL (SPMODE_CI_INACTIVEHIGH | SPMODE_DIV16 | SPMODE_REV | \
|
|
|
|
SPMODE_MS | SPMODE_LEN(7) | SPMODE_PM(0xf))
|
|
|
|
|
|
|
|
/* SPIE register values */
|
|
|
|
#define SPIE_NE 0x00000200 /* Not empty */
|
|
|
|
#define SPIE_NF 0x00000100 /* Not full */
|
|
|
|
|
|
|
|
/* SPIM register values */
|
|
|
|
#define SPIM_NE 0x00000200 /* Not empty */
|
|
|
|
#define SPIM_NF 0x00000100 /* Not full */
|
|
|
|
|
2009-10-12 23:49:27 +07:00
|
|
|
#define SPIE_TXB 0x00000200 /* Last char is written to tx fifo */
|
|
|
|
#define SPIE_RXB 0x00000100 /* Last char is written to rx buf */
|
|
|
|
|
|
|
|
/* SPCOM register values */
|
|
|
|
#define SPCOM_STR (1 << 23) /* Start transmit */
|
|
|
|
|
|
|
|
#define SPI_PRAM_SIZE 0x100
|
|
|
|
#define SPI_MRBLR ((unsigned int)PAGE_SIZE)
|
|
|
|
|
2006-05-21 05:00:15 +07:00
|
|
|
/* SPI Controller driver's private data. */
|
2009-06-19 06:49:08 +07:00
|
|
|
struct mpc8xxx_spi {
|
2009-10-12 23:49:27 +07:00
|
|
|
struct device *dev;
|
2009-06-19 06:49:08 +07:00
|
|
|
struct mpc8xxx_spi_reg __iomem *base;
|
2006-05-21 05:00:15 +07:00
|
|
|
|
|
|
|
/* rx & tx bufs from the spi_transfer */
|
|
|
|
const void *tx;
|
|
|
|
void *rx;
|
|
|
|
|
2009-10-12 23:49:27 +07:00
|
|
|
int subblock;
|
|
|
|
struct spi_pram __iomem *pram;
|
|
|
|
struct cpm_buf_desc __iomem *tx_bd;
|
|
|
|
struct cpm_buf_desc __iomem *rx_bd;
|
|
|
|
|
|
|
|
struct spi_transfer *xfer_in_progress;
|
|
|
|
|
|
|
|
/* dma addresses for CPM transfers */
|
|
|
|
dma_addr_t tx_dma;
|
|
|
|
dma_addr_t rx_dma;
|
|
|
|
bool map_tx_dma;
|
|
|
|
bool map_rx_dma;
|
|
|
|
|
|
|
|
dma_addr_t dma_dummy_tx;
|
|
|
|
dma_addr_t dma_dummy_rx;
|
|
|
|
|
2006-05-21 05:00:15 +07:00
|
|
|
/* functions to deal with different sized buffers */
|
2009-06-19 06:49:08 +07:00
|
|
|
void (*get_rx) (u32 rx_data, struct mpc8xxx_spi *);
|
|
|
|
u32(*get_tx) (struct mpc8xxx_spi *);
|
2006-05-21 05:00:15 +07:00
|
|
|
|
|
|
|
unsigned int count;
|
2009-04-01 05:24:37 +07:00
|
|
|
unsigned int irq;
|
2006-05-21 05:00:15 +07:00
|
|
|
|
|
|
|
unsigned nsecs; /* (clock cycle time)/2 */
|
|
|
|
|
2007-08-11 03:01:01 +07:00
|
|
|
u32 spibrg; /* SPIBRG input clock */
|
2007-07-17 18:04:12 +07:00
|
|
|
u32 rx_shift; /* RX data reg shift when in qe mode */
|
|
|
|
u32 tx_shift; /* TX data reg shift when in qe mode */
|
|
|
|
|
2009-10-12 23:49:25 +07:00
|
|
|
unsigned int flags;
|
2007-07-17 18:04:12 +07:00
|
|
|
|
2008-05-13 04:02:30 +07:00
|
|
|
struct workqueue_struct *workqueue;
|
|
|
|
struct work_struct work;
|
|
|
|
|
|
|
|
struct list_head queue;
|
|
|
|
spinlock_t lock;
|
|
|
|
|
|
|
|
struct completion done;
|
|
|
|
};
|
|
|
|
|
2009-10-12 23:49:27 +07:00
|
|
|
static void *mpc8xxx_dummy_rx;
|
|
|
|
static DEFINE_MUTEX(mpc8xxx_dummy_rx_lock);
|
|
|
|
static int mpc8xxx_dummy_rx_refcnt;
|
|
|
|
|
2009-06-19 06:49:08 +07:00
|
|
|
struct spi_mpc8xxx_cs {
|
2008-05-13 04:02:30 +07:00
|
|
|
/* functions to deal with different sized buffers */
|
2009-06-19 06:49:08 +07:00
|
|
|
void (*get_rx) (u32 rx_data, struct mpc8xxx_spi *);
|
|
|
|
u32 (*get_tx) (struct mpc8xxx_spi *);
|
2008-05-13 04:02:30 +07:00
|
|
|
u32 rx_shift; /* RX data reg shift when in qe mode */
|
|
|
|
u32 tx_shift; /* TX data reg shift when in qe mode */
|
|
|
|
u32 hw_mode; /* Holds HW mode register settings */
|
2006-05-21 05:00:15 +07:00
|
|
|
};
|
|
|
|
|
2009-06-19 06:49:08 +07:00
|
|
|
static inline void mpc8xxx_spi_write_reg(__be32 __iomem *reg, u32 val)
|
2006-05-21 05:00:15 +07:00
|
|
|
{
|
|
|
|
out_be32(reg, val);
|
|
|
|
}
|
|
|
|
|
2009-06-19 06:49:08 +07:00
|
|
|
static inline u32 mpc8xxx_spi_read_reg(__be32 __iomem *reg)
|
2006-05-21 05:00:15 +07:00
|
|
|
{
|
|
|
|
return in_be32(reg);
|
|
|
|
}
|
|
|
|
|
|
|
|
#define MPC83XX_SPI_RX_BUF(type) \
|
2009-04-01 05:24:35 +07:00
|
|
|
static \
|
2009-06-19 06:49:08 +07:00
|
|
|
void mpc8xxx_spi_rx_buf_##type(u32 data, struct mpc8xxx_spi *mpc8xxx_spi) \
|
2006-05-21 05:00:15 +07:00
|
|
|
{ \
|
2009-06-19 06:49:08 +07:00
|
|
|
type *rx = mpc8xxx_spi->rx; \
|
|
|
|
*rx++ = (type)(data >> mpc8xxx_spi->rx_shift); \
|
|
|
|
mpc8xxx_spi->rx = rx; \
|
2006-05-21 05:00:15 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
#define MPC83XX_SPI_TX_BUF(type) \
|
2009-04-01 05:24:35 +07:00
|
|
|
static \
|
2009-06-19 06:49:08 +07:00
|
|
|
u32 mpc8xxx_spi_tx_buf_##type(struct mpc8xxx_spi *mpc8xxx_spi) \
|
2006-05-21 05:00:15 +07:00
|
|
|
{ \
|
|
|
|
u32 data; \
|
2009-06-19 06:49:08 +07:00
|
|
|
const type *tx = mpc8xxx_spi->tx; \
|
2006-12-30 07:48:39 +07:00
|
|
|
if (!tx) \
|
|
|
|
return 0; \
|
2009-06-19 06:49:08 +07:00
|
|
|
data = *tx++ << mpc8xxx_spi->tx_shift; \
|
|
|
|
mpc8xxx_spi->tx = tx; \
|
2006-05-21 05:00:15 +07:00
|
|
|
return data; \
|
|
|
|
}
|
|
|
|
|
|
|
|
MPC83XX_SPI_RX_BUF(u8)
|
|
|
|
MPC83XX_SPI_RX_BUF(u16)
|
|
|
|
MPC83XX_SPI_RX_BUF(u32)
|
|
|
|
MPC83XX_SPI_TX_BUF(u8)
|
|
|
|
MPC83XX_SPI_TX_BUF(u16)
|
|
|
|
MPC83XX_SPI_TX_BUF(u32)
|
|
|
|
|
2009-10-12 23:49:24 +07:00
|
|
|
static void mpc8xxx_spi_change_mode(struct spi_device *spi)
|
|
|
|
{
|
|
|
|
struct mpc8xxx_spi *mspi = spi_master_get_devdata(spi->master);
|
|
|
|
struct spi_mpc8xxx_cs *cs = spi->controller_state;
|
|
|
|
__be32 __iomem *mode = &mspi->base->mode;
|
|
|
|
unsigned long flags;
|
|
|
|
|
|
|
|
if (cs->hw_mode == mpc8xxx_spi_read_reg(mode))
|
|
|
|
return;
|
|
|
|
|
|
|
|
/* Turn off IRQs locally to minimize time that SPI is disabled. */
|
|
|
|
local_irq_save(flags);
|
|
|
|
|
|
|
|
/* Turn off SPI unit prior changing mode */
|
|
|
|
mpc8xxx_spi_write_reg(mode, cs->hw_mode & ~SPMODE_ENABLE);
|
|
|
|
|
2009-10-12 23:49:27 +07:00
|
|
|
/* When in CPM mode, we need to reinit tx and rx. */
|
|
|
|
if (mspi->flags & SPI_CPM_MODE) {
|
|
|
|
if (mspi->flags & SPI_QE) {
|
|
|
|
qe_issue_cmd(QE_INIT_TX_RX, mspi->subblock,
|
|
|
|
QE_CR_PROTOCOL_UNSPECIFIED, 0);
|
|
|
|
} else {
|
|
|
|
cpm_command(CPM_SPI_CMD, CPM_CR_INIT_TRX);
|
|
|
|
if (mspi->flags & SPI_CPM1) {
|
|
|
|
out_be16(&mspi->pram->rbptr,
|
|
|
|
in_be16(&mspi->pram->rbase));
|
|
|
|
out_be16(&mspi->pram->tbptr,
|
|
|
|
in_be16(&mspi->pram->tbase));
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
2010-05-22 15:18:02 +07:00
|
|
|
mpc8xxx_spi_write_reg(mode, cs->hw_mode);
|
2009-10-12 23:49:24 +07:00
|
|
|
local_irq_restore(flags);
|
|
|
|
}
|
|
|
|
|
2009-06-19 06:49:08 +07:00
|
|
|
static void mpc8xxx_spi_chipselect(struct spi_device *spi, int value)
|
2006-05-21 05:00:15 +07:00
|
|
|
{
|
2009-06-19 06:49:08 +07:00
|
|
|
struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(spi->master);
|
2009-04-01 05:24:36 +07:00
|
|
|
struct fsl_spi_platform_data *pdata = spi->dev.parent->platform_data;
|
|
|
|
bool pol = spi->mode & SPI_CS_HIGH;
|
2009-06-19 06:49:08 +07:00
|
|
|
struct spi_mpc8xxx_cs *cs = spi->controller_state;
|
2006-05-21 05:00:15 +07:00
|
|
|
|
|
|
|
if (value == BITBANG_CS_INACTIVE) {
|
2009-04-01 05:24:36 +07:00
|
|
|
if (pdata->cs_control)
|
|
|
|
pdata->cs_control(spi, !pol);
|
2006-05-21 05:00:15 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
if (value == BITBANG_CS_ACTIVE) {
|
2009-06-19 06:49:08 +07:00
|
|
|
mpc8xxx_spi->rx_shift = cs->rx_shift;
|
|
|
|
mpc8xxx_spi->tx_shift = cs->tx_shift;
|
|
|
|
mpc8xxx_spi->get_rx = cs->get_rx;
|
|
|
|
mpc8xxx_spi->get_tx = cs->get_tx;
|
2008-05-13 04:02:30 +07:00
|
|
|
|
2009-10-12 23:49:24 +07:00
|
|
|
mpc8xxx_spi_change_mode(spi);
|
|
|
|
|
2009-04-01 05:24:36 +07:00
|
|
|
if (pdata->cs_control)
|
|
|
|
pdata->cs_control(spi, pol);
|
2006-05-21 05:00:15 +07:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2010-05-14 16:14:26 +07:00
|
|
|
static int
|
|
|
|
mspi_apply_cpu_mode_quirks(struct spi_mpc8xxx_cs *cs,
|
|
|
|
struct spi_device *spi,
|
|
|
|
struct mpc8xxx_spi *mpc8xxx_spi,
|
|
|
|
int bits_per_word)
|
2006-05-21 05:00:15 +07:00
|
|
|
{
|
2008-05-13 04:02:30 +07:00
|
|
|
cs->rx_shift = 0;
|
|
|
|
cs->tx_shift = 0;
|
2006-05-21 05:00:15 +07:00
|
|
|
if (bits_per_word <= 8) {
|
2009-06-19 06:49:08 +07:00
|
|
|
cs->get_rx = mpc8xxx_spi_rx_buf_u8;
|
|
|
|
cs->get_tx = mpc8xxx_spi_tx_buf_u8;
|
2009-10-12 23:49:25 +07:00
|
|
|
if (mpc8xxx_spi->flags & SPI_QE_CPU_MODE) {
|
2008-05-13 04:02:30 +07:00
|
|
|
cs->rx_shift = 16;
|
|
|
|
cs->tx_shift = 24;
|
2007-07-17 18:04:12 +07:00
|
|
|
}
|
2006-05-21 05:00:15 +07:00
|
|
|
} else if (bits_per_word <= 16) {
|
2009-06-19 06:49:08 +07:00
|
|
|
cs->get_rx = mpc8xxx_spi_rx_buf_u16;
|
|
|
|
cs->get_tx = mpc8xxx_spi_tx_buf_u16;
|
2009-10-12 23:49:25 +07:00
|
|
|
if (mpc8xxx_spi->flags & SPI_QE_CPU_MODE) {
|
2008-05-13 04:02:30 +07:00
|
|
|
cs->rx_shift = 16;
|
|
|
|
cs->tx_shift = 16;
|
2007-07-17 18:04:12 +07:00
|
|
|
}
|
2006-05-21 05:00:15 +07:00
|
|
|
} else if (bits_per_word <= 32) {
|
2009-06-19 06:49:08 +07:00
|
|
|
cs->get_rx = mpc8xxx_spi_rx_buf_u32;
|
|
|
|
cs->get_tx = mpc8xxx_spi_tx_buf_u32;
|
2006-05-21 05:00:15 +07:00
|
|
|
} else
|
|
|
|
return -EINVAL;
|
|
|
|
|
2009-10-12 23:49:25 +07:00
|
|
|
if (mpc8xxx_spi->flags & SPI_QE_CPU_MODE &&
|
2010-05-14 16:14:26 +07:00
|
|
|
spi->mode & SPI_LSB_FIRST) {
|
2008-05-13 04:02:30 +07:00
|
|
|
cs->tx_shift = 0;
|
2007-07-31 14:38:42 +07:00
|
|
|
if (bits_per_word <= 8)
|
2008-05-13 04:02:30 +07:00
|
|
|
cs->rx_shift = 8;
|
2007-07-31 14:38:42 +07:00
|
|
|
else
|
2008-05-13 04:02:30 +07:00
|
|
|
cs->rx_shift = 0;
|
2007-07-31 14:38:42 +07:00
|
|
|
}
|
2009-06-19 06:49:08 +07:00
|
|
|
mpc8xxx_spi->rx_shift = cs->rx_shift;
|
|
|
|
mpc8xxx_spi->tx_shift = cs->tx_shift;
|
|
|
|
mpc8xxx_spi->get_rx = cs->get_rx;
|
|
|
|
mpc8xxx_spi->get_tx = cs->get_tx;
|
2006-05-21 05:00:15 +07:00
|
|
|
|
2010-05-14 16:14:26 +07:00
|
|
|
return bits_per_word;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int
|
|
|
|
mspi_apply_qe_mode_quirks(struct spi_mpc8xxx_cs *cs,
|
|
|
|
struct spi_device *spi,
|
|
|
|
int bits_per_word)
|
|
|
|
{
|
|
|
|
/* QE uses Little Endian for words > 8
|
|
|
|
* so transform all words > 8 into 8 bits
|
|
|
|
* Unfortnatly that doesn't work for LSB so
|
|
|
|
* reject these for now */
|
|
|
|
/* Note: 32 bits word, LSB works iff
|
|
|
|
* tfcr/rfcr is set to CPMFCR_GBL */
|
|
|
|
if (spi->mode & SPI_LSB_FIRST &&
|
|
|
|
bits_per_word > 8)
|
|
|
|
return -EINVAL;
|
|
|
|
if (bits_per_word > 8)
|
|
|
|
return 8; /* pretend its 8 bits */
|
|
|
|
return bits_per_word;
|
|
|
|
}
|
|
|
|
|
|
|
|
static
|
|
|
|
int mpc8xxx_spi_setup_transfer(struct spi_device *spi, struct spi_transfer *t)
|
|
|
|
{
|
|
|
|
struct mpc8xxx_spi *mpc8xxx_spi;
|
|
|
|
int bits_per_word;
|
|
|
|
u8 pm;
|
|
|
|
u32 hz;
|
|
|
|
struct spi_mpc8xxx_cs *cs = spi->controller_state;
|
|
|
|
|
|
|
|
mpc8xxx_spi = spi_master_get_devdata(spi->master);
|
|
|
|
|
|
|
|
if (t) {
|
|
|
|
bits_per_word = t->bits_per_word;
|
|
|
|
hz = t->speed_hz;
|
|
|
|
} else {
|
|
|
|
bits_per_word = 0;
|
|
|
|
hz = 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* spi_transfer level calls that work per-word */
|
|
|
|
if (!bits_per_word)
|
|
|
|
bits_per_word = spi->bits_per_word;
|
|
|
|
|
|
|
|
/* Make sure its a bit width we support [4..16, 32] */
|
|
|
|
if ((bits_per_word < 4)
|
|
|
|
|| ((bits_per_word > 16) && (bits_per_word != 32)))
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
if (!hz)
|
|
|
|
hz = spi->max_speed_hz;
|
|
|
|
|
|
|
|
if (!(mpc8xxx_spi->flags & SPI_CPM_MODE))
|
|
|
|
bits_per_word = mspi_apply_cpu_mode_quirks(cs, spi,
|
|
|
|
mpc8xxx_spi,
|
|
|
|
bits_per_word);
|
|
|
|
else if (mpc8xxx_spi->flags & SPI_QE)
|
|
|
|
bits_per_word = mspi_apply_qe_mode_quirks(cs, spi,
|
|
|
|
bits_per_word);
|
|
|
|
|
|
|
|
if (bits_per_word < 0)
|
|
|
|
return bits_per_word;
|
|
|
|
|
2006-05-21 05:00:15 +07:00
|
|
|
if (bits_per_word == 32)
|
|
|
|
bits_per_word = 0;
|
|
|
|
else
|
|
|
|
bits_per_word = bits_per_word - 1;
|
|
|
|
|
2007-07-31 14:38:41 +07:00
|
|
|
/* mask out bits we are going to set */
|
2008-05-13 04:02:30 +07:00
|
|
|
cs->hw_mode &= ~(SPMODE_LEN(0xF) | SPMODE_DIV16
|
|
|
|
| SPMODE_PM(0xF));
|
|
|
|
|
|
|
|
cs->hw_mode |= SPMODE_LEN(bits_per_word);
|
|
|
|
|
2009-06-19 06:49:08 +07:00
|
|
|
if ((mpc8xxx_spi->spibrg / hz) > 64) {
|
2008-09-13 16:33:14 +07:00
|
|
|
cs->hw_mode |= SPMODE_DIV16;
|
spi: Correct SPI clock frequency setting in spi_mpc8xxx
Correct SPI clock frequency division factor rounding, preventing clock rates
higher than the maximum specified clock frequency being used.
When specifying spi-max-frequency = <10000000> in the device tree,
the resulting frequency was 11.1 MHz, with spibrg being 133333332.
According to the freescale data sheet [1], the spi clock rate is
spiclk = spibrg / (4 * (pm+1))
The existing code calculated
pm = mpc8xxx_spi->spibrg / (hz * 4); pm--;
resulting in pm = (int) (3.3333) - 1 = 2,
resulting in spiclk = 133333332/(4*(2+1)) = 11111111
With the fix,
pm = (mpc8xxx_spi->spibrg - 1) / (hz * 4) + 1; pm--;
resulting in pm = (int) (4.3333) - 1 = 3,
resulting in spiclk = 133333332/(4*(3+1)) = 8333333
Without the fix, for every desired SPI frequency that
is not exactly derivable from spibrg, pm will be too
small due to rounding down, resulting in a too high SPI clock,
so we need a pm which is one higher.
For values that are exactly derivable, spibrg will
be dividable by (hz*4) without remainder, and
(int) ((spibrg-1)/(hz*4)) will be one lower than
(int) (spibrg)/(hz*4), which is compensated by adding 1.
For these values, the fixed version calculates the same pm
as the unfixed version.
For all values that are not exactly derivable,
spibrg will be not dividable by (hz*4) without
remainder, and (int) ((spibrg-1)/(hz*4)) will be
the same as (int) (spibrg)/(hz*4), and the calculated pm will
be one higher than calculated by the unfixed version.
References:
[1] http://www.freescale.com/files/32bit/doc/ref_manual/MPC8315ERM.pdf,
page 22-10 -> 1398
Signed-off-by: Ernst Schwab <eschwab@online.de>
Signed-off-by: Grant Likely <grant.likely@secretlab.ca>
2010-02-17 11:02:57 +07:00
|
|
|
pm = (mpc8xxx_spi->spibrg - 1) / (hz * 64) + 1;
|
2009-06-19 06:49:01 +07:00
|
|
|
|
|
|
|
WARN_ONCE(pm > 16, "%s: Requested speed is too low: %d Hz. "
|
|
|
|
"Will use %d Hz instead.\n", dev_name(&spi->dev),
|
2009-06-19 06:49:08 +07:00
|
|
|
hz, mpc8xxx_spi->spibrg / 1024);
|
2009-06-19 06:49:01 +07:00
|
|
|
if (pm > 16)
|
2008-09-13 16:33:14 +07:00
|
|
|
pm = 16;
|
2008-07-24 11:29:52 +07:00
|
|
|
} else
|
spi: Correct SPI clock frequency setting in spi_mpc8xxx
Correct SPI clock frequency division factor rounding, preventing clock rates
higher than the maximum specified clock frequency being used.
When specifying spi-max-frequency = <10000000> in the device tree,
the resulting frequency was 11.1 MHz, with spibrg being 133333332.
According to the freescale data sheet [1], the spi clock rate is
spiclk = spibrg / (4 * (pm+1))
The existing code calculated
pm = mpc8xxx_spi->spibrg / (hz * 4); pm--;
resulting in pm = (int) (3.3333) - 1 = 2,
resulting in spiclk = 133333332/(4*(2+1)) = 11111111
With the fix,
pm = (mpc8xxx_spi->spibrg - 1) / (hz * 4) + 1; pm--;
resulting in pm = (int) (4.3333) - 1 = 3,
resulting in spiclk = 133333332/(4*(3+1)) = 8333333
Without the fix, for every desired SPI frequency that
is not exactly derivable from spibrg, pm will be too
small due to rounding down, resulting in a too high SPI clock,
so we need a pm which is one higher.
For values that are exactly derivable, spibrg will
be dividable by (hz*4) without remainder, and
(int) ((spibrg-1)/(hz*4)) will be one lower than
(int) (spibrg)/(hz*4), which is compensated by adding 1.
For these values, the fixed version calculates the same pm
as the unfixed version.
For all values that are not exactly derivable,
spibrg will be not dividable by (hz*4) without
remainder, and (int) ((spibrg-1)/(hz*4)) will be
the same as (int) (spibrg)/(hz*4), and the calculated pm will
be one higher than calculated by the unfixed version.
References:
[1] http://www.freescale.com/files/32bit/doc/ref_manual/MPC8315ERM.pdf,
page 22-10 -> 1398
Signed-off-by: Ernst Schwab <eschwab@online.de>
Signed-off-by: Grant Likely <grant.likely@secretlab.ca>
2010-02-17 11:02:57 +07:00
|
|
|
pm = (mpc8xxx_spi->spibrg - 1) / (hz * 4) + 1;
|
2008-07-24 11:29:52 +07:00
|
|
|
if (pm)
|
|
|
|
pm--;
|
|
|
|
|
|
|
|
cs->hw_mode |= SPMODE_PM(pm);
|
2009-10-12 23:49:24 +07:00
|
|
|
|
|
|
|
mpc8xxx_spi_change_mode(spi);
|
2008-05-13 04:02:30 +07:00
|
|
|
return 0;
|
|
|
|
}
|
2006-05-21 05:00:15 +07:00
|
|
|
|
2009-10-12 23:49:27 +07:00
|
|
|
static void mpc8xxx_spi_cpm_bufs_start(struct mpc8xxx_spi *mspi)
|
2008-05-13 04:02:30 +07:00
|
|
|
{
|
2009-10-12 23:49:27 +07:00
|
|
|
struct cpm_buf_desc __iomem *tx_bd = mspi->tx_bd;
|
|
|
|
struct cpm_buf_desc __iomem *rx_bd = mspi->rx_bd;
|
|
|
|
unsigned int xfer_len = min(mspi->count, SPI_MRBLR);
|
|
|
|
unsigned int xfer_ofs;
|
2006-05-21 05:00:15 +07:00
|
|
|
|
2009-10-12 23:49:27 +07:00
|
|
|
xfer_ofs = mspi->xfer_in_progress->len - mspi->count;
|
|
|
|
|
|
|
|
out_be32(&rx_bd->cbd_bufaddr, mspi->rx_dma + xfer_ofs);
|
|
|
|
out_be16(&rx_bd->cbd_datlen, 0);
|
|
|
|
out_be16(&rx_bd->cbd_sc, BD_SC_EMPTY | BD_SC_INTRPT | BD_SC_WRAP);
|
|
|
|
|
|
|
|
out_be32(&tx_bd->cbd_bufaddr, mspi->tx_dma + xfer_ofs);
|
|
|
|
out_be16(&tx_bd->cbd_datlen, xfer_len);
|
|
|
|
out_be16(&tx_bd->cbd_sc, BD_SC_READY | BD_SC_INTRPT | BD_SC_WRAP |
|
|
|
|
BD_SC_LAST);
|
|
|
|
|
|
|
|
/* start transfer */
|
|
|
|
mpc8xxx_spi_write_reg(&mspi->base->command, SPCOM_STR);
|
|
|
|
}
|
|
|
|
|
|
|
|
static int mpc8xxx_spi_cpm_bufs(struct mpc8xxx_spi *mspi,
|
|
|
|
struct spi_transfer *t, bool is_dma_mapped)
|
|
|
|
{
|
|
|
|
struct device *dev = mspi->dev;
|
|
|
|
|
|
|
|
if (is_dma_mapped) {
|
|
|
|
mspi->map_tx_dma = 0;
|
|
|
|
mspi->map_rx_dma = 0;
|
|
|
|
} else {
|
|
|
|
mspi->map_tx_dma = 1;
|
|
|
|
mspi->map_rx_dma = 1;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (!t->tx_buf) {
|
|
|
|
mspi->tx_dma = mspi->dma_dummy_tx;
|
|
|
|
mspi->map_tx_dma = 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (!t->rx_buf) {
|
|
|
|
mspi->rx_dma = mspi->dma_dummy_rx;
|
|
|
|
mspi->map_rx_dma = 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (mspi->map_tx_dma) {
|
|
|
|
void *nonconst_tx = (void *)mspi->tx; /* shut up gcc */
|
|
|
|
|
|
|
|
mspi->tx_dma = dma_map_single(dev, nonconst_tx, t->len,
|
|
|
|
DMA_TO_DEVICE);
|
|
|
|
if (dma_mapping_error(dev, mspi->tx_dma)) {
|
|
|
|
dev_err(dev, "unable to map tx dma\n");
|
|
|
|
return -ENOMEM;
|
|
|
|
}
|
2010-05-22 15:18:02 +07:00
|
|
|
} else if (t->tx_buf) {
|
2009-10-12 23:49:27 +07:00
|
|
|
mspi->tx_dma = t->tx_dma;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (mspi->map_rx_dma) {
|
|
|
|
mspi->rx_dma = dma_map_single(dev, mspi->rx, t->len,
|
|
|
|
DMA_FROM_DEVICE);
|
|
|
|
if (dma_mapping_error(dev, mspi->rx_dma)) {
|
|
|
|
dev_err(dev, "unable to map rx dma\n");
|
|
|
|
goto err_rx_dma;
|
|
|
|
}
|
2010-05-22 15:18:02 +07:00
|
|
|
} else if (t->rx_buf) {
|
2009-10-12 23:49:27 +07:00
|
|
|
mspi->rx_dma = t->rx_dma;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* enable rx ints */
|
|
|
|
mpc8xxx_spi_write_reg(&mspi->base->mask, SPIE_RXB);
|
|
|
|
|
|
|
|
mspi->xfer_in_progress = t;
|
|
|
|
mspi->count = t->len;
|
|
|
|
|
|
|
|
/* start CPM transfers */
|
|
|
|
mpc8xxx_spi_cpm_bufs_start(mspi);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
err_rx_dma:
|
|
|
|
if (mspi->map_tx_dma)
|
|
|
|
dma_unmap_single(dev, mspi->tx_dma, t->len, DMA_TO_DEVICE);
|
|
|
|
return -ENOMEM;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void mpc8xxx_spi_cpm_bufs_complete(struct mpc8xxx_spi *mspi)
|
|
|
|
{
|
|
|
|
struct device *dev = mspi->dev;
|
|
|
|
struct spi_transfer *t = mspi->xfer_in_progress;
|
|
|
|
|
|
|
|
if (mspi->map_tx_dma)
|
|
|
|
dma_unmap_single(dev, mspi->tx_dma, t->len, DMA_TO_DEVICE);
|
2010-05-17 20:17:10 +07:00
|
|
|
if (mspi->map_rx_dma)
|
2009-10-12 23:49:27 +07:00
|
|
|
dma_unmap_single(dev, mspi->rx_dma, t->len, DMA_FROM_DEVICE);
|
|
|
|
mspi->xfer_in_progress = NULL;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int mpc8xxx_spi_cpu_bufs(struct mpc8xxx_spi *mspi,
|
|
|
|
struct spi_transfer *t, unsigned int len)
|
|
|
|
{
|
|
|
|
u32 word;
|
|
|
|
|
|
|
|
mspi->count = len;
|
|
|
|
|
|
|
|
/* enable rx ints */
|
|
|
|
mpc8xxx_spi_write_reg(&mspi->base->mask, SPIM_NE);
|
|
|
|
|
|
|
|
/* transmit word */
|
|
|
|
word = mspi->get_tx(mspi);
|
|
|
|
mpc8xxx_spi_write_reg(&mspi->base->transmit, word);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int mpc8xxx_spi_bufs(struct spi_device *spi, struct spi_transfer *t,
|
|
|
|
bool is_dma_mapped)
|
|
|
|
{
|
|
|
|
struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(spi->master);
|
|
|
|
unsigned int len = t->len;
|
|
|
|
u8 bits_per_word;
|
|
|
|
int ret;
|
2008-05-13 04:02:30 +07:00
|
|
|
|
|
|
|
bits_per_word = spi->bits_per_word;
|
|
|
|
if (t->bits_per_word)
|
|
|
|
bits_per_word = t->bits_per_word;
|
2009-10-12 23:49:27 +07:00
|
|
|
|
2008-09-13 16:33:15 +07:00
|
|
|
if (bits_per_word > 8) {
|
|
|
|
/* invalid length? */
|
|
|
|
if (len & 1)
|
|
|
|
return -EINVAL;
|
2008-05-13 04:02:30 +07:00
|
|
|
len /= 2;
|
2008-09-13 16:33:15 +07:00
|
|
|
}
|
|
|
|
if (bits_per_word > 16) {
|
|
|
|
/* invalid length? */
|
|
|
|
if (len & 1)
|
|
|
|
return -EINVAL;
|
2008-05-13 04:02:30 +07:00
|
|
|
len /= 2;
|
2008-09-13 16:33:15 +07:00
|
|
|
}
|
|
|
|
|
2009-10-12 23:49:27 +07:00
|
|
|
mpc8xxx_spi->tx = t->tx_buf;
|
|
|
|
mpc8xxx_spi->rx = t->rx_buf;
|
2008-05-13 04:02:30 +07:00
|
|
|
|
2009-10-12 23:49:27 +07:00
|
|
|
INIT_COMPLETION(mpc8xxx_spi->done);
|
2008-05-13 04:02:30 +07:00
|
|
|
|
2009-10-12 23:49:27 +07:00
|
|
|
if (mpc8xxx_spi->flags & SPI_CPM_MODE)
|
|
|
|
ret = mpc8xxx_spi_cpm_bufs(mpc8xxx_spi, t, is_dma_mapped);
|
|
|
|
else
|
|
|
|
ret = mpc8xxx_spi_cpu_bufs(mpc8xxx_spi, t, len);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
2008-05-13 04:02:30 +07:00
|
|
|
|
2009-06-19 06:49:08 +07:00
|
|
|
wait_for_completion(&mpc8xxx_spi->done);
|
2008-05-13 04:02:30 +07:00
|
|
|
|
|
|
|
/* disable rx ints */
|
2009-06-19 06:49:08 +07:00
|
|
|
mpc8xxx_spi_write_reg(&mpc8xxx_spi->base->mask, 0);
|
2008-05-13 04:02:30 +07:00
|
|
|
|
2009-10-12 23:49:27 +07:00
|
|
|
if (mpc8xxx_spi->flags & SPI_CPM_MODE)
|
|
|
|
mpc8xxx_spi_cpm_bufs_complete(mpc8xxx_spi);
|
|
|
|
|
2009-06-19 06:49:08 +07:00
|
|
|
return mpc8xxx_spi->count;
|
2008-05-13 04:02:30 +07:00
|
|
|
}
|
|
|
|
|
2009-06-19 06:49:08 +07:00
|
|
|
static void mpc8xxx_spi_do_one_msg(struct spi_message *m)
|
2008-05-13 04:02:30 +07:00
|
|
|
{
|
2009-06-19 06:49:06 +07:00
|
|
|
struct spi_device *spi = m->spi;
|
|
|
|
struct spi_transfer *t;
|
|
|
|
unsigned int cs_change;
|
|
|
|
const int nsecs = 50;
|
|
|
|
int status;
|
|
|
|
|
|
|
|
cs_change = 1;
|
|
|
|
status = 0;
|
|
|
|
list_for_each_entry(t, &m->transfers, transfer_list) {
|
|
|
|
if (t->bits_per_word || t->speed_hz) {
|
|
|
|
/* Don't allow changes if CS is active */
|
|
|
|
status = -EINVAL;
|
|
|
|
|
|
|
|
if (cs_change)
|
2009-06-19 06:49:08 +07:00
|
|
|
status = mpc8xxx_spi_setup_transfer(spi, t);
|
2009-06-19 06:49:06 +07:00
|
|
|
if (status < 0)
|
2008-05-13 04:02:30 +07:00
|
|
|
break;
|
2009-06-19 06:49:06 +07:00
|
|
|
}
|
2008-05-13 04:02:30 +07:00
|
|
|
|
2009-06-19 06:49:06 +07:00
|
|
|
if (cs_change) {
|
2009-06-19 06:49:08 +07:00
|
|
|
mpc8xxx_spi_chipselect(spi, BITBANG_CS_ACTIVE);
|
2009-06-19 06:49:06 +07:00
|
|
|
ndelay(nsecs);
|
|
|
|
}
|
|
|
|
cs_change = t->cs_change;
|
|
|
|
if (t->len)
|
2009-10-12 23:49:27 +07:00
|
|
|
status = mpc8xxx_spi_bufs(spi, t, m->is_dma_mapped);
|
2009-06-19 06:49:06 +07:00
|
|
|
if (status) {
|
|
|
|
status = -EMSGSIZE;
|
|
|
|
break;
|
2008-05-13 04:02:30 +07:00
|
|
|
}
|
2009-06-19 06:49:06 +07:00
|
|
|
m->actual_length += t->len;
|
2008-05-13 04:02:30 +07:00
|
|
|
|
2009-06-19 06:49:06 +07:00
|
|
|
if (t->delay_usecs)
|
|
|
|
udelay(t->delay_usecs);
|
2008-05-13 04:02:30 +07:00
|
|
|
|
2009-06-19 06:49:06 +07:00
|
|
|
if (cs_change) {
|
2008-05-13 04:02:30 +07:00
|
|
|
ndelay(nsecs);
|
2009-06-19 06:49:08 +07:00
|
|
|
mpc8xxx_spi_chipselect(spi, BITBANG_CS_INACTIVE);
|
2009-06-19 06:49:06 +07:00
|
|
|
ndelay(nsecs);
|
2008-05-13 04:02:30 +07:00
|
|
|
}
|
2009-06-19 06:49:06 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
m->status = status;
|
|
|
|
m->complete(m->context);
|
|
|
|
|
|
|
|
if (status || !cs_change) {
|
|
|
|
ndelay(nsecs);
|
2009-06-19 06:49:08 +07:00
|
|
|
mpc8xxx_spi_chipselect(spi, BITBANG_CS_INACTIVE);
|
2009-06-19 06:49:06 +07:00
|
|
|
}
|
|
|
|
|
2009-06-19 06:49:08 +07:00
|
|
|
mpc8xxx_spi_setup_transfer(spi, NULL);
|
2009-06-19 06:49:06 +07:00
|
|
|
}
|
|
|
|
|
2009-06-19 06:49:08 +07:00
|
|
|
static void mpc8xxx_spi_work(struct work_struct *work)
|
2009-06-19 06:49:06 +07:00
|
|
|
{
|
2009-06-19 06:49:08 +07:00
|
|
|
struct mpc8xxx_spi *mpc8xxx_spi = container_of(work, struct mpc8xxx_spi,
|
2009-06-19 06:49:06 +07:00
|
|
|
work);
|
|
|
|
|
2009-06-19 06:49:08 +07:00
|
|
|
spin_lock_irq(&mpc8xxx_spi->lock);
|
|
|
|
while (!list_empty(&mpc8xxx_spi->queue)) {
|
|
|
|
struct spi_message *m = container_of(mpc8xxx_spi->queue.next,
|
2009-06-19 06:49:06 +07:00
|
|
|
struct spi_message, queue);
|
|
|
|
|
|
|
|
list_del_init(&m->queue);
|
2009-06-19 06:49:08 +07:00
|
|
|
spin_unlock_irq(&mpc8xxx_spi->lock);
|
2008-05-13 04:02:30 +07:00
|
|
|
|
2009-06-19 06:49:08 +07:00
|
|
|
mpc8xxx_spi_do_one_msg(m);
|
2008-05-13 04:02:30 +07:00
|
|
|
|
2009-06-19 06:49:08 +07:00
|
|
|
spin_lock_irq(&mpc8xxx_spi->lock);
|
2008-05-13 04:02:30 +07:00
|
|
|
}
|
2009-06-19 06:49:08 +07:00
|
|
|
spin_unlock_irq(&mpc8xxx_spi->lock);
|
2006-05-21 05:00:15 +07:00
|
|
|
}
|
|
|
|
|
2009-06-19 06:49:08 +07:00
|
|
|
static int mpc8xxx_spi_setup(struct spi_device *spi)
|
2006-05-21 05:00:15 +07:00
|
|
|
{
|
2009-06-19 06:49:08 +07:00
|
|
|
struct mpc8xxx_spi *mpc8xxx_spi;
|
2006-05-21 05:00:15 +07:00
|
|
|
int retval;
|
2008-05-13 04:02:30 +07:00
|
|
|
u32 hw_mode;
|
2009-06-19 06:49:08 +07:00
|
|
|
struct spi_mpc8xxx_cs *cs = spi->controller_state;
|
2006-05-21 05:00:15 +07:00
|
|
|
|
|
|
|
if (!spi->max_speed_hz)
|
|
|
|
return -EINVAL;
|
|
|
|
|
2008-05-13 04:02:30 +07:00
|
|
|
if (!cs) {
|
|
|
|
cs = kzalloc(sizeof *cs, GFP_KERNEL);
|
|
|
|
if (!cs)
|
|
|
|
return -ENOMEM;
|
|
|
|
spi->controller_state = cs;
|
|
|
|
}
|
2009-06-19 06:49:08 +07:00
|
|
|
mpc8xxx_spi = spi_master_get_devdata(spi->master);
|
2006-05-21 05:00:15 +07:00
|
|
|
|
2010-03-16 17:47:56 +07:00
|
|
|
hw_mode = cs->hw_mode; /* Save original settings */
|
2009-06-19 06:49:08 +07:00
|
|
|
cs->hw_mode = mpc8xxx_spi_read_reg(&mpc8xxx_spi->base->mode);
|
2008-05-13 04:02:30 +07:00
|
|
|
/* mask out bits we are going to set */
|
|
|
|
cs->hw_mode &= ~(SPMODE_CP_BEGIN_EDGECLK | SPMODE_CI_INACTIVEHIGH
|
|
|
|
| SPMODE_REV | SPMODE_LOOP);
|
|
|
|
|
|
|
|
if (spi->mode & SPI_CPHA)
|
|
|
|
cs->hw_mode |= SPMODE_CP_BEGIN_EDGECLK;
|
|
|
|
if (spi->mode & SPI_CPOL)
|
|
|
|
cs->hw_mode |= SPMODE_CI_INACTIVEHIGH;
|
|
|
|
if (!(spi->mode & SPI_LSB_FIRST))
|
|
|
|
cs->hw_mode |= SPMODE_REV;
|
|
|
|
if (spi->mode & SPI_LOOP)
|
|
|
|
cs->hw_mode |= SPMODE_LOOP;
|
|
|
|
|
2009-06-19 06:49:08 +07:00
|
|
|
retval = mpc8xxx_spi_setup_transfer(spi, NULL);
|
2008-05-13 04:02:30 +07:00
|
|
|
if (retval < 0) {
|
|
|
|
cs->hw_mode = hw_mode; /* Restore settings */
|
2006-05-21 05:00:15 +07:00
|
|
|
return retval;
|
2008-05-13 04:02:30 +07:00
|
|
|
}
|
2006-05-21 05:00:15 +07:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2009-10-12 23:49:27 +07:00
|
|
|
static void mpc8xxx_spi_cpm_irq(struct mpc8xxx_spi *mspi, u32 events)
|
2006-05-21 05:00:15 +07:00
|
|
|
{
|
2009-10-12 23:49:27 +07:00
|
|
|
u16 len;
|
2006-05-21 05:00:15 +07:00
|
|
|
|
2009-10-12 23:49:27 +07:00
|
|
|
dev_dbg(mspi->dev, "%s: bd datlen %d, count %d\n", __func__,
|
|
|
|
in_be16(&mspi->rx_bd->cbd_datlen), mspi->count);
|
2006-05-21 05:00:15 +07:00
|
|
|
|
2009-10-12 23:49:27 +07:00
|
|
|
len = in_be16(&mspi->rx_bd->cbd_datlen);
|
|
|
|
if (len > mspi->count) {
|
|
|
|
WARN_ON(1);
|
|
|
|
len = mspi->count;
|
|
|
|
}
|
2006-05-21 05:00:15 +07:00
|
|
|
|
2009-10-12 23:49:27 +07:00
|
|
|
/* Clear the events */
|
|
|
|
mpc8xxx_spi_write_reg(&mspi->base->event, events);
|
2006-05-21 05:00:15 +07:00
|
|
|
|
2009-10-12 23:49:27 +07:00
|
|
|
mspi->count -= len;
|
|
|
|
if (mspi->count)
|
|
|
|
mpc8xxx_spi_cpm_bufs_start(mspi);
|
|
|
|
else
|
|
|
|
complete(&mspi->done);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void mpc8xxx_spi_cpu_irq(struct mpc8xxx_spi *mspi, u32 events)
|
|
|
|
{
|
|
|
|
/* We need handle RX first */
|
|
|
|
if (events & SPIE_NE) {
|
|
|
|
u32 rx_data = mpc8xxx_spi_read_reg(&mspi->base->receive);
|
|
|
|
|
|
|
|
if (mspi->rx)
|
|
|
|
mspi->get_rx(rx_data, mspi);
|
2006-05-21 05:00:15 +07:00
|
|
|
}
|
|
|
|
|
2009-10-12 23:49:27 +07:00
|
|
|
if ((events & SPIE_NF) == 0)
|
2006-05-21 05:00:15 +07:00
|
|
|
/* spin until TX is done */
|
2009-10-12 23:49:27 +07:00
|
|
|
while (((events =
|
|
|
|
mpc8xxx_spi_read_reg(&mspi->base->event)) &
|
2006-05-21 05:00:15 +07:00
|
|
|
SPIE_NF) == 0)
|
2009-06-19 06:49:05 +07:00
|
|
|
cpu_relax();
|
2006-05-21 05:00:15 +07:00
|
|
|
|
2009-10-12 23:49:27 +07:00
|
|
|
/* Clear the events */
|
|
|
|
mpc8xxx_spi_write_reg(&mspi->base->event, events);
|
|
|
|
|
|
|
|
mspi->count -= 1;
|
|
|
|
if (mspi->count) {
|
|
|
|
u32 word = mspi->get_tx(mspi);
|
|
|
|
|
|
|
|
mpc8xxx_spi_write_reg(&mspi->base->transmit, word);
|
2006-05-21 05:00:15 +07:00
|
|
|
} else {
|
2009-10-12 23:49:27 +07:00
|
|
|
complete(&mspi->done);
|
2006-05-21 05:00:15 +07:00
|
|
|
}
|
2009-10-12 23:49:27 +07:00
|
|
|
}
|
2006-05-21 05:00:15 +07:00
|
|
|
|
2009-10-12 23:49:27 +07:00
|
|
|
static irqreturn_t mpc8xxx_spi_irq(s32 irq, void *context_data)
|
|
|
|
{
|
|
|
|
struct mpc8xxx_spi *mspi = context_data;
|
|
|
|
irqreturn_t ret = IRQ_NONE;
|
|
|
|
u32 events;
|
|
|
|
|
|
|
|
/* Get interrupt events(tx/rx) */
|
|
|
|
events = mpc8xxx_spi_read_reg(&mspi->base->event);
|
|
|
|
if (events)
|
|
|
|
ret = IRQ_HANDLED;
|
|
|
|
|
|
|
|
dev_dbg(mspi->dev, "%s: events %x\n", __func__, events);
|
|
|
|
|
|
|
|
if (mspi->flags & SPI_CPM_MODE)
|
|
|
|
mpc8xxx_spi_cpm_irq(mspi, events);
|
|
|
|
else
|
|
|
|
mpc8xxx_spi_cpu_irq(mspi, events);
|
2006-05-21 05:00:15 +07:00
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
2009-10-12 23:49:27 +07:00
|
|
|
|
2009-06-19 06:49:08 +07:00
|
|
|
static int mpc8xxx_spi_transfer(struct spi_device *spi,
|
2008-05-13 04:02:30 +07:00
|
|
|
struct spi_message *m)
|
|
|
|
{
|
2009-06-19 06:49:08 +07:00
|
|
|
struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(spi->master);
|
2008-05-13 04:02:30 +07:00
|
|
|
unsigned long flags;
|
|
|
|
|
|
|
|
m->actual_length = 0;
|
|
|
|
m->status = -EINPROGRESS;
|
|
|
|
|
2009-06-19 06:49:08 +07:00
|
|
|
spin_lock_irqsave(&mpc8xxx_spi->lock, flags);
|
|
|
|
list_add_tail(&m->queue, &mpc8xxx_spi->queue);
|
|
|
|
queue_work(mpc8xxx_spi->workqueue, &mpc8xxx_spi->work);
|
|
|
|
spin_unlock_irqrestore(&mpc8xxx_spi->lock, flags);
|
2008-05-13 04:02:30 +07:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
|
2009-06-19 06:49:08 +07:00
|
|
|
static void mpc8xxx_spi_cleanup(struct spi_device *spi)
|
2008-05-13 04:02:30 +07:00
|
|
|
{
|
|
|
|
kfree(spi->controller_state);
|
|
|
|
}
|
2006-05-21 05:00:15 +07:00
|
|
|
|
2009-10-12 23:49:27 +07:00
|
|
|
static void *mpc8xxx_spi_alloc_dummy_rx(void)
|
|
|
|
{
|
|
|
|
mutex_lock(&mpc8xxx_dummy_rx_lock);
|
|
|
|
|
|
|
|
if (!mpc8xxx_dummy_rx)
|
|
|
|
mpc8xxx_dummy_rx = kmalloc(SPI_MRBLR, GFP_KERNEL);
|
|
|
|
if (mpc8xxx_dummy_rx)
|
|
|
|
mpc8xxx_dummy_rx_refcnt++;
|
|
|
|
|
|
|
|
mutex_unlock(&mpc8xxx_dummy_rx_lock);
|
|
|
|
|
|
|
|
return mpc8xxx_dummy_rx;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void mpc8xxx_spi_free_dummy_rx(void)
|
|
|
|
{
|
|
|
|
mutex_lock(&mpc8xxx_dummy_rx_lock);
|
|
|
|
|
|
|
|
switch (mpc8xxx_dummy_rx_refcnt) {
|
|
|
|
case 0:
|
|
|
|
WARN_ON(1);
|
|
|
|
break;
|
|
|
|
case 1:
|
|
|
|
kfree(mpc8xxx_dummy_rx);
|
|
|
|
mpc8xxx_dummy_rx = NULL;
|
|
|
|
/* fall through */
|
|
|
|
default:
|
|
|
|
mpc8xxx_dummy_rx_refcnt--;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
mutex_unlock(&mpc8xxx_dummy_rx_lock);
|
|
|
|
}
|
|
|
|
|
|
|
|
static unsigned long mpc8xxx_spi_cpm_get_pram(struct mpc8xxx_spi *mspi)
|
|
|
|
{
|
|
|
|
struct device *dev = mspi->dev;
|
2010-04-14 06:12:29 +07:00
|
|
|
struct device_node *np = dev->of_node;
|
2009-10-12 23:49:27 +07:00
|
|
|
const u32 *iprop;
|
|
|
|
int size;
|
|
|
|
unsigned long spi_base_ofs;
|
|
|
|
unsigned long pram_ofs = -ENOMEM;
|
|
|
|
|
|
|
|
/* Can't use of_address_to_resource(), QE muram isn't at 0. */
|
|
|
|
iprop = of_get_property(np, "reg", &size);
|
|
|
|
|
|
|
|
/* QE with a fixed pram location? */
|
|
|
|
if (mspi->flags & SPI_QE && iprop && size == sizeof(*iprop) * 4)
|
|
|
|
return cpm_muram_alloc_fixed(iprop[2], SPI_PRAM_SIZE);
|
|
|
|
|
|
|
|
/* QE but with a dynamic pram location? */
|
|
|
|
if (mspi->flags & SPI_QE) {
|
|
|
|
pram_ofs = cpm_muram_alloc(SPI_PRAM_SIZE, 64);
|
|
|
|
qe_issue_cmd(QE_ASSIGN_PAGE_TO_DEVICE, mspi->subblock,
|
|
|
|
QE_CR_PROTOCOL_UNSPECIFIED, pram_ofs);
|
|
|
|
return pram_ofs;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* CPM1 and CPM2 pram must be at a fixed addr. */
|
|
|
|
if (!iprop || size != sizeof(*iprop) * 4)
|
|
|
|
return -ENOMEM;
|
|
|
|
|
|
|
|
spi_base_ofs = cpm_muram_alloc_fixed(iprop[2], 2);
|
|
|
|
if (IS_ERR_VALUE(spi_base_ofs))
|
|
|
|
return -ENOMEM;
|
|
|
|
|
|
|
|
if (mspi->flags & SPI_CPM2) {
|
|
|
|
pram_ofs = cpm_muram_alloc(SPI_PRAM_SIZE, 64);
|
|
|
|
if (!IS_ERR_VALUE(pram_ofs)) {
|
|
|
|
u16 __iomem *spi_base = cpm_muram_addr(spi_base_ofs);
|
|
|
|
|
|
|
|
out_be16(spi_base, pram_ofs);
|
|
|
|
}
|
|
|
|
} else {
|
|
|
|
struct spi_pram __iomem *pram = cpm_muram_addr(spi_base_ofs);
|
|
|
|
u16 rpbase = in_be16(&pram->rpbase);
|
|
|
|
|
|
|
|
/* Microcode relocation patch applied? */
|
|
|
|
if (rpbase)
|
|
|
|
pram_ofs = rpbase;
|
|
|
|
else
|
|
|
|
return spi_base_ofs;
|
|
|
|
}
|
|
|
|
|
|
|
|
cpm_muram_free(spi_base_ofs);
|
|
|
|
return pram_ofs;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int mpc8xxx_spi_cpm_init(struct mpc8xxx_spi *mspi)
|
|
|
|
{
|
|
|
|
struct device *dev = mspi->dev;
|
2010-04-14 06:12:29 +07:00
|
|
|
struct device_node *np = dev->of_node;
|
2009-10-12 23:49:27 +07:00
|
|
|
const u32 *iprop;
|
|
|
|
int size;
|
|
|
|
unsigned long pram_ofs;
|
|
|
|
unsigned long bds_ofs;
|
|
|
|
|
|
|
|
if (!(mspi->flags & SPI_CPM_MODE))
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
if (!mpc8xxx_spi_alloc_dummy_rx())
|
|
|
|
return -ENOMEM;
|
|
|
|
|
|
|
|
if (mspi->flags & SPI_QE) {
|
|
|
|
iprop = of_get_property(np, "cell-index", &size);
|
|
|
|
if (iprop && size == sizeof(*iprop))
|
|
|
|
mspi->subblock = *iprop;
|
|
|
|
|
|
|
|
switch (mspi->subblock) {
|
|
|
|
default:
|
|
|
|
dev_warn(dev, "cell-index unspecified, assuming SPI1");
|
|
|
|
/* fall through */
|
|
|
|
case 0:
|
|
|
|
mspi->subblock = QE_CR_SUBBLOCK_SPI1;
|
|
|
|
break;
|
|
|
|
case 1:
|
|
|
|
mspi->subblock = QE_CR_SUBBLOCK_SPI2;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
pram_ofs = mpc8xxx_spi_cpm_get_pram(mspi);
|
|
|
|
if (IS_ERR_VALUE(pram_ofs)) {
|
|
|
|
dev_err(dev, "can't allocate spi parameter ram\n");
|
|
|
|
goto err_pram;
|
|
|
|
}
|
|
|
|
|
|
|
|
bds_ofs = cpm_muram_alloc(sizeof(*mspi->tx_bd) +
|
|
|
|
sizeof(*mspi->rx_bd), 8);
|
|
|
|
if (IS_ERR_VALUE(bds_ofs)) {
|
|
|
|
dev_err(dev, "can't allocate bds\n");
|
|
|
|
goto err_bds;
|
|
|
|
}
|
|
|
|
|
|
|
|
mspi->dma_dummy_tx = dma_map_single(dev, empty_zero_page, PAGE_SIZE,
|
|
|
|
DMA_TO_DEVICE);
|
|
|
|
if (dma_mapping_error(dev, mspi->dma_dummy_tx)) {
|
|
|
|
dev_err(dev, "unable to map dummy tx buffer\n");
|
|
|
|
goto err_dummy_tx;
|
|
|
|
}
|
|
|
|
|
|
|
|
mspi->dma_dummy_rx = dma_map_single(dev, mpc8xxx_dummy_rx, SPI_MRBLR,
|
|
|
|
DMA_FROM_DEVICE);
|
|
|
|
if (dma_mapping_error(dev, mspi->dma_dummy_rx)) {
|
|
|
|
dev_err(dev, "unable to map dummy rx buffer\n");
|
|
|
|
goto err_dummy_rx;
|
|
|
|
}
|
|
|
|
|
|
|
|
mspi->pram = cpm_muram_addr(pram_ofs);
|
|
|
|
|
|
|
|
mspi->tx_bd = cpm_muram_addr(bds_ofs);
|
|
|
|
mspi->rx_bd = cpm_muram_addr(bds_ofs + sizeof(*mspi->tx_bd));
|
|
|
|
|
|
|
|
/* Initialize parameter ram. */
|
|
|
|
out_be16(&mspi->pram->tbase, cpm_muram_offset(mspi->tx_bd));
|
|
|
|
out_be16(&mspi->pram->rbase, cpm_muram_offset(mspi->rx_bd));
|
|
|
|
out_8(&mspi->pram->tfcr, CPMFCR_EB | CPMFCR_GBL);
|
|
|
|
out_8(&mspi->pram->rfcr, CPMFCR_EB | CPMFCR_GBL);
|
|
|
|
out_be16(&mspi->pram->mrblr, SPI_MRBLR);
|
|
|
|
out_be32(&mspi->pram->rstate, 0);
|
|
|
|
out_be32(&mspi->pram->rdp, 0);
|
|
|
|
out_be16(&mspi->pram->rbptr, 0);
|
|
|
|
out_be16(&mspi->pram->rbc, 0);
|
|
|
|
out_be32(&mspi->pram->rxtmp, 0);
|
|
|
|
out_be32(&mspi->pram->tstate, 0);
|
|
|
|
out_be32(&mspi->pram->tdp, 0);
|
|
|
|
out_be16(&mspi->pram->tbptr, 0);
|
|
|
|
out_be16(&mspi->pram->tbc, 0);
|
|
|
|
out_be32(&mspi->pram->txtmp, 0);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
err_dummy_rx:
|
|
|
|
dma_unmap_single(dev, mspi->dma_dummy_tx, PAGE_SIZE, DMA_TO_DEVICE);
|
|
|
|
err_dummy_tx:
|
|
|
|
cpm_muram_free(bds_ofs);
|
|
|
|
err_bds:
|
|
|
|
cpm_muram_free(pram_ofs);
|
|
|
|
err_pram:
|
|
|
|
mpc8xxx_spi_free_dummy_rx();
|
|
|
|
return -ENOMEM;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void mpc8xxx_spi_cpm_free(struct mpc8xxx_spi *mspi)
|
|
|
|
{
|
|
|
|
struct device *dev = mspi->dev;
|
|
|
|
|
|
|
|
dma_unmap_single(dev, mspi->dma_dummy_rx, SPI_MRBLR, DMA_FROM_DEVICE);
|
|
|
|
dma_unmap_single(dev, mspi->dma_dummy_tx, PAGE_SIZE, DMA_TO_DEVICE);
|
|
|
|
cpm_muram_free(cpm_muram_offset(mspi->tx_bd));
|
|
|
|
cpm_muram_free(cpm_muram_offset(mspi->pram));
|
|
|
|
mpc8xxx_spi_free_dummy_rx();
|
|
|
|
}
|
|
|
|
|
2009-10-12 23:49:25 +07:00
|
|
|
static const char *mpc8xxx_spi_strmode(unsigned int flags)
|
|
|
|
{
|
2009-10-12 23:49:27 +07:00
|
|
|
if (flags & SPI_QE_CPU_MODE) {
|
2009-10-12 23:49:25 +07:00
|
|
|
return "QE CPU";
|
2009-10-12 23:49:27 +07:00
|
|
|
} else if (flags & SPI_CPM_MODE) {
|
|
|
|
if (flags & SPI_QE)
|
|
|
|
return "QE";
|
|
|
|
else if (flags & SPI_CPM2)
|
|
|
|
return "CPM2";
|
|
|
|
else
|
|
|
|
return "CPM1";
|
|
|
|
}
|
2009-10-12 23:49:25 +07:00
|
|
|
return "CPU";
|
|
|
|
}
|
|
|
|
|
2009-04-01 05:24:37 +07:00
|
|
|
static struct spi_master * __devinit
|
2009-06-19 06:49:08 +07:00
|
|
|
mpc8xxx_spi_probe(struct device *dev, struct resource *mem, unsigned int irq)
|
2006-05-21 05:00:15 +07:00
|
|
|
{
|
2009-04-01 05:24:37 +07:00
|
|
|
struct fsl_spi_platform_data *pdata = dev->platform_data;
|
2006-05-21 05:00:15 +07:00
|
|
|
struct spi_master *master;
|
2009-06-19 06:49:08 +07:00
|
|
|
struct mpc8xxx_spi *mpc8xxx_spi;
|
2006-05-21 05:00:15 +07:00
|
|
|
u32 regval;
|
|
|
|
int ret = 0;
|
|
|
|
|
2009-06-19 06:49:08 +07:00
|
|
|
master = spi_alloc_master(dev, sizeof(struct mpc8xxx_spi));
|
2006-05-21 05:00:15 +07:00
|
|
|
if (master == NULL) {
|
|
|
|
ret = -ENOMEM;
|
|
|
|
goto err;
|
|
|
|
}
|
|
|
|
|
2009-04-01 05:24:37 +07:00
|
|
|
dev_set_drvdata(dev, master);
|
2006-05-21 05:00:15 +07:00
|
|
|
|
2009-06-18 06:26:04 +07:00
|
|
|
/* the spi->mode bits understood by this driver: */
|
|
|
|
master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH
|
|
|
|
| SPI_LSB_FIRST | SPI_LOOP;
|
|
|
|
|
2009-06-19 06:49:08 +07:00
|
|
|
master->setup = mpc8xxx_spi_setup;
|
|
|
|
master->transfer = mpc8xxx_spi_transfer;
|
|
|
|
master->cleanup = mpc8xxx_spi_cleanup;
|
2010-07-28 03:35:58 +07:00
|
|
|
master->dev.of_node = dev->of_node;
|
2009-06-19 06:49:08 +07:00
|
|
|
|
|
|
|
mpc8xxx_spi = spi_master_get_devdata(master);
|
2009-10-12 23:49:27 +07:00
|
|
|
mpc8xxx_spi->dev = dev;
|
2009-06-19 06:49:08 +07:00
|
|
|
mpc8xxx_spi->get_rx = mpc8xxx_spi_rx_buf_u8;
|
|
|
|
mpc8xxx_spi->get_tx = mpc8xxx_spi_tx_buf_u8;
|
2009-10-12 23:49:25 +07:00
|
|
|
mpc8xxx_spi->flags = pdata->flags;
|
2009-06-19 06:49:08 +07:00
|
|
|
mpc8xxx_spi->spibrg = pdata->sysclk;
|
|
|
|
|
2009-10-12 23:49:27 +07:00
|
|
|
ret = mpc8xxx_spi_cpm_init(mpc8xxx_spi);
|
|
|
|
if (ret)
|
|
|
|
goto err_cpm_init;
|
|
|
|
|
2009-06-19 06:49:08 +07:00
|
|
|
mpc8xxx_spi->rx_shift = 0;
|
|
|
|
mpc8xxx_spi->tx_shift = 0;
|
2009-10-12 23:49:25 +07:00
|
|
|
if (mpc8xxx_spi->flags & SPI_QE_CPU_MODE) {
|
2009-06-19 06:49:08 +07:00
|
|
|
mpc8xxx_spi->rx_shift = 16;
|
|
|
|
mpc8xxx_spi->tx_shift = 24;
|
2007-07-17 18:04:12 +07:00
|
|
|
}
|
|
|
|
|
2009-06-19 06:49:08 +07:00
|
|
|
init_completion(&mpc8xxx_spi->done);
|
2006-05-21 05:00:15 +07:00
|
|
|
|
2009-12-15 05:37:15 +07:00
|
|
|
mpc8xxx_spi->base = ioremap(mem->start, resource_size(mem));
|
2009-06-19 06:49:08 +07:00
|
|
|
if (mpc8xxx_spi->base == NULL) {
|
2006-05-21 05:00:15 +07:00
|
|
|
ret = -ENOMEM;
|
2009-10-12 23:49:27 +07:00
|
|
|
goto err_ioremap;
|
2006-05-21 05:00:15 +07:00
|
|
|
}
|
|
|
|
|
2009-06-19 06:49:08 +07:00
|
|
|
mpc8xxx_spi->irq = irq;
|
2006-05-21 05:00:15 +07:00
|
|
|
|
|
|
|
/* Register for SPI Interrupt */
|
2009-06-19 06:49:08 +07:00
|
|
|
ret = request_irq(mpc8xxx_spi->irq, mpc8xxx_spi_irq,
|
|
|
|
0, "mpc8xxx_spi", mpc8xxx_spi);
|
2006-05-21 05:00:15 +07:00
|
|
|
|
|
|
|
if (ret != 0)
|
|
|
|
goto unmap_io;
|
|
|
|
|
|
|
|
master->bus_num = pdata->bus_num;
|
|
|
|
master->num_chipselect = pdata->max_chipselect;
|
|
|
|
|
|
|
|
/* SPI controller initializations */
|
2009-06-19 06:49:08 +07:00
|
|
|
mpc8xxx_spi_write_reg(&mpc8xxx_spi->base->mode, 0);
|
|
|
|
mpc8xxx_spi_write_reg(&mpc8xxx_spi->base->mask, 0);
|
|
|
|
mpc8xxx_spi_write_reg(&mpc8xxx_spi->base->command, 0);
|
|
|
|
mpc8xxx_spi_write_reg(&mpc8xxx_spi->base->event, 0xffffffff);
|
2006-05-21 05:00:15 +07:00
|
|
|
|
|
|
|
/* Enable SPI interface */
|
|
|
|
regval = pdata->initial_spmode | SPMODE_INIT_VAL | SPMODE_ENABLE;
|
2009-10-12 23:49:25 +07:00
|
|
|
if (mpc8xxx_spi->flags & SPI_QE_CPU_MODE)
|
2007-07-17 18:04:12 +07:00
|
|
|
regval |= SPMODE_OP;
|
|
|
|
|
2009-06-19 06:49:08 +07:00
|
|
|
mpc8xxx_spi_write_reg(&mpc8xxx_spi->base->mode, regval);
|
|
|
|
spin_lock_init(&mpc8xxx_spi->lock);
|
|
|
|
init_completion(&mpc8xxx_spi->done);
|
|
|
|
INIT_WORK(&mpc8xxx_spi->work, mpc8xxx_spi_work);
|
|
|
|
INIT_LIST_HEAD(&mpc8xxx_spi->queue);
|
2006-05-21 05:00:15 +07:00
|
|
|
|
2009-06-19 06:49:08 +07:00
|
|
|
mpc8xxx_spi->workqueue = create_singlethread_workqueue(
|
2009-03-25 06:38:21 +07:00
|
|
|
dev_name(master->dev.parent));
|
2009-06-19 06:49:08 +07:00
|
|
|
if (mpc8xxx_spi->workqueue == NULL) {
|
2008-05-13 04:02:30 +07:00
|
|
|
ret = -EBUSY;
|
2006-05-21 05:00:15 +07:00
|
|
|
goto free_irq;
|
2008-05-13 04:02:30 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
ret = spi_register_master(master);
|
|
|
|
if (ret < 0)
|
|
|
|
goto unreg_master;
|
2006-05-21 05:00:15 +07:00
|
|
|
|
2009-10-12 23:49:25 +07:00
|
|
|
dev_info(dev, "at 0x%p (irq = %d), %s mode\n", mpc8xxx_spi->base,
|
|
|
|
mpc8xxx_spi->irq, mpc8xxx_spi_strmode(mpc8xxx_spi->flags));
|
2006-05-21 05:00:15 +07:00
|
|
|
|
2009-04-01 05:24:37 +07:00
|
|
|
return master;
|
2006-05-21 05:00:15 +07:00
|
|
|
|
2008-05-13 04:02:30 +07:00
|
|
|
unreg_master:
|
2009-06-19 06:49:08 +07:00
|
|
|
destroy_workqueue(mpc8xxx_spi->workqueue);
|
2006-05-21 05:00:15 +07:00
|
|
|
free_irq:
|
2009-06-19 06:49:08 +07:00
|
|
|
free_irq(mpc8xxx_spi->irq, mpc8xxx_spi);
|
2006-05-21 05:00:15 +07:00
|
|
|
unmap_io:
|
2009-06-19 06:49:08 +07:00
|
|
|
iounmap(mpc8xxx_spi->base);
|
2009-10-12 23:49:27 +07:00
|
|
|
err_ioremap:
|
|
|
|
mpc8xxx_spi_cpm_free(mpc8xxx_spi);
|
|
|
|
err_cpm_init:
|
2006-05-21 05:00:15 +07:00
|
|
|
spi_master_put(master);
|
|
|
|
err:
|
2009-04-01 05:24:37 +07:00
|
|
|
return ERR_PTR(ret);
|
2006-05-21 05:00:15 +07:00
|
|
|
}
|
|
|
|
|
2009-06-19 06:49:08 +07:00
|
|
|
static int __devexit mpc8xxx_spi_remove(struct device *dev)
|
2006-05-21 05:00:15 +07:00
|
|
|
{
|
2009-06-19 06:49:08 +07:00
|
|
|
struct mpc8xxx_spi *mpc8xxx_spi;
|
2006-05-21 05:00:15 +07:00
|
|
|
struct spi_master *master;
|
|
|
|
|
2009-04-01 05:24:37 +07:00
|
|
|
master = dev_get_drvdata(dev);
|
2009-06-19 06:49:08 +07:00
|
|
|
mpc8xxx_spi = spi_master_get_devdata(master);
|
2006-05-21 05:00:15 +07:00
|
|
|
|
2009-06-19 06:49:08 +07:00
|
|
|
flush_workqueue(mpc8xxx_spi->workqueue);
|
|
|
|
destroy_workqueue(mpc8xxx_spi->workqueue);
|
2008-05-13 04:02:30 +07:00
|
|
|
spi_unregister_master(master);
|
|
|
|
|
2009-06-19 06:49:08 +07:00
|
|
|
free_irq(mpc8xxx_spi->irq, mpc8xxx_spi);
|
|
|
|
iounmap(mpc8xxx_spi->base);
|
2009-10-12 23:49:27 +07:00
|
|
|
mpc8xxx_spi_cpm_free(mpc8xxx_spi);
|
2006-05-21 05:00:15 +07:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2009-06-19 06:49:08 +07:00
|
|
|
struct mpc8xxx_spi_probe_info {
|
2009-04-01 05:24:37 +07:00
|
|
|
struct fsl_spi_platform_data pdata;
|
|
|
|
int *gpios;
|
|
|
|
bool *alow_flags;
|
|
|
|
};
|
|
|
|
|
2009-06-19 06:49:08 +07:00
|
|
|
static struct mpc8xxx_spi_probe_info *
|
2009-04-01 05:24:37 +07:00
|
|
|
to_of_pinfo(struct fsl_spi_platform_data *pdata)
|
|
|
|
{
|
2009-06-19 06:49:08 +07:00
|
|
|
return container_of(pdata, struct mpc8xxx_spi_probe_info, pdata);
|
2009-04-01 05:24:37 +07:00
|
|
|
}
|
|
|
|
|
2009-06-19 06:49:08 +07:00
|
|
|
static void mpc8xxx_spi_cs_control(struct spi_device *spi, bool on)
|
2009-04-01 05:24:37 +07:00
|
|
|
{
|
|
|
|
struct device *dev = spi->dev.parent;
|
2009-06-19 06:49:08 +07:00
|
|
|
struct mpc8xxx_spi_probe_info *pinfo = to_of_pinfo(dev->platform_data);
|
2009-04-01 05:24:37 +07:00
|
|
|
u16 cs = spi->chip_select;
|
|
|
|
int gpio = pinfo->gpios[cs];
|
|
|
|
bool alow = pinfo->alow_flags[cs];
|
|
|
|
|
|
|
|
gpio_set_value(gpio, on ^ alow);
|
|
|
|
}
|
|
|
|
|
2009-06-19 06:49:08 +07:00
|
|
|
static int of_mpc8xxx_spi_get_chipselects(struct device *dev)
|
2009-04-01 05:24:37 +07:00
|
|
|
{
|
2010-04-14 06:12:29 +07:00
|
|
|
struct device_node *np = dev->of_node;
|
2009-04-01 05:24:37 +07:00
|
|
|
struct fsl_spi_platform_data *pdata = dev->platform_data;
|
2009-06-19 06:49:08 +07:00
|
|
|
struct mpc8xxx_spi_probe_info *pinfo = to_of_pinfo(pdata);
|
2009-04-01 05:24:37 +07:00
|
|
|
unsigned int ngpios;
|
|
|
|
int i = 0;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
ngpios = of_gpio_count(np);
|
|
|
|
if (!ngpios) {
|
|
|
|
/*
|
|
|
|
* SPI w/o chip-select line. One SPI device is still permitted
|
|
|
|
* though.
|
|
|
|
*/
|
|
|
|
pdata->max_chipselect = 1;
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2009-06-17 05:31:15 +07:00
|
|
|
pinfo->gpios = kmalloc(ngpios * sizeof(*pinfo->gpios), GFP_KERNEL);
|
2009-04-01 05:24:37 +07:00
|
|
|
if (!pinfo->gpios)
|
|
|
|
return -ENOMEM;
|
2009-06-17 05:31:15 +07:00
|
|
|
memset(pinfo->gpios, -1, ngpios * sizeof(*pinfo->gpios));
|
2009-04-01 05:24:37 +07:00
|
|
|
|
2009-06-17 05:31:15 +07:00
|
|
|
pinfo->alow_flags = kzalloc(ngpios * sizeof(*pinfo->alow_flags),
|
2009-04-01 05:24:37 +07:00
|
|
|
GFP_KERNEL);
|
|
|
|
if (!pinfo->alow_flags) {
|
|
|
|
ret = -ENOMEM;
|
|
|
|
goto err_alloc_flags;
|
|
|
|
}
|
|
|
|
|
|
|
|
for (; i < ngpios; i++) {
|
|
|
|
int gpio;
|
|
|
|
enum of_gpio_flags flags;
|
|
|
|
|
|
|
|
gpio = of_get_gpio_flags(np, i, &flags);
|
|
|
|
if (!gpio_is_valid(gpio)) {
|
|
|
|
dev_err(dev, "invalid gpio #%d: %d\n", i, gpio);
|
2009-10-12 23:49:22 +07:00
|
|
|
ret = gpio;
|
2009-04-01 05:24:37 +07:00
|
|
|
goto err_loop;
|
|
|
|
}
|
|
|
|
|
|
|
|
ret = gpio_request(gpio, dev_name(dev));
|
|
|
|
if (ret) {
|
|
|
|
dev_err(dev, "can't request gpio #%d: %d\n", i, ret);
|
|
|
|
goto err_loop;
|
|
|
|
}
|
|
|
|
|
|
|
|
pinfo->gpios[i] = gpio;
|
|
|
|
pinfo->alow_flags[i] = flags & OF_GPIO_ACTIVE_LOW;
|
|
|
|
|
|
|
|
ret = gpio_direction_output(pinfo->gpios[i],
|
|
|
|
pinfo->alow_flags[i]);
|
|
|
|
if (ret) {
|
|
|
|
dev_err(dev, "can't set output direction for gpio "
|
|
|
|
"#%d: %d\n", i, ret);
|
|
|
|
goto err_loop;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
pdata->max_chipselect = ngpios;
|
2009-06-19 06:49:08 +07:00
|
|
|
pdata->cs_control = mpc8xxx_spi_cs_control;
|
2009-04-01 05:24:37 +07:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
err_loop:
|
|
|
|
while (i >= 0) {
|
|
|
|
if (gpio_is_valid(pinfo->gpios[i]))
|
|
|
|
gpio_free(pinfo->gpios[i]);
|
|
|
|
i--;
|
|
|
|
}
|
|
|
|
|
|
|
|
kfree(pinfo->alow_flags);
|
|
|
|
pinfo->alow_flags = NULL;
|
|
|
|
err_alloc_flags:
|
|
|
|
kfree(pinfo->gpios);
|
|
|
|
pinfo->gpios = NULL;
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2009-06-19 06:49:08 +07:00
|
|
|
static int of_mpc8xxx_spi_free_chipselects(struct device *dev)
|
2009-04-01 05:24:37 +07:00
|
|
|
{
|
|
|
|
struct fsl_spi_platform_data *pdata = dev->platform_data;
|
2009-06-19 06:49:08 +07:00
|
|
|
struct mpc8xxx_spi_probe_info *pinfo = to_of_pinfo(pdata);
|
2009-04-01 05:24:37 +07:00
|
|
|
int i;
|
|
|
|
|
|
|
|
if (!pinfo->gpios)
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
for (i = 0; i < pdata->max_chipselect; i++) {
|
|
|
|
if (gpio_is_valid(pinfo->gpios[i]))
|
|
|
|
gpio_free(pinfo->gpios[i]);
|
|
|
|
}
|
|
|
|
|
|
|
|
kfree(pinfo->gpios);
|
|
|
|
kfree(pinfo->alow_flags);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2010-08-06 22:25:50 +07:00
|
|
|
static int __devinit of_mpc8xxx_spi_probe(struct platform_device *ofdev,
|
2009-04-01 05:24:37 +07:00
|
|
|
const struct of_device_id *ofid)
|
|
|
|
{
|
|
|
|
struct device *dev = &ofdev->dev;
|
2010-04-14 06:12:29 +07:00
|
|
|
struct device_node *np = ofdev->dev.of_node;
|
2009-06-19 06:49:08 +07:00
|
|
|
struct mpc8xxx_spi_probe_info *pinfo;
|
2009-04-01 05:24:37 +07:00
|
|
|
struct fsl_spi_platform_data *pdata;
|
|
|
|
struct spi_master *master;
|
|
|
|
struct resource mem;
|
|
|
|
struct resource irq;
|
|
|
|
const void *prop;
|
|
|
|
int ret = -ENOMEM;
|
|
|
|
|
|
|
|
pinfo = kzalloc(sizeof(*pinfo), GFP_KERNEL);
|
|
|
|
if (!pinfo)
|
|
|
|
return -ENOMEM;
|
|
|
|
|
|
|
|
pdata = &pinfo->pdata;
|
|
|
|
dev->platform_data = pdata;
|
|
|
|
|
|
|
|
/* Allocate bus num dynamically. */
|
|
|
|
pdata->bus_num = -1;
|
|
|
|
|
|
|
|
/* SPI controller is either clocked from QE or SoC clock. */
|
|
|
|
pdata->sysclk = get_brgfreq();
|
|
|
|
if (pdata->sysclk == -1) {
|
|
|
|
pdata->sysclk = fsl_get_sys_freq();
|
|
|
|
if (pdata->sysclk == -1) {
|
|
|
|
ret = -ENODEV;
|
|
|
|
goto err_clk;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
prop = of_get_property(np, "mode", NULL);
|
|
|
|
if (prop && !strcmp(prop, "cpu-qe"))
|
2009-10-12 23:49:25 +07:00
|
|
|
pdata->flags = SPI_QE_CPU_MODE;
|
2009-10-12 23:49:27 +07:00
|
|
|
else if (prop && !strcmp(prop, "qe"))
|
|
|
|
pdata->flags = SPI_CPM_MODE | SPI_QE;
|
|
|
|
else if (of_device_is_compatible(np, "fsl,cpm2-spi"))
|
|
|
|
pdata->flags = SPI_CPM_MODE | SPI_CPM2;
|
|
|
|
else if (of_device_is_compatible(np, "fsl,cpm1-spi"))
|
|
|
|
pdata->flags = SPI_CPM_MODE | SPI_CPM1;
|
2009-04-01 05:24:37 +07:00
|
|
|
|
2009-06-19 06:49:08 +07:00
|
|
|
ret = of_mpc8xxx_spi_get_chipselects(dev);
|
2009-04-01 05:24:37 +07:00
|
|
|
if (ret)
|
|
|
|
goto err;
|
|
|
|
|
|
|
|
ret = of_address_to_resource(np, 0, &mem);
|
|
|
|
if (ret)
|
|
|
|
goto err;
|
|
|
|
|
|
|
|
ret = of_irq_to_resource(np, 0, &irq);
|
|
|
|
if (!ret) {
|
|
|
|
ret = -EINVAL;
|
|
|
|
goto err;
|
|
|
|
}
|
|
|
|
|
2009-06-19 06:49:08 +07:00
|
|
|
master = mpc8xxx_spi_probe(dev, &mem, irq.start);
|
2009-04-01 05:24:37 +07:00
|
|
|
if (IS_ERR(master)) {
|
|
|
|
ret = PTR_ERR(master);
|
|
|
|
goto err;
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
err:
|
2009-06-19 06:49:08 +07:00
|
|
|
of_mpc8xxx_spi_free_chipselects(dev);
|
2009-04-01 05:24:37 +07:00
|
|
|
err_clk:
|
|
|
|
kfree(pinfo);
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2010-08-06 22:25:50 +07:00
|
|
|
static int __devexit of_mpc8xxx_spi_remove(struct platform_device *ofdev)
|
2009-04-01 05:24:37 +07:00
|
|
|
{
|
|
|
|
int ret;
|
|
|
|
|
2009-06-19 06:49:08 +07:00
|
|
|
ret = mpc8xxx_spi_remove(&ofdev->dev);
|
2009-04-01 05:24:37 +07:00
|
|
|
if (ret)
|
|
|
|
return ret;
|
2009-06-19 06:49:08 +07:00
|
|
|
of_mpc8xxx_spi_free_chipselects(&ofdev->dev);
|
2009-04-01 05:24:37 +07:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2009-06-19 06:49:08 +07:00
|
|
|
static const struct of_device_id of_mpc8xxx_spi_match[] = {
|
2009-04-01 05:24:37 +07:00
|
|
|
{ .compatible = "fsl,spi" },
|
|
|
|
{},
|
|
|
|
};
|
2009-06-19 06:49:08 +07:00
|
|
|
MODULE_DEVICE_TABLE(of, of_mpc8xxx_spi_match);
|
2009-04-01 05:24:37 +07:00
|
|
|
|
2009-06-19 06:49:08 +07:00
|
|
|
static struct of_platform_driver of_mpc8xxx_spi_driver = {
|
2010-04-14 06:13:02 +07:00
|
|
|
.driver = {
|
|
|
|
.name = "mpc8xxx_spi",
|
|
|
|
.owner = THIS_MODULE,
|
|
|
|
.of_match_table = of_mpc8xxx_spi_match,
|
|
|
|
},
|
2009-06-19 06:49:08 +07:00
|
|
|
.probe = of_mpc8xxx_spi_probe,
|
|
|
|
.remove = __devexit_p(of_mpc8xxx_spi_remove),
|
2009-04-01 05:24:37 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
#ifdef CONFIG_MPC832x_RDB
|
|
|
|
/*
|
|
|
|
* XXX XXX XXX
|
|
|
|
* This is "legacy" platform driver, was used by the MPC8323E-RDB boards
|
|
|
|
* only. The driver should go away soon, since newer MPC8323E-RDB's device
|
|
|
|
* tree can work with OpenFirmware driver. But for now we support old trees
|
|
|
|
* as well.
|
|
|
|
*/
|
2009-06-19 06:49:08 +07:00
|
|
|
static int __devinit plat_mpc8xxx_spi_probe(struct platform_device *pdev)
|
2009-04-01 05:24:37 +07:00
|
|
|
{
|
|
|
|
struct resource *mem;
|
2010-01-21 03:49:44 +07:00
|
|
|
int irq;
|
2009-04-01 05:24:37 +07:00
|
|
|
struct spi_master *master;
|
|
|
|
|
|
|
|
if (!pdev->dev.platform_data)
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
|
|
|
|
if (!mem)
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
irq = platform_get_irq(pdev, 0);
|
2010-01-21 03:49:44 +07:00
|
|
|
if (irq <= 0)
|
2009-04-01 05:24:37 +07:00
|
|
|
return -EINVAL;
|
|
|
|
|
2009-06-19 06:49:08 +07:00
|
|
|
master = mpc8xxx_spi_probe(&pdev->dev, mem, irq);
|
2009-04-01 05:24:37 +07:00
|
|
|
if (IS_ERR(master))
|
|
|
|
return PTR_ERR(master);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2009-06-19 06:49:08 +07:00
|
|
|
static int __devexit plat_mpc8xxx_spi_remove(struct platform_device *pdev)
|
2009-04-01 05:24:37 +07:00
|
|
|
{
|
2009-06-19 06:49:08 +07:00
|
|
|
return mpc8xxx_spi_remove(&pdev->dev);
|
2009-04-01 05:24:37 +07:00
|
|
|
}
|
|
|
|
|
2009-06-19 06:49:08 +07:00
|
|
|
MODULE_ALIAS("platform:mpc8xxx_spi");
|
|
|
|
static struct platform_driver mpc8xxx_spi_driver = {
|
|
|
|
.probe = plat_mpc8xxx_spi_probe,
|
2009-11-25 04:07:27 +07:00
|
|
|
.remove = __devexit_p(plat_mpc8xxx_spi_remove),
|
2006-05-21 05:00:15 +07:00
|
|
|
.driver = {
|
2009-06-19 06:49:08 +07:00
|
|
|
.name = "mpc8xxx_spi",
|
2008-04-11 11:29:20 +07:00
|
|
|
.owner = THIS_MODULE,
|
2006-05-21 05:00:15 +07:00
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2009-04-01 05:24:37 +07:00
|
|
|
static bool legacy_driver_failed;
|
|
|
|
|
|
|
|
static void __init legacy_driver_register(void)
|
|
|
|
{
|
2009-06-19 06:49:08 +07:00
|
|
|
legacy_driver_failed = platform_driver_register(&mpc8xxx_spi_driver);
|
2009-04-01 05:24:37 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
static void __exit legacy_driver_unregister(void)
|
|
|
|
{
|
|
|
|
if (legacy_driver_failed)
|
|
|
|
return;
|
2009-06-19 06:49:08 +07:00
|
|
|
platform_driver_unregister(&mpc8xxx_spi_driver);
|
2009-04-01 05:24:37 +07:00
|
|
|
}
|
|
|
|
#else
|
|
|
|
static void __init legacy_driver_register(void) {}
|
|
|
|
static void __exit legacy_driver_unregister(void) {}
|
|
|
|
#endif /* CONFIG_MPC832x_RDB */
|
|
|
|
|
2009-06-19 06:49:08 +07:00
|
|
|
static int __init mpc8xxx_spi_init(void)
|
2006-05-21 05:00:15 +07:00
|
|
|
{
|
2009-04-01 05:24:37 +07:00
|
|
|
legacy_driver_register();
|
2009-06-19 06:49:08 +07:00
|
|
|
return of_register_platform_driver(&of_mpc8xxx_spi_driver);
|
2006-05-21 05:00:15 +07:00
|
|
|
}
|
|
|
|
|
2009-06-19 06:49:08 +07:00
|
|
|
static void __exit mpc8xxx_spi_exit(void)
|
2006-05-21 05:00:15 +07:00
|
|
|
{
|
2009-06-19 06:49:08 +07:00
|
|
|
of_unregister_platform_driver(&of_mpc8xxx_spi_driver);
|
2009-04-01 05:24:37 +07:00
|
|
|
legacy_driver_unregister();
|
2006-05-21 05:00:15 +07:00
|
|
|
}
|
|
|
|
|
2009-06-19 06:49:08 +07:00
|
|
|
module_init(mpc8xxx_spi_init);
|
|
|
|
module_exit(mpc8xxx_spi_exit);
|
2006-05-21 05:00:15 +07:00
|
|
|
|
|
|
|
MODULE_AUTHOR("Kumar Gala");
|
2009-06-19 06:49:08 +07:00
|
|
|
MODULE_DESCRIPTION("Simple MPC8xxx SPI Driver");
|
2006-05-21 05:00:15 +07:00
|
|
|
MODULE_LICENSE("GPL");
|