2017-09-13 02:58:20 +07:00
|
|
|
/*
|
|
|
|
* Copyright 2012-14 Advanced Micro Devices, Inc.
|
|
|
|
*
|
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a
|
|
|
|
* copy of this software and associated documentation files (the "Software"),
|
|
|
|
* to deal in the Software without restriction, including without limitation
|
|
|
|
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
|
|
|
* and/or sell copies of the Software, and to permit persons to whom the
|
|
|
|
* Software is furnished to do so, subject to the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice shall be included in
|
|
|
|
* all copies or substantial portions of the Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
|
|
* THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
|
|
|
|
* OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
|
|
|
|
* ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
|
|
|
|
* OTHER DEALINGS IN THE SOFTWARE.
|
|
|
|
*
|
|
|
|
* Authors: AMD
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef DC_INTERFACE_H_
|
|
|
|
#define DC_INTERFACE_H_
|
|
|
|
|
|
|
|
#include "dc_types.h"
|
|
|
|
#include "grph_object_defs.h"
|
|
|
|
#include "logger_types.h"
|
|
|
|
#include "gpio_types.h"
|
|
|
|
#include "link_service_types.h"
|
2017-07-23 07:05:20 +07:00
|
|
|
#include "grph_object_ctrl_defs.h"
|
2017-07-26 07:51:26 +07:00
|
|
|
#include <inc/hw/opp.h>
|
2017-09-13 02:58:20 +07:00
|
|
|
|
2017-08-02 02:00:25 +07:00
|
|
|
#include "inc/hw_sequencer.h"
|
2017-08-15 04:35:08 +07:00
|
|
|
#include "inc/compressor.h"
|
2018-11-26 23:38:33 +07:00
|
|
|
#include "inc/hw/dmcu.h"
|
2017-08-02 02:00:25 +07:00
|
|
|
#include "dml/display_mode_lib.h"
|
|
|
|
|
2019-05-27 22:27:11 +07:00
|
|
|
#define DC_VER "3.2.35"
|
2017-08-02 02:00:25 +07:00
|
|
|
|
2016-12-07 00:25:52 +07:00
|
|
|
#define MAX_SURFACES 3
|
2019-02-06 00:50:01 +07:00
|
|
|
#define MAX_PLANES 6
|
2016-12-30 03:27:12 +07:00
|
|
|
#define MAX_STREAMS 6
|
2017-09-13 02:58:20 +07:00
|
|
|
#define MAX_SINKS_PER_LINK 4
|
|
|
|
|
|
|
|
/*******************************************************************************
|
|
|
|
* Display Core Interfaces
|
|
|
|
******************************************************************************/
|
2018-02-08 11:25:43 +07:00
|
|
|
struct dc_versions {
|
|
|
|
const char *dc_ver;
|
|
|
|
struct dmcu_version dmcu_version;
|
|
|
|
};
|
|
|
|
|
2019-02-06 00:50:01 +07:00
|
|
|
enum dc_plane_type {
|
|
|
|
DC_PLANE_TYPE_INVALID,
|
|
|
|
DC_PLANE_TYPE_DCE_RGB,
|
|
|
|
DC_PLANE_TYPE_DCE_UNDERLAY,
|
|
|
|
DC_PLANE_TYPE_DCN_UNIVERSAL,
|
|
|
|
};
|
|
|
|
|
|
|
|
struct dc_plane_cap {
|
|
|
|
enum dc_plane_type type;
|
|
|
|
uint32_t blends_with_above : 1;
|
|
|
|
uint32_t blends_with_below : 1;
|
|
|
|
uint32_t per_pixel_alpha : 1;
|
2019-03-27 04:32:59 +07:00
|
|
|
struct {
|
|
|
|
uint32_t argb8888 : 1;
|
|
|
|
uint32_t nv12 : 1;
|
|
|
|
uint32_t fp16 : 1;
|
2019-05-23 05:25:33 +07:00
|
|
|
uint32_t p010 : 1;
|
|
|
|
uint32_t ayuv : 1;
|
2019-03-27 04:32:59 +07:00
|
|
|
} pixel_format_support;
|
|
|
|
// max upscaling factor x1000
|
|
|
|
// upscaling factors are always >= 1
|
|
|
|
// for example, 1080p -> 8K is 4.0, or 4000 raw value
|
|
|
|
struct {
|
|
|
|
uint32_t argb8888;
|
|
|
|
uint32_t nv12;
|
|
|
|
uint32_t fp16;
|
|
|
|
} max_upscale_factor;
|
|
|
|
// max downscale factor x1000
|
|
|
|
// downscale factors are always <= 1
|
|
|
|
// for example, 8K -> 1080p is 0.25, or 250 raw value
|
|
|
|
struct {
|
|
|
|
uint32_t argb8888;
|
|
|
|
uint32_t nv12;
|
|
|
|
uint32_t fp16;
|
|
|
|
} max_downscale_factor;
|
2019-02-06 00:50:01 +07:00
|
|
|
};
|
|
|
|
|
2017-09-13 02:58:20 +07:00
|
|
|
struct dc_caps {
|
2016-12-30 03:27:12 +07:00
|
|
|
uint32_t max_streams;
|
2017-09-13 02:58:20 +07:00
|
|
|
uint32_t max_links;
|
|
|
|
uint32_t max_audios;
|
|
|
|
uint32_t max_slave_planes;
|
2017-07-27 20:55:38 +07:00
|
|
|
uint32_t max_planes;
|
2017-09-13 02:58:20 +07:00
|
|
|
uint32_t max_downscale_ratio;
|
|
|
|
uint32_t i2c_speed_in_khz;
|
2018-05-09 03:03:58 +07:00
|
|
|
uint32_t dmdata_alloc_size;
|
2017-02-09 10:13:52 +07:00
|
|
|
unsigned int max_cursor_size;
|
2017-10-03 23:54:18 +07:00
|
|
|
unsigned int max_video_width;
|
2017-11-08 21:21:28 +07:00
|
|
|
int linear_pitch_alignment;
|
2017-09-26 05:06:11 +07:00
|
|
|
bool dcc_const_color;
|
2017-09-28 10:23:16 +07:00
|
|
|
bool dynamic_audio;
|
2017-10-16 21:43:59 +07:00
|
|
|
bool is_apu;
|
2017-12-20 04:17:22 +07:00
|
|
|
bool dual_link_dvi;
|
2018-04-19 03:07:04 +07:00
|
|
|
bool post_blend_color_processing;
|
2018-07-16 22:21:12 +07:00
|
|
|
bool force_dp_tps4_for_cp2520;
|
2018-07-13 03:44:05 +07:00
|
|
|
bool disable_dp_clk_share;
|
2018-07-28 01:52:37 +07:00
|
|
|
bool psp_setup_panel_mode;
|
2019-02-23 04:52:34 +07:00
|
|
|
#ifdef CONFIG_DRM_AMD_DC_DCN2_0
|
|
|
|
bool hw_3d_lut;
|
|
|
|
#endif
|
2019-02-06 00:50:01 +07:00
|
|
|
struct dc_plane_cap planes[MAX_PLANES];
|
2017-09-13 02:58:20 +07:00
|
|
|
};
|
|
|
|
|
2019-02-23 04:52:34 +07:00
|
|
|
#if defined(CONFIG_DRM_AMD_DC_DCN2_0)
|
|
|
|
struct dc_bug_wa {
|
|
|
|
bool no_connect_phy_config;
|
|
|
|
bool dedcn20_305_wa;
|
|
|
|
};
|
|
|
|
#endif
|
|
|
|
|
2017-09-13 02:58:20 +07:00
|
|
|
struct dc_dcc_surface_param {
|
|
|
|
struct dc_size surface_size;
|
2017-06-14 21:19:57 +07:00
|
|
|
enum surface_pixel_format format;
|
2017-06-16 03:20:24 +07:00
|
|
|
enum swizzle_mode_values swizzle_mode;
|
2017-09-13 02:58:20 +07:00
|
|
|
enum dc_scan_direction scan;
|
|
|
|
};
|
|
|
|
|
|
|
|
struct dc_dcc_setting {
|
|
|
|
unsigned int max_compressed_blk_size;
|
|
|
|
unsigned int max_uncompressed_blk_size;
|
|
|
|
bool independent_64b_blks;
|
|
|
|
};
|
|
|
|
|
|
|
|
struct dc_surface_dcc_cap {
|
|
|
|
union {
|
|
|
|
struct {
|
|
|
|
struct dc_dcc_setting rgb;
|
|
|
|
} grph;
|
|
|
|
|
|
|
|
struct {
|
|
|
|
struct dc_dcc_setting luma;
|
|
|
|
struct dc_dcc_setting chroma;
|
|
|
|
} video;
|
|
|
|
};
|
2017-06-14 21:19:57 +07:00
|
|
|
|
|
|
|
bool capable;
|
|
|
|
bool const_color_support;
|
2017-09-13 02:58:20 +07:00
|
|
|
};
|
|
|
|
|
2017-04-22 02:29:55 +07:00
|
|
|
struct dc_static_screen_events {
|
2018-02-02 03:16:20 +07:00
|
|
|
bool force_trigger;
|
2017-04-22 02:29:55 +07:00
|
|
|
bool cursor_update;
|
|
|
|
bool surface_update;
|
|
|
|
bool overlay_update;
|
|
|
|
};
|
|
|
|
|
2017-11-07 05:00:07 +07:00
|
|
|
|
|
|
|
/* Surface update type is used by dc_update_surfaces_and_stream
|
|
|
|
* The update type is determined at the very beginning of the function based
|
|
|
|
* on parameters passed in and decides how much programming (or updating) is
|
|
|
|
* going to be done during the call.
|
|
|
|
*
|
|
|
|
* UPDATE_TYPE_FAST is used for really fast updates that do not require much
|
|
|
|
* logical calculations or hardware register programming. This update MUST be
|
|
|
|
* ISR safe on windows. Currently fast update will only be used to flip surface
|
|
|
|
* address.
|
|
|
|
*
|
|
|
|
* UPDATE_TYPE_MED is used for slower updates which require significant hw
|
|
|
|
* re-programming however do not affect bandwidth consumption or clock
|
|
|
|
* requirements. At present, this is the level at which front end updates
|
|
|
|
* that do not require us to run bw_calcs happen. These are in/out transfer func
|
|
|
|
* updates, viewport offset changes, recout size changes and pixel depth changes.
|
|
|
|
* This update can be done at ISR, but we want to minimize how often this happens.
|
|
|
|
*
|
|
|
|
* UPDATE_TYPE_FULL is slow. Really slow. This requires us to recalculate our
|
|
|
|
* bandwidth and clocks, possibly rearrange some pipes and reprogram anything front
|
|
|
|
* end related. Any time viewport dimensions, recout dimensions, scaling ratios or
|
|
|
|
* gamma need to be adjusted or pipe needs to be turned on (or disconnected) we do
|
|
|
|
* a full update. This cannot be done at ISR level and should be a rare event.
|
|
|
|
* Unless someone is stress testing mpo enter/exit, playing with colour or adjusting
|
|
|
|
* underscan we don't expect to see this call at all.
|
|
|
|
*/
|
|
|
|
|
|
|
|
enum surface_update_type {
|
|
|
|
UPDATE_TYPE_FAST, /* super fast, safe to execute in isr */
|
|
|
|
UPDATE_TYPE_MED, /* ISR safe, most of programming needed, no bw/clk change*/
|
|
|
|
UPDATE_TYPE_FULL, /* may need to shuffle resources */
|
|
|
|
};
|
|
|
|
|
2017-09-13 02:58:20 +07:00
|
|
|
/* Forward declaration*/
|
|
|
|
struct dc;
|
2017-07-27 20:24:04 +07:00
|
|
|
struct dc_plane_state;
|
2017-08-26 03:16:10 +07:00
|
|
|
struct dc_state;
|
2017-09-13 02:58:20 +07:00
|
|
|
|
2017-11-09 02:34:14 +07:00
|
|
|
|
2017-09-13 02:58:20 +07:00
|
|
|
struct dc_cap_funcs {
|
2017-06-16 03:27:42 +07:00
|
|
|
bool (*get_dcc_compression_cap)(const struct dc *dc,
|
|
|
|
const struct dc_dcc_surface_param *input,
|
|
|
|
struct dc_surface_dcc_cap *output);
|
2017-09-13 02:58:20 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
struct link_training_settings;
|
|
|
|
|
|
|
|
|
|
|
|
/* Structure to hold configuration flags set by dm at dc creation. */
|
|
|
|
struct dc_config {
|
|
|
|
bool gpu_vm_support;
|
|
|
|
bool disable_disp_pll_sharing;
|
2018-11-07 03:10:37 +07:00
|
|
|
bool fbc_support;
|
2019-02-06 07:27:38 +07:00
|
|
|
bool optimize_edp_link_rate;
|
2019-03-28 23:39:48 +07:00
|
|
|
bool disable_fractional_pwm;
|
2019-02-09 08:50:51 +07:00
|
|
|
bool allow_seamless_boot_optimization;
|
2019-04-11 04:06:07 +07:00
|
|
|
bool power_down_display_on_boot;
|
2019-04-16 01:52:25 +07:00
|
|
|
bool edp_not_connected;
|
2019-05-29 00:52:09 +07:00
|
|
|
bool forced_clocks;
|
|
|
|
|
2017-09-13 02:58:20 +07:00
|
|
|
};
|
|
|
|
|
2018-07-04 01:39:22 +07:00
|
|
|
enum visual_confirm {
|
|
|
|
VISUAL_CONFIRM_DISABLE = 0,
|
|
|
|
VISUAL_CONFIRM_SURFACE = 1,
|
|
|
|
VISUAL_CONFIRM_HDR = 2,
|
|
|
|
};
|
|
|
|
|
2017-09-26 05:06:11 +07:00
|
|
|
enum dcc_option {
|
|
|
|
DCC_ENABLE = 0,
|
|
|
|
DCC_DISABLE = 1,
|
|
|
|
DCC_HALF_REQ_DISALBE = 2,
|
|
|
|
};
|
|
|
|
|
2017-09-25 21:52:07 +07:00
|
|
|
enum pipe_split_policy {
|
|
|
|
MPC_SPLIT_DYNAMIC = 0,
|
|
|
|
MPC_SPLIT_AVOID = 1,
|
|
|
|
MPC_SPLIT_AVOID_MULT_DISP = 2,
|
|
|
|
};
|
|
|
|
|
2017-09-27 22:44:43 +07:00
|
|
|
enum wm_report_mode {
|
|
|
|
WM_REPORT_DEFAULT = 0,
|
|
|
|
WM_REPORT_OVERRIDE = 1,
|
|
|
|
};
|
|
|
|
|
2018-05-24 00:16:50 +07:00
|
|
|
/*
|
|
|
|
* For any clocks that may differ per pipe
|
|
|
|
* only the max is stored in this structure
|
|
|
|
*/
|
2018-02-14 02:41:51 +07:00
|
|
|
struct dc_clocks {
|
|
|
|
int dispclk_khz;
|
2018-03-01 05:14:50 +07:00
|
|
|
int max_supported_dppclk_khz;
|
2018-02-17 01:18:59 +07:00
|
|
|
int dppclk_khz;
|
2018-02-14 02:41:51 +07:00
|
|
|
int dcfclk_khz;
|
|
|
|
int socclk_khz;
|
|
|
|
int dcfclk_deep_sleep_khz;
|
|
|
|
int fclk_khz;
|
2018-05-24 00:16:50 +07:00
|
|
|
int phyclk_khz;
|
2018-09-08 00:24:28 +07:00
|
|
|
int dramclk_khz;
|
2019-02-07 05:24:19 +07:00
|
|
|
bool p_state_change_support;
|
2018-02-14 02:41:51 +07:00
|
|
|
};
|
|
|
|
|
2019-04-02 02:21:24 +07:00
|
|
|
struct dc_bw_validation_profile {
|
|
|
|
bool enable;
|
|
|
|
|
|
|
|
unsigned long long total_ticks;
|
|
|
|
unsigned long long voltage_level_ticks;
|
|
|
|
unsigned long long watermark_ticks;
|
|
|
|
unsigned long long rq_dlg_ticks;
|
|
|
|
|
|
|
|
unsigned long long total_count;
|
|
|
|
unsigned long long skip_fast_count;
|
|
|
|
unsigned long long skip_pass_count;
|
|
|
|
unsigned long long skip_fail_count;
|
|
|
|
};
|
|
|
|
|
|
|
|
#define BW_VAL_TRACE_SETUP() \
|
|
|
|
unsigned long long end_tick = 0; \
|
|
|
|
unsigned long long voltage_level_tick = 0; \
|
|
|
|
unsigned long long watermark_tick = 0; \
|
|
|
|
unsigned long long start_tick = dc->debug.bw_val_profile.enable ? \
|
|
|
|
dm_get_timestamp(dc->ctx) : 0
|
|
|
|
|
|
|
|
#define BW_VAL_TRACE_COUNT() \
|
|
|
|
if (dc->debug.bw_val_profile.enable) \
|
|
|
|
dc->debug.bw_val_profile.total_count++
|
|
|
|
|
|
|
|
#define BW_VAL_TRACE_SKIP(status) \
|
|
|
|
if (dc->debug.bw_val_profile.enable) { \
|
|
|
|
if (!voltage_level_tick) \
|
|
|
|
voltage_level_tick = dm_get_timestamp(dc->ctx); \
|
|
|
|
dc->debug.bw_val_profile.skip_ ## status ## _count++; \
|
|
|
|
}
|
|
|
|
|
|
|
|
#define BW_VAL_TRACE_END_VOLTAGE_LEVEL() \
|
|
|
|
if (dc->debug.bw_val_profile.enable) \
|
|
|
|
voltage_level_tick = dm_get_timestamp(dc->ctx)
|
|
|
|
|
|
|
|
#define BW_VAL_TRACE_END_WATERMARKS() \
|
|
|
|
if (dc->debug.bw_val_profile.enable) \
|
|
|
|
watermark_tick = dm_get_timestamp(dc->ctx)
|
|
|
|
|
|
|
|
#define BW_VAL_TRACE_FINISH() \
|
|
|
|
if (dc->debug.bw_val_profile.enable) { \
|
|
|
|
end_tick = dm_get_timestamp(dc->ctx); \
|
|
|
|
dc->debug.bw_val_profile.total_ticks += end_tick - start_tick; \
|
|
|
|
dc->debug.bw_val_profile.voltage_level_ticks += voltage_level_tick - start_tick; \
|
|
|
|
if (watermark_tick) { \
|
|
|
|
dc->debug.bw_val_profile.watermark_ticks += watermark_tick - voltage_level_tick; \
|
|
|
|
dc->debug.bw_val_profile.rq_dlg_ticks += end_tick - watermark_tick; \
|
|
|
|
} \
|
|
|
|
}
|
2018-02-14 02:41:51 +07:00
|
|
|
|
2018-07-12 21:35:01 +07:00
|
|
|
struct dc_debug_options {
|
2018-07-04 01:39:22 +07:00
|
|
|
enum visual_confirm visual_confirm;
|
2017-07-15 01:07:16 +07:00
|
|
|
bool sanity_checks;
|
2017-09-13 02:58:20 +07:00
|
|
|
bool max_disp_clk;
|
|
|
|
bool surface_trace;
|
2016-12-08 21:47:11 +07:00
|
|
|
bool timing_trace;
|
2017-06-08 00:53:30 +07:00
|
|
|
bool clock_trace;
|
2017-09-13 02:58:20 +07:00
|
|
|
bool validation_trace;
|
2018-03-09 02:58:11 +07:00
|
|
|
bool bandwidth_calcs_trace;
|
2018-04-20 03:23:12 +07:00
|
|
|
int max_downscale_src_width;
|
2017-09-26 12:56:00 +07:00
|
|
|
|
|
|
|
/* stutter efficiency related */
|
2017-09-13 02:58:20 +07:00
|
|
|
bool disable_stutter;
|
2017-09-26 12:56:00 +07:00
|
|
|
bool use_max_lb;
|
2017-09-26 05:06:11 +07:00
|
|
|
enum dcc_option disable_dcc;
|
2017-09-26 12:56:00 +07:00
|
|
|
enum pipe_split_policy pipe_split_policy;
|
|
|
|
bool force_single_disp_pipe_split;
|
2017-09-27 20:20:51 +07:00
|
|
|
bool voltage_align_fclk;
|
2017-09-26 12:56:00 +07:00
|
|
|
|
2017-09-13 02:58:20 +07:00
|
|
|
bool disable_dfs_bypass;
|
2017-06-16 03:27:42 +07:00
|
|
|
bool disable_dpp_power_gate;
|
|
|
|
bool disable_hubp_power_gate;
|
2019-02-26 01:26:34 +07:00
|
|
|
#ifdef CONFIG_DRM_AMD_DC_DSC_SUPPORT
|
|
|
|
bool disable_dsc_power_gate;
|
|
|
|
#endif
|
2017-06-16 03:27:42 +07:00
|
|
|
bool disable_pplib_wm_range;
|
2017-09-27 22:44:43 +07:00
|
|
|
enum wm_report_mode pplib_wm_report_mode;
|
2017-09-21 03:30:44 +07:00
|
|
|
unsigned int min_disp_clk_khz;
|
2017-06-21 20:35:35 +07:00
|
|
|
int sr_exit_time_dpm0_ns;
|
|
|
|
int sr_enter_plus_exit_time_dpm0_ns;
|
2017-06-16 03:27:42 +07:00
|
|
|
int sr_exit_time_ns;
|
|
|
|
int sr_enter_plus_exit_time_ns;
|
|
|
|
int urgent_latency_ns;
|
2019-04-30 03:05:42 +07:00
|
|
|
uint32_t underflow_assert_delay_us;
|
2017-06-16 03:27:42 +07:00
|
|
|
int percent_of_ideal_drambw;
|
|
|
|
int dram_clock_change_latency_ns;
|
2018-06-09 04:36:26 +07:00
|
|
|
bool optimized_watermark;
|
2017-05-20 00:01:35 +07:00
|
|
|
int always_scale;
|
2017-06-16 03:20:24 +07:00
|
|
|
bool disable_pplib_clock_request;
|
2017-09-13 02:58:20 +07:00
|
|
|
bool disable_clock_gate;
|
2016-12-15 22:50:48 +07:00
|
|
|
bool disable_dmcu;
|
2017-05-24 04:15:54 +07:00
|
|
|
bool disable_psr;
|
2017-01-28 05:50:03 +07:00
|
|
|
bool force_abm_enable;
|
2017-10-03 05:01:36 +07:00
|
|
|
bool disable_stereo_support;
|
2017-10-03 03:25:58 +07:00
|
|
|
bool vsr_support;
|
2017-10-07 02:40:07 +07:00
|
|
|
bool performance_trace;
|
2018-01-10 06:37:04 +07:00
|
|
|
bool az_endpoint_mute_only;
|
2018-01-11 05:40:32 +07:00
|
|
|
bool always_use_regamma;
|
2018-01-12 02:21:12 +07:00
|
|
|
bool p010_mpo_support;
|
2018-04-19 01:31:41 +07:00
|
|
|
bool recovery_enabled;
|
2018-06-15 03:06:10 +07:00
|
|
|
bool avoid_vbios_exec_table;
|
2018-06-26 06:28:54 +07:00
|
|
|
bool scl_reset_length10;
|
2018-06-27 05:49:32 +07:00
|
|
|
bool hdmi20_disable;
|
2018-07-12 02:31:24 +07:00
|
|
|
bool skip_detection_link_training;
|
2018-12-05 22:52:25 +07:00
|
|
|
unsigned int force_odm_combine; //bit vector based on otg inst
|
2018-11-21 13:34:10 +07:00
|
|
|
unsigned int force_fclk_khz;
|
2019-02-01 08:39:16 +07:00
|
|
|
bool disable_tri_buf;
|
2019-04-02 02:21:24 +07:00
|
|
|
struct dc_bw_validation_profile bw_val_profile;
|
2019-02-26 01:26:34 +07:00
|
|
|
#ifdef CONFIG_DRM_AMD_DC_DSC_SUPPORT
|
|
|
|
bool disable_fec;
|
|
|
|
#endif
|
2019-05-17 22:08:02 +07:00
|
|
|
/* This forces a hard min on the DCFCLK requested to SMU/PP
|
|
|
|
* watermarks are not affected.
|
|
|
|
*/
|
|
|
|
unsigned int force_min_dcfclk_mhz;
|
2018-07-12 21:35:01 +07:00
|
|
|
};
|
2018-04-19 01:31:41 +07:00
|
|
|
|
2018-07-12 21:35:01 +07:00
|
|
|
struct dc_debug_data {
|
|
|
|
uint32_t ltFailCount;
|
|
|
|
uint32_t i2cErrorCount;
|
|
|
|
uint32_t auxErrorCount;
|
2017-09-13 02:58:20 +07:00
|
|
|
};
|
2018-07-12 21:35:01 +07:00
|
|
|
|
2019-02-23 04:52:34 +07:00
|
|
|
#ifdef CONFIG_DRM_AMD_DC_DCN2_0
|
|
|
|
struct dc_phy_addr_space_config {
|
|
|
|
struct {
|
|
|
|
uint64_t start_addr;
|
|
|
|
uint64_t end_addr;
|
|
|
|
uint64_t fb_top;
|
|
|
|
uint64_t fb_offset;
|
|
|
|
uint64_t fb_base;
|
|
|
|
uint64_t agp_top;
|
|
|
|
uint64_t agp_bot;
|
|
|
|
uint64_t agp_base;
|
|
|
|
} system_aperture;
|
|
|
|
|
|
|
|
struct {
|
|
|
|
uint64_t page_table_start_addr;
|
|
|
|
uint64_t page_table_end_addr;
|
|
|
|
uint64_t page_table_base_addr;
|
|
|
|
} gart_config;
|
2019-05-23 05:05:41 +07:00
|
|
|
|
|
|
|
bool valid;
|
2019-02-23 04:52:34 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
struct dc_virtual_addr_space_config {
|
2019-05-23 05:05:41 +07:00
|
|
|
uint64_t page_table_base_addr;
|
2019-02-23 04:52:34 +07:00
|
|
|
uint64_t page_table_start_addr;
|
|
|
|
uint64_t page_table_end_addr;
|
|
|
|
uint32_t page_table_block_size_in_bytes;
|
|
|
|
uint8_t page_table_depth; // 1 = 1 level, 2 = 2 level, etc. 0 = invalid
|
|
|
|
};
|
|
|
|
#endif
|
|
|
|
|
2019-02-08 06:54:35 +07:00
|
|
|
struct dc_bounding_box_overrides {
|
|
|
|
int sr_exit_time_ns;
|
|
|
|
int sr_enter_plus_exit_time_ns;
|
|
|
|
int urgent_latency_ns;
|
|
|
|
int percent_of_ideal_drambw;
|
|
|
|
int dram_clock_change_latency_ns;
|
2019-05-17 22:08:02 +07:00
|
|
|
/* This forces a hard min on the DCFCLK we use
|
|
|
|
* for DML. Unlike the debug option for forcing
|
|
|
|
* DCFCLK, this override affects watermark calculations
|
|
|
|
*/
|
2019-05-10 02:32:27 +07:00
|
|
|
int min_dcfclk_mhz;
|
2019-02-08 06:54:35 +07:00
|
|
|
};
|
|
|
|
|
2017-08-26 03:16:10 +07:00
|
|
|
struct dc_state;
|
2017-08-02 02:00:25 +07:00
|
|
|
struct resource_pool;
|
|
|
|
struct dce_hwseq;
|
2019-05-08 02:34:21 +07:00
|
|
|
struct gpu_info_soc_bounding_box_v1_0;
|
2017-09-13 02:58:20 +07:00
|
|
|
struct dc {
|
2018-02-08 11:25:43 +07:00
|
|
|
struct dc_versions versions;
|
2017-09-13 02:58:20 +07:00
|
|
|
struct dc_caps caps;
|
|
|
|
struct dc_cap_funcs cap_funcs;
|
|
|
|
struct dc_config config;
|
2018-07-12 21:35:01 +07:00
|
|
|
struct dc_debug_options debug;
|
2019-02-08 06:54:35 +07:00
|
|
|
struct dc_bounding_box_overrides bb_overrides;
|
2019-02-23 04:52:34 +07:00
|
|
|
#if defined(CONFIG_DRM_AMD_DC_DCN2_0)
|
|
|
|
struct dc_bug_wa work_arounds;
|
|
|
|
#endif
|
2017-08-02 02:00:25 +07:00
|
|
|
struct dc_context *ctx;
|
2019-02-23 04:52:34 +07:00
|
|
|
#ifdef CONFIG_DRM_AMD_DC_DCN2_0
|
2019-05-23 05:05:41 +07:00
|
|
|
struct dc_phy_addr_space_config vm_pa_config;
|
2019-02-23 04:52:34 +07:00
|
|
|
#endif
|
2017-08-02 02:00:25 +07:00
|
|
|
|
|
|
|
uint8_t link_count;
|
|
|
|
struct dc_link *links[MAX_PIPES * 2];
|
|
|
|
|
2017-08-26 03:16:10 +07:00
|
|
|
struct dc_state *current_state;
|
2017-08-02 02:00:25 +07:00
|
|
|
struct resource_pool *res_pool;
|
|
|
|
|
2019-04-23 06:39:35 +07:00
|
|
|
struct clk_mgr *clk_mgr;
|
|
|
|
|
2017-08-02 02:00:25 +07:00
|
|
|
/* Display Engine Clock levels */
|
|
|
|
struct dm_pp_clock_levels sclk_lvls;
|
|
|
|
|
|
|
|
/* Inputs into BW and WM calculations. */
|
|
|
|
struct bw_calcs_dceip *bw_dceip;
|
|
|
|
struct bw_calcs_vbios *bw_vbios;
|
2018-08-17 02:44:38 +07:00
|
|
|
#ifdef CONFIG_DRM_AMD_DC_DCN1_0
|
2017-08-02 02:00:25 +07:00
|
|
|
struct dcn_soc_bounding_box *dcn_soc;
|
|
|
|
struct dcn_ip_params *dcn_ip;
|
|
|
|
struct display_mode_lib dml;
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/* HW functions */
|
|
|
|
struct hw_sequencer_funcs hwss;
|
|
|
|
struct dce_hwseq *hwseq;
|
|
|
|
|
2019-02-09 08:50:51 +07:00
|
|
|
/* Require to optimize clocks and bandwidth for added/removed planes */
|
2017-11-23 03:59:39 +07:00
|
|
|
bool optimized_required;
|
|
|
|
|
2019-02-09 08:50:51 +07:00
|
|
|
/* Require to maintain clocks and bandwidth for UEFI enabled HW */
|
|
|
|
bool optimize_seamless_boot;
|
|
|
|
|
2017-08-02 02:00:25 +07:00
|
|
|
/* FBC compressor */
|
|
|
|
struct compressor *fbc_compressor;
|
2018-07-12 21:35:01 +07:00
|
|
|
|
|
|
|
struct dc_debug_data debug_data;
|
2018-09-13 20:32:26 +07:00
|
|
|
|
|
|
|
const char *build_id;
|
2019-02-23 04:52:34 +07:00
|
|
|
#ifdef CONFIG_DRM_AMD_DC_DCN2_0
|
|
|
|
struct vm_helper *vm_helper;
|
|
|
|
const struct gpu_info_soc_bounding_box_v1_0 *soc_bounding_box;
|
|
|
|
#endif
|
2017-09-13 02:58:20 +07:00
|
|
|
};
|
|
|
|
|
2017-06-16 03:20:24 +07:00
|
|
|
enum frame_buffer_mode {
|
|
|
|
FRAME_BUFFER_MODE_LOCAL_ONLY = 0,
|
|
|
|
FRAME_BUFFER_MODE_ZFB_ONLY,
|
|
|
|
FRAME_BUFFER_MODE_MIXED_ZFB_AND_LOCAL,
|
|
|
|
} ;
|
|
|
|
|
|
|
|
struct dchub_init_data {
|
|
|
|
int64_t zfb_phys_addr_base;
|
|
|
|
int64_t zfb_mc_base_addr;
|
|
|
|
uint64_t zfb_size_in_byte;
|
|
|
|
enum frame_buffer_mode fb_mode;
|
2017-06-14 21:19:57 +07:00
|
|
|
bool dchub_initialzied;
|
|
|
|
bool dchub_info_valid;
|
2017-06-16 03:20:24 +07:00
|
|
|
};
|
|
|
|
|
2017-09-13 02:58:20 +07:00
|
|
|
struct dc_init_data {
|
|
|
|
struct hw_asic_id asic_id;
|
|
|
|
void *driver; /* ctx */
|
|
|
|
struct cgs_device *cgs_device;
|
2019-02-08 06:54:35 +07:00
|
|
|
struct dc_bounding_box_overrides bb_overrides;
|
2017-09-13 02:58:20 +07:00
|
|
|
|
|
|
|
int num_virtual_links;
|
|
|
|
/*
|
|
|
|
* If 'vbios_override' not NULL, it will be called instead
|
|
|
|
* of the real VBIOS. Intended use is Diagnostics on FPGA.
|
|
|
|
*/
|
|
|
|
struct dc_bios *vbios_override;
|
|
|
|
enum dce_environment dce_environment;
|
|
|
|
|
|
|
|
struct dc_config flags;
|
2017-09-13 06:33:40 +07:00
|
|
|
uint32_t log_mask;
|
2019-05-08 02:34:21 +07:00
|
|
|
#ifdef CONFIG_DRM_AMD_DC_DCN2_0
|
|
|
|
/**
|
|
|
|
* gpu_info FW provided soc bounding box struct or 0 if not
|
|
|
|
* available in FW
|
|
|
|
*/
|
|
|
|
const struct gpu_info_soc_bounding_box_v1_0 *soc_bounding_box;
|
|
|
|
#endif
|
2017-09-13 02:58:20 +07:00
|
|
|
};
|
|
|
|
|
2018-11-14 06:21:53 +07:00
|
|
|
struct dc_callback_init {
|
|
|
|
uint8_t reserved;
|
|
|
|
};
|
2017-09-13 02:58:20 +07:00
|
|
|
|
2018-11-14 06:21:53 +07:00
|
|
|
struct dc *dc_create(const struct dc_init_data *init_params);
|
2019-05-23 05:05:41 +07:00
|
|
|
int dc_get_vmid_use_vector(struct dc *dc);
|
2019-02-23 04:52:34 +07:00
|
|
|
#ifdef CONFIG_DRM_AMD_DC_DCN2_0
|
2019-05-23 05:05:41 +07:00
|
|
|
void dc_setup_vm_context(struct dc *dc, struct dc_virtual_addr_space_config *va_config, int vmid);
|
|
|
|
/* Returns the number of vmids supported */
|
|
|
|
int dc_setup_system_context(struct dc *dc, struct dc_phy_addr_space_config *pa_config);
|
2019-02-23 04:52:34 +07:00
|
|
|
#endif
|
2018-11-14 06:21:53 +07:00
|
|
|
void dc_init_callbacks(struct dc *dc,
|
|
|
|
const struct dc_callback_init *init_params);
|
2017-09-13 02:58:20 +07:00
|
|
|
void dc_destroy(struct dc **dc);
|
|
|
|
|
|
|
|
/*******************************************************************************
|
|
|
|
* Surface Interfaces
|
|
|
|
******************************************************************************/
|
|
|
|
|
|
|
|
enum {
|
2016-12-14 01:59:41 +07:00
|
|
|
TRANSFER_FUNC_POINTS = 1025
|
2017-09-13 02:58:20 +07:00
|
|
|
};
|
|
|
|
|
2016-12-23 03:41:30 +07:00
|
|
|
struct dc_hdr_static_metadata {
|
|
|
|
/* display chromaticities and white point in units of 0.00001 */
|
|
|
|
unsigned int chromaticity_green_x;
|
|
|
|
unsigned int chromaticity_green_y;
|
|
|
|
unsigned int chromaticity_blue_x;
|
|
|
|
unsigned int chromaticity_blue_y;
|
|
|
|
unsigned int chromaticity_red_x;
|
|
|
|
unsigned int chromaticity_red_y;
|
|
|
|
unsigned int chromaticity_white_point_x;
|
|
|
|
unsigned int chromaticity_white_point_y;
|
|
|
|
|
|
|
|
uint32_t min_luminance;
|
|
|
|
uint32_t max_luminance;
|
|
|
|
uint32_t maximum_content_light_level;
|
|
|
|
uint32_t maximum_frame_average_light_level;
|
|
|
|
};
|
|
|
|
|
2016-12-14 01:59:41 +07:00
|
|
|
enum dc_transfer_func_type {
|
|
|
|
TF_TYPE_PREDEFINED,
|
|
|
|
TF_TYPE_DISTRIBUTED_POINTS,
|
2017-11-15 06:12:52 +07:00
|
|
|
TF_TYPE_BYPASS,
|
2018-05-25 20:37:36 +07:00
|
|
|
TF_TYPE_HWPWL
|
2016-12-14 01:59:41 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
struct dc_transfer_func_distributed_points {
|
2017-01-06 05:12:20 +07:00
|
|
|
struct fixed31_32 red[TRANSFER_FUNC_POINTS];
|
|
|
|
struct fixed31_32 green[TRANSFER_FUNC_POINTS];
|
|
|
|
struct fixed31_32 blue[TRANSFER_FUNC_POINTS];
|
|
|
|
|
2016-12-14 01:59:41 +07:00
|
|
|
uint16_t end_exponent;
|
2017-01-06 05:12:20 +07:00
|
|
|
uint16_t x_point_at_y1_red;
|
|
|
|
uint16_t x_point_at_y1_green;
|
|
|
|
uint16_t x_point_at_y1_blue;
|
2016-12-14 01:59:41 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
enum dc_transfer_func_predefined {
|
|
|
|
TRANSFER_FUNCTION_SRGB,
|
|
|
|
TRANSFER_FUNCTION_BT709,
|
2016-12-16 00:09:46 +07:00
|
|
|
TRANSFER_FUNCTION_PQ,
|
2016-12-14 01:59:41 +07:00
|
|
|
TRANSFER_FUNCTION_LINEAR,
|
2017-11-23 22:42:22 +07:00
|
|
|
TRANSFER_FUNCTION_UNITY,
|
2018-05-11 00:37:35 +07:00
|
|
|
TRANSFER_FUNCTION_HLG,
|
2018-07-04 01:39:22 +07:00
|
|
|
TRANSFER_FUNCTION_HLG12,
|
|
|
|
TRANSFER_FUNCTION_GAMMA22
|
2016-12-14 01:59:41 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
struct dc_transfer_func {
|
2017-10-03 09:38:57 +07:00
|
|
|
struct kref refcount;
|
2016-12-14 01:59:41 +07:00
|
|
|
enum dc_transfer_func_type type;
|
|
|
|
enum dc_transfer_func_predefined tf;
|
2017-12-22 23:22:39 +07:00
|
|
|
/* FP16 1.0 reference level in nits, default is 80 nits, only for PQ*/
|
|
|
|
uint32_t sdr_ref_white_level;
|
2017-07-11 01:04:21 +07:00
|
|
|
struct dc_context *ctx;
|
2018-05-25 20:37:36 +07:00
|
|
|
union {
|
|
|
|
struct pwl_params pwl;
|
|
|
|
struct dc_transfer_func_distributed_points tf_pts;
|
|
|
|
};
|
2016-12-14 01:59:41 +07:00
|
|
|
};
|
|
|
|
|
2019-02-23 04:52:34 +07:00
|
|
|
#if defined(CONFIG_DRM_AMD_DC_DCN2_0)
|
|
|
|
|
|
|
|
|
|
|
|
struct dc_3dlut {
|
|
|
|
struct kref refcount;
|
|
|
|
struct tetrahedral_params lut_3d;
|
|
|
|
uint32_t hdr_multiplier;
|
|
|
|
bool initialized;
|
|
|
|
struct dc_context *ctx;
|
|
|
|
};
|
|
|
|
#endif
|
2017-07-20 22:43:32 +07:00
|
|
|
/*
|
|
|
|
* This structure is filled in by dc_surface_get_status and contains
|
|
|
|
* the last requested address and the currently active address so the called
|
|
|
|
* can determine if there are any outstanding flips
|
|
|
|
*/
|
2017-07-27 20:55:38 +07:00
|
|
|
struct dc_plane_status {
|
2017-07-20 22:43:32 +07:00
|
|
|
struct dc_plane_address requested_address;
|
|
|
|
struct dc_plane_address current_address;
|
|
|
|
bool is_flip_pending;
|
|
|
|
bool is_right_eye;
|
|
|
|
};
|
|
|
|
|
2017-11-07 05:00:07 +07:00
|
|
|
union surface_update_flags {
|
|
|
|
|
|
|
|
struct {
|
2019-04-09 01:56:29 +07:00
|
|
|
uint32_t addr_update:1;
|
2017-11-07 05:00:07 +07:00
|
|
|
/* Medium updates */
|
2017-11-17 05:08:44 +07:00
|
|
|
uint32_t dcc_change:1;
|
2017-11-07 05:00:07 +07:00
|
|
|
uint32_t color_space_change:1;
|
|
|
|
uint32_t horizontal_mirror_change:1;
|
|
|
|
uint32_t per_pixel_alpha_change:1;
|
2018-07-26 22:32:14 +07:00
|
|
|
uint32_t global_alpha_change:1;
|
2019-04-09 01:56:29 +07:00
|
|
|
uint32_t sdr_white_level:1;
|
2017-11-07 05:00:07 +07:00
|
|
|
uint32_t rotation_change:1;
|
|
|
|
uint32_t swizzle_change:1;
|
|
|
|
uint32_t scaling_change:1;
|
|
|
|
uint32_t position_change:1;
|
2017-12-20 22:07:42 +07:00
|
|
|
uint32_t in_transfer_func_change:1;
|
2017-11-07 05:00:07 +07:00
|
|
|
uint32_t input_csc_change:1;
|
2018-03-29 22:23:37 +07:00
|
|
|
uint32_t coeff_reduction_change:1;
|
2017-12-22 23:22:39 +07:00
|
|
|
uint32_t output_tf_change:1;
|
2018-01-04 08:32:06 +07:00
|
|
|
uint32_t pixel_format_change:1;
|
2018-11-16 18:12:46 +07:00
|
|
|
uint32_t plane_size_change:1;
|
2017-11-07 05:00:07 +07:00
|
|
|
|
|
|
|
/* Full updates */
|
|
|
|
uint32_t new_plane:1;
|
|
|
|
uint32_t bpp_change:1;
|
2017-12-20 22:07:42 +07:00
|
|
|
uint32_t gamma_change:1;
|
2017-11-07 05:00:07 +07:00
|
|
|
uint32_t bandwidth_change:1;
|
|
|
|
uint32_t clock_change:1;
|
|
|
|
uint32_t stereo_format_change:1;
|
2017-11-09 00:15:17 +07:00
|
|
|
uint32_t full_update:1;
|
2017-11-07 05:00:07 +07:00
|
|
|
} bits;
|
|
|
|
|
|
|
|
uint32_t raw;
|
|
|
|
};
|
|
|
|
|
2017-07-27 20:24:04 +07:00
|
|
|
struct dc_plane_state {
|
2017-09-13 02:58:20 +07:00
|
|
|
struct dc_plane_address address;
|
2018-02-28 23:37:51 +07:00
|
|
|
struct dc_plane_flip_time time;
|
2019-02-23 04:52:34 +07:00
|
|
|
#if defined(CONFIG_DRM_AMD_DC_DCN2_0)
|
|
|
|
bool triplebuffer_flips;
|
|
|
|
#endif
|
2017-09-13 02:58:20 +07:00
|
|
|
struct scaling_taps scaling_quality;
|
|
|
|
struct rect src_rect;
|
|
|
|
struct rect dst_rect;
|
|
|
|
struct rect clip_rect;
|
|
|
|
|
|
|
|
union plane_size plane_size;
|
|
|
|
union dc_tiling_info tiling_info;
|
2017-06-14 21:19:57 +07:00
|
|
|
|
2017-09-13 02:58:20 +07:00
|
|
|
struct dc_plane_dcc_param dcc;
|
2017-06-14 21:19:57 +07:00
|
|
|
|
2017-07-25 02:30:17 +07:00
|
|
|
struct dc_gamma *gamma_correction;
|
2017-07-11 01:04:21 +07:00
|
|
|
struct dc_transfer_func *in_transfer_func;
|
2017-10-20 00:41:30 +07:00
|
|
|
struct dc_bias_and_scale *bias_and_scale;
|
2018-03-27 03:19:18 +07:00
|
|
|
struct dc_csc_transform input_csc_color_matrix;
|
2017-10-20 00:41:30 +07:00
|
|
|
struct fixed31_32 coeff_reduction_factor;
|
2017-12-22 23:22:39 +07:00
|
|
|
uint32_t sdr_white_level;
|
2017-09-13 02:58:20 +07:00
|
|
|
|
2017-10-24 04:02:02 +07:00
|
|
|
// TODO: No longer used, remove
|
|
|
|
struct dc_hdr_static_metadata hdr_static_ctx;
|
2017-10-05 01:24:53 +07:00
|
|
|
|
2017-06-14 21:19:57 +07:00
|
|
|
enum dc_color_space color_space;
|
2017-10-24 04:02:02 +07:00
|
|
|
|
2019-02-23 04:52:34 +07:00
|
|
|
#if defined(CONFIG_DRM_AMD_DC_DCN2_0)
|
|
|
|
struct dc_3dlut *lut3d_func;
|
|
|
|
struct dc_transfer_func *in_shaper_func;
|
|
|
|
struct dc_transfer_func *blend_tf;
|
|
|
|
#endif
|
|
|
|
|
2017-09-13 02:58:20 +07:00
|
|
|
enum surface_pixel_format format;
|
|
|
|
enum dc_rotation_angle rotation;
|
|
|
|
enum plane_stereo_format stereo_format;
|
|
|
|
|
2017-11-18 04:29:00 +07:00
|
|
|
bool is_tiling_rotated;
|
2017-06-14 21:19:57 +07:00
|
|
|
bool per_pixel_alpha;
|
2018-07-26 22:32:14 +07:00
|
|
|
bool global_alpha;
|
|
|
|
int global_alpha_value;
|
2017-06-14 21:19:57 +07:00
|
|
|
bool visible;
|
|
|
|
bool flip_immediate;
|
|
|
|
bool horizontal_mirror;
|
2017-07-20 22:43:32 +07:00
|
|
|
|
2017-11-07 05:00:07 +07:00
|
|
|
union surface_update_flags update_flags;
|
2017-07-20 22:43:32 +07:00
|
|
|
/* private to DC core */
|
2017-07-27 20:55:38 +07:00
|
|
|
struct dc_plane_status status;
|
2017-07-20 22:43:32 +07:00
|
|
|
struct dc_context *ctx;
|
|
|
|
|
drm/amd/display: If one stream full updates, full update all planes
[Why]
On some compositors, with two monitors attached, VT terminal
switch can cause a graphical issue by the following means:
There are two streams, one for each monitor. Each stream has one
plane
current state:
M1:S1->P1
M2:S2->P2
The user calls for a terminal switch and a commit is made to
change both planes to linear swizzle mode. In atomic check,
a new dc_state is constructed with new planes on each stream
new state:
M1:S1->P3
M2:S2->P4
In commit tail, each stream is committed, one at a time. The first
stream (S1) updates properly, triggerring a full update and replacing
the state
current state:
M1:S1->P3
M2:S2->P4
The update for S2 comes in, but dc detects that there is no difference
between the stream and plane in the new and current states, and so
triggers a fast update. The fast update does not program swizzle,
so the second monitor is corrupted
[How]
Add a flag to dc_plane_state that forces full updates
When a stream undergoes a full update, set this flag on all changed
planes, then clear it on the current stream
Subsequent streams will get full updates as a result
Signed-off-by: David Francis <David.Francis@amd.com>
Signed-off-by: Nicholas Kazlauskas <nicholas.kazlauskas@amd.com>
Reviewed-by: Roman Li <Roman.Li@amd.com>
Acked-by: Bhawanpreet Lakha <Bhawanpreet Lakha@amd.com>
Acked-by: Nicholas Kazlauskas <Nicholas.Kazlauskas@amd.com>
Signed-off-by: Alex Deucher <alexander.deucher@amd.com>
2019-03-30 00:23:15 +07:00
|
|
|
/* HACK: Workaround for forcing full reprogramming under some conditions */
|
|
|
|
bool force_full_update;
|
|
|
|
|
2017-07-20 22:43:32 +07:00
|
|
|
/* private to dc_surface.c */
|
|
|
|
enum dc_irq_source irq_source;
|
2017-10-03 09:38:59 +07:00
|
|
|
struct kref refcount;
|
2017-09-13 02:58:20 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
struct dc_plane_info {
|
|
|
|
union plane_size plane_size;
|
|
|
|
union dc_tiling_info tiling_info;
|
2016-12-20 00:00:05 +07:00
|
|
|
struct dc_plane_dcc_param dcc;
|
2017-09-13 02:58:20 +07:00
|
|
|
enum surface_pixel_format format;
|
|
|
|
enum dc_rotation_angle rotation;
|
|
|
|
enum plane_stereo_format stereo_format;
|
2017-10-24 04:02:02 +07:00
|
|
|
enum dc_color_space color_space;
|
2017-12-22 23:22:39 +07:00
|
|
|
unsigned int sdr_white_level;
|
2017-06-14 21:19:57 +07:00
|
|
|
bool horizontal_mirror;
|
2017-09-13 02:58:20 +07:00
|
|
|
bool visible;
|
2017-06-14 21:19:57 +07:00
|
|
|
bool per_pixel_alpha;
|
2018-07-26 22:32:14 +07:00
|
|
|
bool global_alpha;
|
|
|
|
int global_alpha_value;
|
2017-10-20 00:41:30 +07:00
|
|
|
bool input_csc_enabled;
|
2017-09-13 02:58:20 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
struct dc_scaling_info {
|
2017-06-14 21:19:57 +07:00
|
|
|
struct rect src_rect;
|
|
|
|
struct rect dst_rect;
|
|
|
|
struct rect clip_rect;
|
|
|
|
struct scaling_taps scaling_quality;
|
2017-09-13 02:58:20 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
struct dc_surface_update {
|
2017-07-27 20:24:04 +07:00
|
|
|
struct dc_plane_state *surface;
|
2017-09-13 02:58:20 +07:00
|
|
|
|
|
|
|
/* isr safe update parameters. null means no updates */
|
2018-04-26 21:24:25 +07:00
|
|
|
const struct dc_flip_addrs *flip_addr;
|
|
|
|
const struct dc_plane_info *plane_info;
|
|
|
|
const struct dc_scaling_info *scaling_info;
|
2017-10-24 04:02:02 +07:00
|
|
|
|
2017-09-13 02:58:20 +07:00
|
|
|
/* following updates require alloc/sleep/spin that is not isr safe,
|
|
|
|
* null means no updates
|
|
|
|
*/
|
2018-04-26 21:24:25 +07:00
|
|
|
const struct dc_gamma *gamma;
|
|
|
|
const struct dc_transfer_func *in_transfer_func;
|
2017-10-20 00:41:30 +07:00
|
|
|
|
2018-04-26 21:24:25 +07:00
|
|
|
const struct dc_csc_transform *input_csc_color_matrix;
|
|
|
|
const struct fixed31_32 *coeff_reduction_factor;
|
2019-02-23 04:52:34 +07:00
|
|
|
#if defined(CONFIG_DRM_AMD_DC_DCN2_0)
|
|
|
|
const struct dc_transfer_func *func_shaper;
|
|
|
|
const struct dc_3dlut *lut3d_func;
|
2019-04-18 21:51:12 +07:00
|
|
|
const struct dc_transfer_func *blend_tf;
|
2019-02-23 04:52:34 +07:00
|
|
|
#endif
|
2017-09-13 02:58:20 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Create a new surface with default parameters;
|
|
|
|
*/
|
2017-08-02 02:00:25 +07:00
|
|
|
struct dc_plane_state *dc_create_plane_state(struct dc *dc);
|
2017-07-27 20:55:38 +07:00
|
|
|
const struct dc_plane_status *dc_plane_get_status(
|
|
|
|
const struct dc_plane_state *plane_state);
|
2017-09-13 02:58:20 +07:00
|
|
|
|
2017-07-27 20:55:38 +07:00
|
|
|
void dc_plane_state_retain(struct dc_plane_state *plane_state);
|
|
|
|
void dc_plane_state_release(struct dc_plane_state *plane_state);
|
2017-09-13 02:58:20 +07:00
|
|
|
|
2017-07-25 02:30:17 +07:00
|
|
|
void dc_gamma_retain(struct dc_gamma *dc_gamma);
|
|
|
|
void dc_gamma_release(struct dc_gamma **dc_gamma);
|
2017-09-13 02:58:20 +07:00
|
|
|
struct dc_gamma *dc_create_gamma(void);
|
|
|
|
|
2017-07-11 01:04:21 +07:00
|
|
|
void dc_transfer_func_retain(struct dc_transfer_func *dc_tf);
|
|
|
|
void dc_transfer_func_release(struct dc_transfer_func *dc_tf);
|
2016-12-16 00:09:46 +07:00
|
|
|
struct dc_transfer_func *dc_create_transfer_func(void);
|
2016-12-14 01:59:41 +07:00
|
|
|
|
2019-02-23 04:52:34 +07:00
|
|
|
#if defined(CONFIG_DRM_AMD_DC_DCN2_0)
|
|
|
|
struct dc_3dlut *dc_create_3dlut_func(void);
|
|
|
|
void dc_3dlut_func_release(struct dc_3dlut *lut);
|
|
|
|
void dc_3dlut_func_retain(struct dc_3dlut *lut);
|
|
|
|
#endif
|
2017-09-13 02:58:20 +07:00
|
|
|
/*
|
|
|
|
* This structure holds a surface address. There could be multiple addresses
|
|
|
|
* in cases such as Stereo 3D, Planar YUV, etc. Other per-flip attributes such
|
|
|
|
* as frame durations and DCC format can also be set.
|
|
|
|
*/
|
|
|
|
struct dc_flip_addrs {
|
|
|
|
struct dc_plane_address address;
|
2018-02-28 23:37:51 +07:00
|
|
|
unsigned int flip_timestamp_in_us;
|
2017-09-13 02:58:20 +07:00
|
|
|
bool flip_immediate;
|
|
|
|
/* TODO: add flip duration for FreeSync */
|
|
|
|
};
|
|
|
|
|
2016-12-30 03:27:12 +07:00
|
|
|
bool dc_post_update_surfaces_to_stream(
|
2017-09-13 02:58:20 +07:00
|
|
|
struct dc *dc);
|
|
|
|
|
2017-11-09 02:34:14 +07:00
|
|
|
#include "dc_stream.h"
|
2017-07-31 22:29:25 +07:00
|
|
|
|
2017-09-13 02:58:20 +07:00
|
|
|
/*
|
2016-12-30 03:27:12 +07:00
|
|
|
* Structure to store surface/stream associations for validation
|
2017-09-13 02:58:20 +07:00
|
|
|
*/
|
|
|
|
struct dc_validation_set {
|
2017-07-27 20:33:33 +07:00
|
|
|
struct dc_stream_state *stream;
|
2017-07-27 20:55:38 +07:00
|
|
|
struct dc_plane_state *plane_states[MAX_SURFACES];
|
|
|
|
uint8_t plane_count;
|
2017-09-13 02:58:20 +07:00
|
|
|
};
|
|
|
|
|
2019-02-09 08:50:51 +07:00
|
|
|
bool dc_validate_seamless_boot_timing(const struct dc *dc,
|
2019-01-20 13:08:02 +07:00
|
|
|
const struct dc_sink *sink,
|
|
|
|
struct dc_crtc_timing *crtc_timing);
|
|
|
|
|
2017-10-11 01:01:33 +07:00
|
|
|
enum dc_status dc_validate_plane(struct dc *dc, const struct dc_plane_state *plane_state);
|
2017-07-31 22:29:25 +07:00
|
|
|
|
2018-09-08 00:24:28 +07:00
|
|
|
void get_clock_requirements_for_state(struct dc_state *state, struct AsicStateEx *info);
|
|
|
|
|
2019-04-02 02:18:29 +07:00
|
|
|
/*
|
|
|
|
* fast_validate: we return after determining if we can support the new state,
|
|
|
|
* but before we populate the programming info
|
|
|
|
*/
|
2017-09-21 04:06:18 +07:00
|
|
|
enum dc_status dc_validate_global_state(
|
2017-07-31 22:29:25 +07:00
|
|
|
struct dc *dc,
|
2019-04-02 02:18:29 +07:00
|
|
|
struct dc_state *new_ctx,
|
|
|
|
bool fast_validate);
|
2017-03-29 22:22:05 +07:00
|
|
|
|
2017-08-29 01:25:01 +07:00
|
|
|
|
|
|
|
void dc_resource_state_construct(
|
|
|
|
const struct dc *dc,
|
|
|
|
struct dc_state *dst_ctx);
|
|
|
|
|
2017-08-28 23:04:23 +07:00
|
|
|
void dc_resource_state_copy_construct(
|
2017-08-26 03:16:10 +07:00
|
|
|
const struct dc_state *src_ctx,
|
|
|
|
struct dc_state *dst_ctx);
|
2017-03-29 22:15:14 +07:00
|
|
|
|
2017-08-28 23:04:23 +07:00
|
|
|
void dc_resource_state_copy_construct_current(
|
2017-07-31 22:29:25 +07:00
|
|
|
const struct dc *dc,
|
2017-08-26 03:16:10 +07:00
|
|
|
struct dc_state *dst_ctx);
|
2017-07-31 22:29:25 +07:00
|
|
|
|
2017-08-28 23:04:23 +07:00
|
|
|
void dc_resource_state_destruct(struct dc_state *context);
|
2017-03-29 22:15:14 +07:00
|
|
|
|
2017-03-06 21:43:30 +07:00
|
|
|
/*
|
|
|
|
* TODO update to make it about validation sets
|
|
|
|
* Set up streams and links associated to drive sinks
|
|
|
|
* The streams parameter is an absolute set of all active streams.
|
|
|
|
*
|
|
|
|
* After this call:
|
|
|
|
* Phy, Encoder, Timing Generator are programmed and enabled.
|
|
|
|
* New streams are enabled with blank stream; no memory read.
|
|
|
|
*/
|
2017-08-26 03:16:10 +07:00
|
|
|
bool dc_commit_state(struct dc *dc, struct dc_state *context);
|
2017-03-06 21:43:30 +07:00
|
|
|
|
2017-07-12 01:41:51 +07:00
|
|
|
|
2019-02-23 01:37:03 +07:00
|
|
|
struct dc_state *dc_create_state(struct dc *dc);
|
|
|
|
struct dc_state *dc_copy_state(struct dc_state *src_ctx);
|
2017-08-26 03:16:10 +07:00
|
|
|
void dc_retain_state(struct dc_state *context);
|
|
|
|
void dc_release_state(struct dc_state *context);
|
2017-07-12 01:41:51 +07:00
|
|
|
|
2017-09-13 02:58:20 +07:00
|
|
|
/*******************************************************************************
|
|
|
|
* Link Interfaces
|
|
|
|
******************************************************************************/
|
|
|
|
|
2017-07-23 07:05:20 +07:00
|
|
|
struct dpcd_caps {
|
|
|
|
union dpcd_rev dpcd_rev;
|
|
|
|
union max_lane_count max_ln_count;
|
|
|
|
union max_down_spread max_down_spread;
|
2019-03-01 23:47:35 +07:00
|
|
|
union dprx_feature dprx_feature;
|
2017-07-23 07:05:20 +07:00
|
|
|
|
2019-02-06 07:27:38 +07:00
|
|
|
/* valid only for eDP v1.4 or higher*/
|
|
|
|
uint8_t edp_supported_link_rates_count;
|
|
|
|
enum dc_link_rate edp_supported_link_rates[8];
|
2017-07-23 07:05:20 +07:00
|
|
|
|
|
|
|
/* dongle type (DP converter, CV smart dongle) */
|
|
|
|
enum display_dongle_type dongle_type;
|
2019-02-25 18:16:52 +07:00
|
|
|
/* branch device or sink device */
|
|
|
|
bool is_branch_dev;
|
2017-07-23 07:05:20 +07:00
|
|
|
/* Dongle's downstream count. */
|
|
|
|
union sink_count sink_count;
|
|
|
|
/* If dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER,
|
|
|
|
indicates 'Frame Sequential-to-lllFrame Pack' conversion capability.*/
|
|
|
|
struct dc_dongle_caps dongle_caps;
|
|
|
|
|
|
|
|
uint32_t sink_dev_id;
|
2018-06-20 02:40:09 +07:00
|
|
|
int8_t sink_dev_id_str[6];
|
|
|
|
int8_t sink_hw_revision;
|
|
|
|
int8_t sink_fw_revision[2];
|
|
|
|
|
2017-07-23 07:05:20 +07:00
|
|
|
uint32_t branch_dev_id;
|
|
|
|
int8_t branch_dev_name[6];
|
|
|
|
int8_t branch_hw_revision;
|
2018-06-20 02:40:09 +07:00
|
|
|
int8_t branch_fw_revision[2];
|
2017-07-23 07:05:20 +07:00
|
|
|
|
|
|
|
bool allow_invalid_MSA_timing_param;
|
|
|
|
bool panel_mode_edp;
|
2017-08-16 06:10:14 +07:00
|
|
|
bool dpcd_display_control_capable;
|
2019-03-01 23:47:35 +07:00
|
|
|
bool ext_receiver_cap_field_present;
|
2019-02-26 01:26:34 +07:00
|
|
|
#ifdef CONFIG_DRM_AMD_DC_DSC_SUPPORT
|
2019-05-17 00:01:51 +07:00
|
|
|
union dpcd_fec_capability fec_cap;
|
|
|
|
struct dpcd_dsc_capabilities dsc_caps;
|
2019-02-26 01:26:34 +07:00
|
|
|
#endif
|
2017-07-23 07:05:20 +07:00
|
|
|
};
|
|
|
|
|
2017-11-09 02:59:48 +07:00
|
|
|
#include "dc_link.h"
|
2017-09-13 02:58:20 +07:00
|
|
|
|
|
|
|
/*******************************************************************************
|
|
|
|
* Sink Interfaces - A sink corresponds to a display output device
|
|
|
|
******************************************************************************/
|
|
|
|
|
2017-03-21 22:05:32 +07:00
|
|
|
struct dc_container_id {
|
|
|
|
// 128bit GUID in binary form
|
|
|
|
unsigned char guid[16];
|
|
|
|
// 8 byte port ID -> ELD.PortID
|
|
|
|
unsigned int portId[2];
|
|
|
|
// 128bit GUID in binary formufacturer name -> ELD.ManufacturerName
|
|
|
|
unsigned short manufacturerName;
|
|
|
|
// 2 byte product code -> ELD.ProductCode
|
|
|
|
unsigned short productCode;
|
|
|
|
};
|
|
|
|
|
2017-06-12 23:03:26 +07:00
|
|
|
|
2019-05-17 00:01:51 +07:00
|
|
|
#ifdef CONFIG_DRM_AMD_DC_DSC_SUPPORT
|
|
|
|
struct dc_sink_dsc_caps {
|
|
|
|
// 'true' if these are virtual DPCD's DSC caps (immediately upstream of sink in MST topology),
|
|
|
|
// 'false' if they are sink's DSC caps
|
|
|
|
bool is_virtual_dpcd_dsc;
|
|
|
|
struct dsc_dec_dpcd_caps dsc_dec_caps;
|
|
|
|
};
|
|
|
|
#endif
|
2017-06-08 00:23:59 +07:00
|
|
|
|
2017-09-13 02:58:20 +07:00
|
|
|
/*
|
|
|
|
* The sink structure contains EDID and other display device properties
|
|
|
|
*/
|
|
|
|
struct dc_sink {
|
|
|
|
enum signal_type sink_signal;
|
|
|
|
struct dc_edid dc_edid; /* raw edid */
|
|
|
|
struct dc_edid_caps edid_caps; /* parse display caps */
|
2017-03-21 22:05:32 +07:00
|
|
|
struct dc_container_id *dc_container_id;
|
2017-03-07 23:48:50 +07:00
|
|
|
uint32_t dongle_max_pix_clk;
|
2017-02-15 03:47:24 +07:00
|
|
|
void *priv;
|
2017-06-08 00:23:59 +07:00
|
|
|
struct stereo_3d_features features_3d[TIMING_3D_FORMAT_MAX];
|
2017-06-14 21:19:57 +07:00
|
|
|
bool converter_disable_audio;
|
2017-07-25 01:04:27 +07:00
|
|
|
|
2019-02-26 01:26:34 +07:00
|
|
|
#ifdef CONFIG_DRM_AMD_DC_DSC_SUPPORT
|
2019-05-17 00:01:51 +07:00
|
|
|
struct dc_sink_dsc_caps sink_dsc_caps;
|
2019-02-26 01:26:34 +07:00
|
|
|
#endif
|
2019-02-23 04:52:34 +07:00
|
|
|
|
2017-07-25 01:04:27 +07:00
|
|
|
/* private to DC core */
|
|
|
|
struct dc_link *link;
|
|
|
|
struct dc_context *ctx;
|
|
|
|
|
2018-05-19 01:14:38 +07:00
|
|
|
uint32_t sink_id;
|
|
|
|
|
2017-07-25 01:04:27 +07:00
|
|
|
/* private to dc_sink.c */
|
2018-05-19 01:14:38 +07:00
|
|
|
// refcount must be the last member in dc_sink, since we want the
|
|
|
|
// sink structure to be logically cloneable up to (but not including)
|
|
|
|
// refcount
|
2017-10-03 09:39:01 +07:00
|
|
|
struct kref refcount;
|
2017-09-13 02:58:20 +07:00
|
|
|
};
|
|
|
|
|
2017-07-25 01:04:27 +07:00
|
|
|
void dc_sink_retain(struct dc_sink *sink);
|
|
|
|
void dc_sink_release(struct dc_sink *sink);
|
2017-09-13 02:58:20 +07:00
|
|
|
|
|
|
|
struct dc_sink_init_data {
|
|
|
|
enum signal_type sink_signal;
|
2017-07-23 07:05:20 +07:00
|
|
|
struct dc_link *link;
|
2017-09-13 02:58:20 +07:00
|
|
|
uint32_t dongle_max_pix_clk;
|
|
|
|
bool converter_disable_audio;
|
|
|
|
};
|
|
|
|
|
|
|
|
struct dc_sink *dc_sink_create(const struct dc_sink_init_data *init_params);
|
|
|
|
|
|
|
|
/* Newer interfaces */
|
|
|
|
struct dc_cursor {
|
|
|
|
struct dc_plane_address address;
|
|
|
|
struct dc_cursor_attributes attributes;
|
|
|
|
};
|
|
|
|
|
2018-03-27 03:29:51 +07:00
|
|
|
|
2017-09-13 02:58:20 +07:00
|
|
|
/*******************************************************************************
|
|
|
|
* Interrupt interfaces
|
|
|
|
******************************************************************************/
|
|
|
|
enum dc_irq_source dc_interrupt_to_irq_source(
|
|
|
|
struct dc *dc,
|
|
|
|
uint32_t src_id,
|
|
|
|
uint32_t ext_id);
|
2018-02-13 23:03:01 +07:00
|
|
|
bool dc_interrupt_set(struct dc *dc, enum dc_irq_source src, bool enable);
|
2017-09-13 02:58:20 +07:00
|
|
|
void dc_interrupt_ack(struct dc *dc, enum dc_irq_source src);
|
|
|
|
enum dc_irq_source dc_get_hpd_irq_source_at_index(
|
|
|
|
struct dc *dc, uint32_t link_index);
|
|
|
|
|
|
|
|
/*******************************************************************************
|
|
|
|
* Power Interfaces
|
|
|
|
******************************************************************************/
|
|
|
|
|
|
|
|
void dc_set_power_state(
|
|
|
|
struct dc *dc,
|
2017-04-21 02:59:25 +07:00
|
|
|
enum dc_acpi_cm_power_state power_state);
|
2017-08-02 02:00:25 +07:00
|
|
|
void dc_resume(struct dc *dc);
|
2018-11-13 22:37:16 +07:00
|
|
|
unsigned int dc_get_current_backlight_pwm(struct dc *dc);
|
|
|
|
unsigned int dc_get_target_backlight_pwm(struct dc *dc);
|
|
|
|
|
2018-11-27 03:51:09 +07:00
|
|
|
bool dc_is_dmcu_initialized(struct dc *dc);
|
2017-09-13 02:58:20 +07:00
|
|
|
|
2019-02-26 01:26:34 +07:00
|
|
|
#if defined(CONFIG_DRM_AMD_DC_DSC_SUPPORT)
|
|
|
|
/*******************************************************************************
|
|
|
|
* DSC Interfaces
|
|
|
|
******************************************************************************/
|
|
|
|
#include "dc_dsc.h"
|
|
|
|
#endif
|
2017-09-13 02:58:20 +07:00
|
|
|
#endif /* DC_INTERFACE_H_ */
|