2018-05-16 15:50:40 +07:00
|
|
|
// SPDX-License-Identifier: (GPL-2.0 OR BSD-3-Clause)
|
2016-08-18 17:08:46 +07:00
|
|
|
/*
|
|
|
|
* Copyright (c) 2016 BayLibre, SAS.
|
|
|
|
* Author: Neil Armstrong <narmstrong@baylibre.com>
|
|
|
|
*/
|
|
|
|
#include <linux/platform_device.h>
|
2017-08-01 18:56:57 +07:00
|
|
|
#include <linux/mfd/syscon.h>
|
2018-12-21 23:02:38 +07:00
|
|
|
#include "clkc.h"
|
2018-05-03 20:26:20 +07:00
|
|
|
#include "meson-aoclk.h"
|
2017-08-01 18:56:57 +07:00
|
|
|
#include "gxbb-aoclk.h"
|
2016-08-18 17:08:46 +07:00
|
|
|
|
2018-12-21 23:02:38 +07:00
|
|
|
/* AO Configuration Clock registers offsets */
|
|
|
|
#define AO_RTI_PWR_CNTL_REG1 0x0c
|
|
|
|
#define AO_RTI_PWR_CNTL_REG0 0x10
|
|
|
|
#define AO_RTI_GEN_CNTL_REG0 0x40
|
|
|
|
#define AO_OSCIN_CNTL 0x58
|
|
|
|
#define AO_CRT_CLK_CNTL1 0x68
|
|
|
|
#define AO_RTC_ALT_CLK_CNTL0 0x94
|
|
|
|
#define AO_RTC_ALT_CLK_CNTL1 0x98
|
|
|
|
|
2016-08-18 17:08:46 +07:00
|
|
|
#define GXBB_AO_GATE(_name, _bit) \
|
2018-02-12 21:58:33 +07:00
|
|
|
static struct clk_regmap _name##_ao = { \
|
|
|
|
.data = &(struct clk_regmap_gate_data) { \
|
|
|
|
.offset = AO_RTI_GEN_CNTL_REG0, \
|
|
|
|
.bit_idx = (_bit), \
|
|
|
|
}, \
|
2016-08-18 17:08:46 +07:00
|
|
|
.hw.init = &(struct clk_init_data) { \
|
|
|
|
.name = #_name "_ao", \
|
2018-02-12 21:58:33 +07:00
|
|
|
.ops = &clk_regmap_gate_ops, \
|
2016-08-18 17:08:46 +07:00
|
|
|
.parent_names = (const char *[]){ "clk81" }, \
|
|
|
|
.num_parents = 1, \
|
2018-05-03 20:26:24 +07:00
|
|
|
.flags = CLK_IGNORE_UNUSED, \
|
2016-08-18 17:08:46 +07:00
|
|
|
}, \
|
|
|
|
}
|
|
|
|
|
|
|
|
GXBB_AO_GATE(remote, 0);
|
|
|
|
GXBB_AO_GATE(i2c_master, 1);
|
|
|
|
GXBB_AO_GATE(i2c_slave, 2);
|
|
|
|
GXBB_AO_GATE(uart1, 3);
|
|
|
|
GXBB_AO_GATE(uart2, 5);
|
|
|
|
GXBB_AO_GATE(ir_blaster, 6);
|
|
|
|
|
2018-12-21 23:02:38 +07:00
|
|
|
static struct clk_regmap ao_cts_oscin = {
|
|
|
|
.data = &(struct clk_regmap_gate_data){
|
|
|
|
.offset = AO_RTI_PWR_CNTL_REG0,
|
|
|
|
.bit_idx = 6,
|
|
|
|
},
|
|
|
|
.hw.init = &(struct clk_init_data){
|
|
|
|
.name = "ao_cts_oscin",
|
|
|
|
.ops = &clk_regmap_gate_ro_ops,
|
2017-08-01 18:56:59 +07:00
|
|
|
.parent_names = (const char *[]){ "xtal" },
|
|
|
|
.num_parents = 1,
|
2018-12-21 23:02:38 +07:00
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct clk_regmap ao_32k_pre = {
|
|
|
|
.data = &(struct clk_regmap_gate_data){
|
|
|
|
.offset = AO_RTC_ALT_CLK_CNTL0,
|
|
|
|
.bit_idx = 31,
|
|
|
|
},
|
|
|
|
.hw.init = &(struct clk_init_data){
|
|
|
|
.name = "ao_32k_pre",
|
|
|
|
.ops = &clk_regmap_gate_ops,
|
|
|
|
.parent_names = (const char *[]){ "ao_cts_oscin" },
|
|
|
|
.num_parents = 1,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
static const struct meson_clk_dualdiv_param gxbb_32k_div_table[] = {
|
|
|
|
{
|
|
|
|
.dual = 1,
|
|
|
|
.n1 = 733,
|
|
|
|
.m1 = 8,
|
|
|
|
.n2 = 732,
|
|
|
|
.m2 = 11,
|
|
|
|
}, {}
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct clk_regmap ao_32k_div = {
|
|
|
|
.data = &(struct meson_clk_dualdiv_data){
|
|
|
|
.n1 = {
|
|
|
|
.reg_off = AO_RTC_ALT_CLK_CNTL0,
|
|
|
|
.shift = 0,
|
|
|
|
.width = 12,
|
|
|
|
},
|
|
|
|
.n2 = {
|
|
|
|
.reg_off = AO_RTC_ALT_CLK_CNTL0,
|
|
|
|
.shift = 12,
|
|
|
|
.width = 12,
|
|
|
|
},
|
|
|
|
.m1 = {
|
|
|
|
.reg_off = AO_RTC_ALT_CLK_CNTL1,
|
|
|
|
.shift = 0,
|
|
|
|
.width = 12,
|
|
|
|
},
|
|
|
|
.m2 = {
|
|
|
|
.reg_off = AO_RTC_ALT_CLK_CNTL1,
|
|
|
|
.shift = 12,
|
|
|
|
.width = 12,
|
|
|
|
},
|
|
|
|
.dual = {
|
|
|
|
.reg_off = AO_RTC_ALT_CLK_CNTL0,
|
|
|
|
.shift = 28,
|
|
|
|
.width = 1,
|
|
|
|
},
|
|
|
|
.table = gxbb_32k_div_table,
|
|
|
|
},
|
|
|
|
.hw.init = &(struct clk_init_data){
|
|
|
|
.name = "ao_32k_div",
|
|
|
|
.ops = &meson_clk_dualdiv_ops,
|
|
|
|
.parent_names = (const char *[]){ "ao_32k_pre" },
|
|
|
|
.num_parents = 1,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct clk_regmap ao_32k_sel = {
|
|
|
|
.data = &(struct clk_regmap_mux_data) {
|
|
|
|
.offset = AO_RTC_ALT_CLK_CNTL1,
|
|
|
|
.mask = 0x1,
|
|
|
|
.shift = 24,
|
|
|
|
.flags = CLK_MUX_ROUND_CLOSEST,
|
|
|
|
},
|
|
|
|
.hw.init = &(struct clk_init_data){
|
|
|
|
.name = "ao_32k_sel",
|
|
|
|
.ops = &clk_regmap_mux_ops,
|
|
|
|
.parent_names = (const char *[]){ "ao_32k_div",
|
|
|
|
"ao_32k_pre" },
|
|
|
|
.num_parents = 2,
|
|
|
|
.flags = CLK_SET_RATE_PARENT,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct clk_regmap ao_32k = {
|
|
|
|
.data = &(struct clk_regmap_gate_data){
|
|
|
|
.offset = AO_RTC_ALT_CLK_CNTL0,
|
|
|
|
.bit_idx = 30,
|
|
|
|
},
|
|
|
|
.hw.init = &(struct clk_init_data){
|
|
|
|
.name = "ao_32k",
|
|
|
|
.ops = &clk_regmap_gate_ops,
|
|
|
|
.parent_names = (const char *[]){ "ao_32k_sel" },
|
|
|
|
.num_parents = 1,
|
|
|
|
.flags = CLK_SET_RATE_PARENT,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct clk_regmap ao_cts_rtc_oscin = {
|
|
|
|
.data = &(struct clk_regmap_mux_data) {
|
|
|
|
.offset = AO_RTI_PWR_CNTL_REG0,
|
|
|
|
.mask = 0x7,
|
|
|
|
.shift = 10,
|
|
|
|
.table = (u32[]){ 1, 2, 3, 4 },
|
|
|
|
.flags = CLK_MUX_ROUND_CLOSEST,
|
|
|
|
},
|
|
|
|
.hw.init = &(struct clk_init_data){
|
|
|
|
.name = "ao_cts_rtc_oscin",
|
|
|
|
.ops = &clk_regmap_mux_ops,
|
|
|
|
.parent_names = (const char *[]){ "ext_32k_0",
|
|
|
|
"ext_32k_1",
|
|
|
|
"ext_32k_2",
|
|
|
|
"ao_32k" },
|
|
|
|
.num_parents = 4,
|
|
|
|
.flags = CLK_SET_RATE_PARENT,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct clk_regmap ao_clk81 = {
|
|
|
|
.data = &(struct clk_regmap_mux_data) {
|
|
|
|
.offset = AO_RTI_PWR_CNTL_REG0,
|
|
|
|
.mask = 0x1,
|
|
|
|
.shift = 0,
|
|
|
|
.flags = CLK_MUX_ROUND_CLOSEST,
|
|
|
|
},
|
|
|
|
.hw.init = &(struct clk_init_data){
|
|
|
|
.name = "ao_clk81",
|
|
|
|
.ops = &clk_regmap_mux_ro_ops,
|
|
|
|
.parent_names = (const char *[]){ "clk81",
|
|
|
|
"ao_cts_rtc_oscin" },
|
|
|
|
.num_parents = 2,
|
|
|
|
.flags = CLK_SET_RATE_PARENT,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct clk_regmap ao_cts_cec = {
|
|
|
|
.data = &(struct clk_regmap_mux_data) {
|
|
|
|
.offset = AO_CRT_CLK_CNTL1,
|
|
|
|
.mask = 0x1,
|
|
|
|
.shift = 27,
|
|
|
|
.flags = CLK_MUX_ROUND_CLOSEST,
|
|
|
|
},
|
|
|
|
.hw.init = &(struct clk_init_data){
|
|
|
|
.name = "ao_cts_cec",
|
|
|
|
.ops = &clk_regmap_mux_ops,
|
|
|
|
/*
|
|
|
|
* FIXME: The 'fixme' parent obviously does not exist.
|
|
|
|
*
|
|
|
|
* ATM, CCF won't call get_parent() if num_parents is 1. It
|
|
|
|
* does not allow NULL as a parent name either.
|
|
|
|
*
|
|
|
|
* On this particular mux, we only know the input #1 parent
|
|
|
|
* but, on boot, unknown input #0 is set, so it is critical
|
|
|
|
* to call .get_parent() on it
|
|
|
|
*
|
|
|
|
* Until CCF gets fixed, adding this fake parent that won't
|
|
|
|
* ever be registered should work around the problem
|
|
|
|
*/
|
|
|
|
.parent_names = (const char *[]){ "fixme",
|
|
|
|
"ao_cts_rtc_oscin" },
|
|
|
|
.num_parents = 2,
|
|
|
|
.flags = CLK_SET_RATE_PARENT,
|
2017-08-01 18:56:59 +07:00
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2018-05-03 20:26:20 +07:00
|
|
|
static const unsigned int gxbb_aoclk_reset[] = {
|
2016-08-18 17:08:46 +07:00
|
|
|
[RESET_AO_REMOTE] = 16,
|
|
|
|
[RESET_AO_I2C_MASTER] = 18,
|
|
|
|
[RESET_AO_I2C_SLAVE] = 19,
|
|
|
|
[RESET_AO_UART1] = 17,
|
|
|
|
[RESET_AO_UART2] = 22,
|
|
|
|
[RESET_AO_IR_BLASTER] = 23,
|
|
|
|
};
|
|
|
|
|
2018-12-21 23:02:38 +07:00
|
|
|
static struct clk_regmap *gxbb_aoclk[] = {
|
|
|
|
&remote_ao,
|
|
|
|
&i2c_master_ao,
|
|
|
|
&i2c_slave_ao,
|
|
|
|
&uart1_ao,
|
|
|
|
&uart2_ao,
|
|
|
|
&ir_blaster_ao,
|
|
|
|
&ao_cts_oscin,
|
|
|
|
&ao_32k_pre,
|
|
|
|
&ao_32k_div,
|
|
|
|
&ao_32k_sel,
|
|
|
|
&ao_32k,
|
|
|
|
&ao_cts_rtc_oscin,
|
|
|
|
&ao_clk81,
|
|
|
|
&ao_cts_cec,
|
2016-08-18 17:08:46 +07:00
|
|
|
};
|
|
|
|
|
2018-05-03 20:26:20 +07:00
|
|
|
static const struct clk_hw_onecell_data gxbb_aoclk_onecell_data = {
|
2016-08-18 17:08:46 +07:00
|
|
|
.hws = {
|
|
|
|
[CLKID_AO_REMOTE] = &remote_ao.hw,
|
|
|
|
[CLKID_AO_I2C_MASTER] = &i2c_master_ao.hw,
|
|
|
|
[CLKID_AO_I2C_SLAVE] = &i2c_slave_ao.hw,
|
|
|
|
[CLKID_AO_UART1] = &uart1_ao.hw,
|
|
|
|
[CLKID_AO_UART2] = &uart2_ao.hw,
|
|
|
|
[CLKID_AO_IR_BLASTER] = &ir_blaster_ao.hw,
|
2018-12-21 23:02:38 +07:00
|
|
|
[CLKID_AO_CEC_32K] = &ao_cts_cec.hw,
|
|
|
|
[CLKID_AO_CTS_OSCIN] = &ao_cts_oscin.hw,
|
|
|
|
[CLKID_AO_32K_PRE] = &ao_32k_pre.hw,
|
|
|
|
[CLKID_AO_32K_DIV] = &ao_32k_div.hw,
|
|
|
|
[CLKID_AO_32K_SEL] = &ao_32k_sel.hw,
|
|
|
|
[CLKID_AO_32K] = &ao_32k.hw,
|
|
|
|
[CLKID_AO_CTS_RTC_OSCIN] = &ao_cts_rtc_oscin.hw,
|
|
|
|
[CLKID_AO_CLK81] = &ao_clk81.hw,
|
2016-08-18 17:08:46 +07:00
|
|
|
},
|
2018-05-03 20:26:20 +07:00
|
|
|
.num = NR_CLKS,
|
2016-08-18 17:08:46 +07:00
|
|
|
};
|
|
|
|
|
2018-05-03 20:26:20 +07:00
|
|
|
static const struct meson_aoclk_data gxbb_aoclkc_data = {
|
|
|
|
.reset_reg = AO_RTI_GEN_CNTL_REG0,
|
|
|
|
.num_reset = ARRAY_SIZE(gxbb_aoclk_reset),
|
|
|
|
.reset = gxbb_aoclk_reset,
|
2018-12-21 23:02:38 +07:00
|
|
|
.num_clks = ARRAY_SIZE(gxbb_aoclk),
|
|
|
|
.clks = gxbb_aoclk,
|
2018-05-03 20:26:20 +07:00
|
|
|
.hw_data = &gxbb_aoclk_onecell_data,
|
|
|
|
};
|
|
|
|
|
2016-08-18 17:08:46 +07:00
|
|
|
static const struct of_device_id gxbb_aoclkc_match_table[] = {
|
2018-05-03 20:26:20 +07:00
|
|
|
{
|
|
|
|
.compatible = "amlogic,meson-gx-aoclkc",
|
|
|
|
.data = &gxbb_aoclkc_data,
|
|
|
|
},
|
2016-08-18 17:08:46 +07:00
|
|
|
{ }
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct platform_driver gxbb_aoclkc_driver = {
|
2018-12-21 23:02:38 +07:00
|
|
|
.probe = meson_aoclkc_probe,
|
2016-08-18 17:08:46 +07:00
|
|
|
.driver = {
|
|
|
|
.name = "gxbb-aoclkc",
|
|
|
|
.of_match_table = gxbb_aoclkc_match_table,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
builtin_platform_driver(gxbb_aoclkc_driver);
|