2005-07-11 01:58:15 +07:00
|
|
|
/*
|
|
|
|
* Support functions for OMAP GPIO
|
|
|
|
*
|
2005-09-07 23:20:26 +07:00
|
|
|
* Copyright (C) 2003-2005 Nokia Corporation
|
2007-10-20 04:21:04 +07:00
|
|
|
* Written by Juha Yrjölä <juha.yrjola@nokia.com>
|
2005-07-11 01:58:15 +07:00
|
|
|
*
|
2009-05-29 04:16:04 +07:00
|
|
|
* Copyright (C) 2009 Texas Instruments
|
|
|
|
* Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
|
|
|
|
*
|
2005-07-11 01:58:15 +07:00
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License version 2 as
|
|
|
|
* published by the Free Software Foundation.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/init.h>
|
|
|
|
#include <linux/module.h>
|
|
|
|
#include <linux/interrupt.h>
|
2011-04-23 03:02:46 +07:00
|
|
|
#include <linux/syscore_ops.h>
|
2005-09-07 23:20:26 +07:00
|
|
|
#include <linux/err.h>
|
2006-01-07 23:15:52 +07:00
|
|
|
#include <linux/clk.h>
|
2008-09-06 18:10:45 +07:00
|
|
|
#include <linux/io.h>
|
2018-09-21 02:35:31 +07:00
|
|
|
#include <linux/cpu_pm.h>
|
2012-02-01 22:01:39 +07:00
|
|
|
#include <linux/device.h>
|
2010-12-08 07:26:57 +07:00
|
|
|
#include <linux/pm_runtime.h>
|
2011-09-29 08:53:22 +07:00
|
|
|
#include <linux/pm.h>
|
2011-08-16 16:53:02 +07:00
|
|
|
#include <linux/of.h>
|
|
|
|
#include <linux/of_device.h>
|
2018-05-24 19:24:00 +07:00
|
|
|
#include <linux/gpio/driver.h>
|
2014-04-24 13:57:39 +07:00
|
|
|
#include <linux/bitops.h>
|
2012-08-31 05:37:24 +07:00
|
|
|
#include <linux/platform_data/gpio-omap.h>
|
2005-07-11 01:58:15 +07:00
|
|
|
|
2015-08-18 18:10:54 +07:00
|
|
|
#define OMAP4_GPIO_DEBOUNCINGTIME_MASK 0xFF
|
2011-11-24 04:14:29 +07:00
|
|
|
|
2018-09-21 02:35:31 +07:00
|
|
|
#define OMAP_GPIO_QUIRK_IDLE_REMOVE_TRIGGER BIT(2)
|
2018-09-21 02:35:30 +07:00
|
|
|
|
2011-04-18 22:06:51 +07:00
|
|
|
struct gpio_regs {
|
|
|
|
u32 irqenable1;
|
|
|
|
u32 irqenable2;
|
|
|
|
u32 wake_en;
|
|
|
|
u32 ctrl;
|
|
|
|
u32 oe;
|
|
|
|
u32 leveldetect0;
|
|
|
|
u32 leveldetect1;
|
|
|
|
u32 risingdetect;
|
|
|
|
u32 fallingdetect;
|
|
|
|
u32 dataout;
|
2011-09-09 20:38:58 +07:00
|
|
|
u32 debounce;
|
|
|
|
u32 debounce_en;
|
2011-04-18 22:06:51 +07:00
|
|
|
};
|
|
|
|
|
2018-09-21 02:35:30 +07:00
|
|
|
struct gpio_bank;
|
|
|
|
|
|
|
|
struct gpio_omap_funcs {
|
|
|
|
void (*idle_enable_level_quirk)(struct gpio_bank *bank);
|
|
|
|
void (*idle_disable_level_quirk)(struct gpio_bank *bank);
|
|
|
|
};
|
|
|
|
|
2005-07-11 01:58:15 +07:00
|
|
|
struct gpio_bank {
|
2011-05-05 21:28:01 +07:00
|
|
|
struct list_head node;
|
2005-09-07 23:20:26 +07:00
|
|
|
void __iomem *base;
|
2015-09-26 02:06:02 +07:00
|
|
|
int irq;
|
2006-12-07 08:13:52 +07:00
|
|
|
u32 non_wakeup_gpios;
|
|
|
|
u32 enabled_non_wakeup_gpios;
|
2011-04-18 22:06:51 +07:00
|
|
|
struct gpio_regs context;
|
2018-09-21 02:35:30 +07:00
|
|
|
struct gpio_omap_funcs funcs;
|
2006-12-07 08:13:52 +07:00
|
|
|
u32 saved_datain;
|
2008-01-17 12:56:15 +07:00
|
|
|
u32 level_mask;
|
omap: gpio: Simultaneously requested rising and falling edge
Some chips, namely any OMAP1 chips using METHOD_MPUIO,
OMAP15xx and OMAP7xx, cannot be setup to respond to on-chip GPIO
interrupts in both rising and falling edge directions -- they can
only respond to one direction or the other, depending on how the
ICR is configured.
Additionally, current code forces rising edge detection if both
flags are specified:
if (trigger & IRQ_TYPE_EDGE_RISING)
l |= 1 << gpio;
else if (trigger & IRQ_TYPE_EDGE_FALLING)
l &= ~(1 << gpio);
else
goto bad;
This change implements a toggle function that will modify the ICR
to flip the direction of interrupt for IRQs that are requested with
both rising and falling flags. The toggle function is not called
for chips and GPIOs it does not apply to through the use of a flip_mask
that's added on a per-bank basis. The mask is only set for those
GPIOs where a toggle is necessary. Edge detection starts out the
same as above with FALLING mode first.
The toggle happens on EACH interrupt; without it, we have the
following sequence of actions on GPIO transition:
ICR GPIO Result
0x1 0 -> 1 (rising) Interrupt
0x1 1 -> 0 (falling) No interrupt
(set ICR to 0x0 manually)
0x0 0 -> 1 (rising) No interrupt
0x0 1 -> 0 (falling) Interrupt
That is, with the ICR set to 1 for a gpio, only rising edge interrupts
are caught, and with it set to 0, only falling edge interrupts are
caught. If we add in the toggle, we get this:
ICR GPIO Result
0x1 0 -> 1 (rising) Interrupt (ICR set to 0x0)
0x0 1 -> 0 (falling) Interrupt (ICR set to 0x1)
0x1 0 -> 1 ...
so, both rising and falling are caught, per the request for both
(IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING).
Signed-off-by: Cory Maccarrone <darkstar6262@gmail.com>
Acked-by: Kevin Hilman <khilman@deeprootsystems.com>
Signed-off-by: Tony Lindgren <tony@atomide.com>
2010-01-09 01:29:04 +07:00
|
|
|
u32 toggle_mask;
|
2015-07-21 23:26:51 +07:00
|
|
|
raw_spinlock_t lock;
|
2015-09-26 02:28:03 +07:00
|
|
|
raw_spinlock_t wa_lock;
|
2008-03-04 03:43:23 +07:00
|
|
|
struct gpio_chip chip;
|
2008-12-11 08:35:24 +07:00
|
|
|
struct clk *dbck;
|
2018-09-21 02:35:31 +07:00
|
|
|
struct notifier_block nb;
|
|
|
|
unsigned int is_suspended:1;
|
2009-11-23 01:11:25 +07:00
|
|
|
u32 mod_usage;
|
2013-09-25 07:36:52 +07:00
|
|
|
u32 irq_usage;
|
2009-01-28 02:15:34 +07:00
|
|
|
u32 dbck_enable_mask;
|
2011-11-24 04:33:28 +07:00
|
|
|
bool dbck_enabled;
|
2011-08-31 01:32:21 +07:00
|
|
|
bool is_mpuio;
|
2010-12-08 07:26:57 +07:00
|
|
|
bool dbck_flag;
|
2011-05-05 21:45:16 +07:00
|
|
|
bool loses_context;
|
2013-04-16 01:06:54 +07:00
|
|
|
bool context_valid;
|
2010-12-08 07:26:58 +07:00
|
|
|
int stride;
|
2011-04-21 23:23:00 +07:00
|
|
|
u32 width;
|
2011-09-29 06:17:25 +07:00
|
|
|
int context_loss_count;
|
2011-11-24 04:14:29 +07:00
|
|
|
bool workaround_enabled;
|
2018-09-21 02:35:30 +07:00
|
|
|
u32 quirks;
|
2011-04-21 06:31:23 +07:00
|
|
|
|
2015-03-23 19:18:24 +07:00
|
|
|
void (*set_dataout)(struct gpio_bank *bank, unsigned gpio, int enable);
|
2018-07-19 06:57:08 +07:00
|
|
|
void (*set_dataout_multiple)(struct gpio_bank *bank,
|
|
|
|
unsigned long *mask, unsigned long *bits);
|
2011-09-29 06:17:25 +07:00
|
|
|
int (*get_context_loss_count)(struct device *dev);
|
2011-04-21 06:31:23 +07:00
|
|
|
|
|
|
|
struct omap_gpio_reg_offs *regs;
|
2005-07-11 01:58:15 +07:00
|
|
|
};
|
|
|
|
|
2011-05-02 16:51:42 +07:00
|
|
|
#define GPIO_MOD_CTRL_BIT BIT(0)
|
2005-07-11 01:58:15 +07:00
|
|
|
|
2013-09-25 07:36:52 +07:00
|
|
|
#define BANK_USED(bank) (bank->mod_usage || bank->irq_usage)
|
2014-04-27 07:00:49 +07:00
|
|
|
#define LINE_USED(line, offset) (line & (BIT(offset)))
|
2013-09-25 07:36:52 +07:00
|
|
|
|
2015-01-17 05:50:50 +07:00
|
|
|
static void omap_gpio_unmask_irq(struct irq_data *d);
|
|
|
|
|
2014-06-28 03:17:37 +07:00
|
|
|
static inline struct gpio_bank *omap_irq_data_get_bank(struct irq_data *d)
|
2013-03-02 00:22:47 +07:00
|
|
|
{
|
2014-04-06 21:58:16 +07:00
|
|
|
struct gpio_chip *chip = irq_data_get_irq_chip_data(d);
|
2015-12-07 17:16:00 +07:00
|
|
|
return gpiochip_get_data(chip);
|
2012-02-24 03:50:10 +07:00
|
|
|
}
|
|
|
|
|
2014-06-28 03:17:37 +07:00
|
|
|
static void omap_set_gpio_direction(struct gpio_bank *bank, int gpio,
|
|
|
|
int is_input)
|
2005-07-11 01:58:15 +07:00
|
|
|
{
|
2005-09-07 23:20:26 +07:00
|
|
|
void __iomem *reg = bank->base;
|
2005-07-11 01:58:15 +07:00
|
|
|
u32 l;
|
|
|
|
|
2011-04-21 06:31:23 +07:00
|
|
|
reg += bank->regs->direction;
|
2013-11-16 07:01:04 +07:00
|
|
|
l = readl_relaxed(reg);
|
2005-07-11 01:58:15 +07:00
|
|
|
if (is_input)
|
2014-04-27 07:00:49 +07:00
|
|
|
l |= BIT(gpio);
|
2005-07-11 01:58:15 +07:00
|
|
|
else
|
2014-04-27 07:00:49 +07:00
|
|
|
l &= ~(BIT(gpio));
|
2013-11-16 07:01:04 +07:00
|
|
|
writel_relaxed(l, reg);
|
2011-11-15 14:22:38 +07:00
|
|
|
bank->context.oe = l;
|
2005-07-11 01:58:15 +07:00
|
|
|
}
|
|
|
|
|
2011-04-21 06:31:23 +07:00
|
|
|
|
|
|
|
/* set data out value using dedicate set/clear register */
|
2015-03-23 19:18:24 +07:00
|
|
|
static void omap_set_gpio_dataout_reg(struct gpio_bank *bank, unsigned offset,
|
2014-06-28 03:17:37 +07:00
|
|
|
int enable)
|
2005-07-11 01:58:15 +07:00
|
|
|
{
|
2005-09-07 23:20:26 +07:00
|
|
|
void __iomem *reg = bank->base;
|
2015-03-23 19:18:24 +07:00
|
|
|
u32 l = BIT(offset);
|
2005-07-11 01:58:15 +07:00
|
|
|
|
2012-03-02 14:22:52 +07:00
|
|
|
if (enable) {
|
2011-04-21 06:31:23 +07:00
|
|
|
reg += bank->regs->set_dataout;
|
2012-03-02 14:22:52 +07:00
|
|
|
bank->context.dataout |= l;
|
|
|
|
} else {
|
2011-04-21 06:31:23 +07:00
|
|
|
reg += bank->regs->clr_dataout;
|
2012-03-02 14:22:52 +07:00
|
|
|
bank->context.dataout &= ~l;
|
|
|
|
}
|
2005-07-11 01:58:15 +07:00
|
|
|
|
2013-11-16 07:01:04 +07:00
|
|
|
writel_relaxed(l, reg);
|
2005-07-11 01:58:15 +07:00
|
|
|
}
|
|
|
|
|
2011-04-21 06:31:23 +07:00
|
|
|
/* set data out value using mask register */
|
2015-03-23 19:18:24 +07:00
|
|
|
static void omap_set_gpio_dataout_mask(struct gpio_bank *bank, unsigned offset,
|
2014-06-28 03:17:37 +07:00
|
|
|
int enable)
|
2005-07-11 01:58:15 +07:00
|
|
|
{
|
2011-04-21 06:31:23 +07:00
|
|
|
void __iomem *reg = bank->base + bank->regs->dataout;
|
2015-03-23 19:18:24 +07:00
|
|
|
u32 gpio_bit = BIT(offset);
|
2011-04-21 06:31:23 +07:00
|
|
|
u32 l;
|
2005-07-11 01:58:15 +07:00
|
|
|
|
2013-11-16 07:01:04 +07:00
|
|
|
l = readl_relaxed(reg);
|
2011-04-21 06:31:23 +07:00
|
|
|
if (enable)
|
|
|
|
l |= gpio_bit;
|
|
|
|
else
|
|
|
|
l &= ~gpio_bit;
|
2013-11-16 07:01:04 +07:00
|
|
|
writel_relaxed(l, reg);
|
2011-11-15 14:22:38 +07:00
|
|
|
bank->context.dataout = l;
|
2005-07-11 01:58:15 +07:00
|
|
|
}
|
|
|
|
|
2014-06-28 03:17:37 +07:00
|
|
|
static int omap_get_gpio_datain(struct gpio_bank *bank, int offset)
|
2009-08-05 20:53:24 +07:00
|
|
|
{
|
2011-04-21 06:31:23 +07:00
|
|
|
void __iomem *reg = bank->base + bank->regs->datain;
|
2009-08-05 20:53:24 +07:00
|
|
|
|
2014-04-27 07:00:49 +07:00
|
|
|
return (readl_relaxed(reg) & (BIT(offset))) != 0;
|
2005-07-11 01:58:15 +07:00
|
|
|
}
|
2009-08-05 20:53:24 +07:00
|
|
|
|
2014-06-28 03:17:37 +07:00
|
|
|
static int omap_get_gpio_dataout(struct gpio_bank *bank, int offset)
|
2009-08-05 20:53:24 +07:00
|
|
|
{
|
2011-04-21 06:31:23 +07:00
|
|
|
void __iomem *reg = bank->base + bank->regs->dataout;
|
2009-08-05 20:53:24 +07:00
|
|
|
|
2014-04-27 07:00:49 +07:00
|
|
|
return (readl_relaxed(reg) & (BIT(offset))) != 0;
|
2009-08-05 20:53:24 +07:00
|
|
|
}
|
|
|
|
|
2018-07-19 06:57:08 +07:00
|
|
|
/* set multiple data out values using dedicate set/clear register */
|
|
|
|
static void omap_set_gpio_dataout_reg_multiple(struct gpio_bank *bank,
|
|
|
|
unsigned long *mask,
|
|
|
|
unsigned long *bits)
|
|
|
|
{
|
|
|
|
void __iomem *reg = bank->base;
|
|
|
|
u32 l;
|
|
|
|
|
|
|
|
l = *bits & *mask;
|
|
|
|
writel_relaxed(l, reg + bank->regs->set_dataout);
|
|
|
|
bank->context.dataout |= l;
|
|
|
|
|
|
|
|
l = ~*bits & *mask;
|
|
|
|
writel_relaxed(l, reg + bank->regs->clr_dataout);
|
|
|
|
bank->context.dataout &= ~l;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* set multiple data out values using mask register */
|
|
|
|
static void omap_set_gpio_dataout_mask_multiple(struct gpio_bank *bank,
|
|
|
|
unsigned long *mask,
|
|
|
|
unsigned long *bits)
|
|
|
|
{
|
|
|
|
void __iomem *reg = bank->base + bank->regs->dataout;
|
|
|
|
u32 l = (readl_relaxed(reg) & ~*mask) | (*bits & *mask);
|
|
|
|
|
|
|
|
writel_relaxed(l, reg);
|
|
|
|
bank->context.dataout = l;
|
|
|
|
}
|
|
|
|
|
|
|
|
static unsigned long omap_get_gpio_datain_multiple(struct gpio_bank *bank,
|
|
|
|
unsigned long *mask)
|
|
|
|
{
|
|
|
|
void __iomem *reg = bank->base + bank->regs->datain;
|
|
|
|
|
|
|
|
return readl_relaxed(reg) & *mask;
|
|
|
|
}
|
|
|
|
|
|
|
|
static unsigned long omap_get_gpio_dataout_multiple(struct gpio_bank *bank,
|
|
|
|
unsigned long *mask)
|
|
|
|
{
|
|
|
|
void __iomem *reg = bank->base + bank->regs->dataout;
|
|
|
|
|
|
|
|
return readl_relaxed(reg) & *mask;
|
|
|
|
}
|
|
|
|
|
2014-06-28 03:17:37 +07:00
|
|
|
static inline void omap_gpio_rmw(void __iomem *base, u32 reg, u32 mask, bool set)
|
2011-07-12 22:18:15 +07:00
|
|
|
{
|
2013-11-16 07:01:04 +07:00
|
|
|
int l = readl_relaxed(base + reg);
|
2011-07-12 22:18:15 +07:00
|
|
|
|
2012-02-01 21:58:56 +07:00
|
|
|
if (set)
|
2011-07-12 22:18:15 +07:00
|
|
|
l |= mask;
|
|
|
|
else
|
|
|
|
l &= ~mask;
|
|
|
|
|
2013-11-16 07:01:04 +07:00
|
|
|
writel_relaxed(l, base + reg);
|
2011-07-12 22:18:15 +07:00
|
|
|
}
|
2005-09-07 23:20:26 +07:00
|
|
|
|
2014-06-28 03:17:37 +07:00
|
|
|
static inline void omap_gpio_dbck_enable(struct gpio_bank *bank)
|
2011-11-24 04:33:28 +07:00
|
|
|
{
|
|
|
|
if (bank->dbck_enable_mask && !bank->dbck_enabled) {
|
2015-08-18 18:10:56 +07:00
|
|
|
clk_enable(bank->dbck);
|
2011-11-24 04:33:28 +07:00
|
|
|
bank->dbck_enabled = true;
|
2012-06-17 02:01:25 +07:00
|
|
|
|
2013-11-16 07:01:04 +07:00
|
|
|
writel_relaxed(bank->dbck_enable_mask,
|
2012-06-17 02:01:25 +07:00
|
|
|
bank->base + bank->regs->debounce_en);
|
2011-11-24 04:33:28 +07:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2014-06-28 03:17:37 +07:00
|
|
|
static inline void omap_gpio_dbck_disable(struct gpio_bank *bank)
|
2011-11-24 04:33:28 +07:00
|
|
|
{
|
|
|
|
if (bank->dbck_enable_mask && bank->dbck_enabled) {
|
2012-06-17 02:01:25 +07:00
|
|
|
/*
|
|
|
|
* Disable debounce before cutting it's clock. If debounce is
|
|
|
|
* enabled but the clock is not, GPIO module seems to be unable
|
|
|
|
* to detect events and generate interrupts at least on OMAP3.
|
|
|
|
*/
|
2013-11-16 07:01:04 +07:00
|
|
|
writel_relaxed(0, bank->base + bank->regs->debounce_en);
|
2012-06-17 02:01:25 +07:00
|
|
|
|
2015-08-18 18:10:56 +07:00
|
|
|
clk_disable(bank->dbck);
|
2011-11-24 04:33:28 +07:00
|
|
|
bank->dbck_enabled = false;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2010-05-27 04:42:23 +07:00
|
|
|
/**
|
2014-06-28 03:17:37 +07:00
|
|
|
* omap2_set_gpio_debounce - low level gpio debounce time
|
2010-05-27 04:42:23 +07:00
|
|
|
* @bank: the gpio bank we're acting upon
|
2015-03-23 19:18:25 +07:00
|
|
|
* @offset: the gpio number on this @bank
|
2010-05-27 04:42:23 +07:00
|
|
|
* @debounce: debounce time to use
|
|
|
|
*
|
2015-08-18 18:10:54 +07:00
|
|
|
* OMAP's debounce time is in 31us steps
|
|
|
|
* <debounce time> = (GPIO_DEBOUNCINGTIME[7:0].DEBOUNCETIME + 1) x 31
|
|
|
|
* so we need to convert and round up to the closest unit.
|
2017-04-25 05:56:50 +07:00
|
|
|
*
|
|
|
|
* Return: 0 on success, negative error otherwise.
|
2010-05-27 04:42:23 +07:00
|
|
|
*/
|
2017-04-25 05:56:50 +07:00
|
|
|
static int omap2_set_gpio_debounce(struct gpio_bank *bank, unsigned offset,
|
|
|
|
unsigned debounce)
|
2010-05-27 04:42:23 +07:00
|
|
|
{
|
2011-04-23 02:02:05 +07:00
|
|
|
void __iomem *reg;
|
2010-05-27 04:42:23 +07:00
|
|
|
u32 val;
|
|
|
|
u32 l;
|
2015-08-18 18:10:54 +07:00
|
|
|
bool enable = !!debounce;
|
2010-05-27 04:42:23 +07:00
|
|
|
|
2010-12-08 07:26:57 +07:00
|
|
|
if (!bank->dbck_flag)
|
2017-04-25 05:56:50 +07:00
|
|
|
return -ENOTSUPP;
|
2010-12-08 07:26:57 +07:00
|
|
|
|
2015-08-18 18:10:54 +07:00
|
|
|
if (enable) {
|
|
|
|
debounce = DIV_ROUND_UP(debounce, 31) - 1;
|
2017-04-25 05:56:50 +07:00
|
|
|
if ((debounce & OMAP4_GPIO_DEBOUNCINGTIME_MASK) != debounce)
|
|
|
|
return -EINVAL;
|
2015-08-18 18:10:54 +07:00
|
|
|
}
|
2010-05-27 04:42:23 +07:00
|
|
|
|
2015-03-23 19:18:25 +07:00
|
|
|
l = BIT(offset);
|
2010-05-27 04:42:23 +07:00
|
|
|
|
2015-08-18 18:10:56 +07:00
|
|
|
clk_enable(bank->dbck);
|
2011-04-23 02:02:05 +07:00
|
|
|
reg = bank->base + bank->regs->debounce;
|
2013-11-16 07:01:04 +07:00
|
|
|
writel_relaxed(debounce, reg);
|
2010-05-27 04:42:23 +07:00
|
|
|
|
2011-04-23 02:02:05 +07:00
|
|
|
reg = bank->base + bank->regs->debounce_en;
|
2013-11-16 07:01:04 +07:00
|
|
|
val = readl_relaxed(reg);
|
2010-05-27 04:42:23 +07:00
|
|
|
|
2015-08-18 18:10:54 +07:00
|
|
|
if (enable)
|
2010-05-27 04:42:23 +07:00
|
|
|
val |= l;
|
2011-11-24 05:28:54 +07:00
|
|
|
else
|
2010-05-27 04:42:23 +07:00
|
|
|
val &= ~l;
|
2010-06-09 17:53:07 +07:00
|
|
|
bank->dbck_enable_mask = val;
|
2010-05-27 04:42:23 +07:00
|
|
|
|
2013-11-16 07:01:04 +07:00
|
|
|
writel_relaxed(val, reg);
|
2015-08-18 18:10:56 +07:00
|
|
|
clk_disable(bank->dbck);
|
2011-11-24 05:28:54 +07:00
|
|
|
/*
|
|
|
|
* Enable debounce clock per module.
|
|
|
|
* This call is mandatory because in omap_gpio_request() when
|
|
|
|
* *_runtime_get_sync() is called, _gpio_dbck_enable() within
|
|
|
|
* runtime callbck fails to turn on dbck because dbck_enable_mask
|
|
|
|
* used within _gpio_dbck_enable() is still not initialized at
|
|
|
|
* that point. Therefore we have to enable dbck here.
|
|
|
|
*/
|
2014-06-28 03:17:37 +07:00
|
|
|
omap_gpio_dbck_enable(bank);
|
2011-09-09 20:38:58 +07:00
|
|
|
if (bank->dbck_enable_mask) {
|
|
|
|
bank->context.debounce = debounce;
|
|
|
|
bank->context.debounce_en = val;
|
|
|
|
}
|
2017-04-25 05:56:50 +07:00
|
|
|
|
|
|
|
return 0;
|
2010-05-27 04:42:23 +07:00
|
|
|
}
|
|
|
|
|
gpio/omap: fix off-mode bug: clear debounce settings on free/reset
This change was originally titled "gpio/omap: fix off-mode bug: clear debounce
clock enable mask on free/reset". The title has been updated slightly to
reflect (what should be) the final fix.
When a GPIO is freed or shutdown, we need to ensure that any debounce settings
are cleared and if the GPIO is the only GPIO in the bank that is currently
using debounce, then disable the debounce clock as well to save power.
Currently, the debounce settings are not cleared on a GPIO free or shutdown and
so during a context restore on subsequent off-mode transition, the previous
debounce values are restored from the shadow copies (bank->context.debounce*)
leading to mismatch state between driver state and hardware state.
This was discovered when board code was doing
gpio_request_one()
gpio_set_debounce()
gpio_free()
which was leaving the GPIO debounce settings in a confused state. If that GPIO
bank is subsequently used with off-mode enabled, bogus state would be restored,
leaving GPIO debounce enabled which then prevented the CORE powerdomain from
transitioning.
To fix this, introduce a new function called _clear_gpio_debounce() to clear
any debounce settings when the GPIO is freed or shutdown. If this GPIO is the
last debounce-enabled GPIO in the bank, the debounce will also be cut.
Please note that we cannot use _gpio_dbck_disable() to disable the debounce
clock because this has been specifically created for the gpio suspend path
and is intended to shutdown the debounce clock while debounce is enabled.
Special thanks to Kevin Hilman for root causing the bug. This fix is a
collaborative effort with inputs from Kevin Hilman, Grazvydas Ignotas and
Santosh Shilimkar.
Testing:
- This has been unit tested on an OMAP3430 Beagle board, by requesting a gpio,
enabling debounce and then freeing the gpio and checking the register
contents, the saved register context and the debounce clock state.
- Kevin Hilman tested on 37xx/EVM board which configures GPIO debounce for the
ads7846 touchscreen in its board file using the above sequence, and so was
failing off-mode tests in dynamic idle. Verified that off-mode tests are
passing with this patch.
V5 changes:
- Corrected author
Reported-by: Paul Walmsley <paul@pwsan.com>
Cc: Igor Grinberg <grinberg@compulab.co.il>
Cc: Grazvydas Ignotas <notasas@gmail.com>
Cc: Jon Hunter <jon-hunter@ti.com>
Signed-off-by: Jon Hunter <jon-hunter@ti.com>
Reviewed-by: Kevin Hilman <khilman@ti.com>
Tested-by: Kevin Hilman <khilman@ti.com>
Acked-by: Santosh Shilimkar <santosh.shilimkar@ti.com>
Signed-off-by: Linus Walleij <linus.walleij@linaro.org>
2012-10-27 02:26:04 +07:00
|
|
|
/**
|
2014-06-28 03:17:37 +07:00
|
|
|
* omap_clear_gpio_debounce - clear debounce settings for a gpio
|
gpio/omap: fix off-mode bug: clear debounce settings on free/reset
This change was originally titled "gpio/omap: fix off-mode bug: clear debounce
clock enable mask on free/reset". The title has been updated slightly to
reflect (what should be) the final fix.
When a GPIO is freed or shutdown, we need to ensure that any debounce settings
are cleared and if the GPIO is the only GPIO in the bank that is currently
using debounce, then disable the debounce clock as well to save power.
Currently, the debounce settings are not cleared on a GPIO free or shutdown and
so during a context restore on subsequent off-mode transition, the previous
debounce values are restored from the shadow copies (bank->context.debounce*)
leading to mismatch state between driver state and hardware state.
This was discovered when board code was doing
gpio_request_one()
gpio_set_debounce()
gpio_free()
which was leaving the GPIO debounce settings in a confused state. If that GPIO
bank is subsequently used with off-mode enabled, bogus state would be restored,
leaving GPIO debounce enabled which then prevented the CORE powerdomain from
transitioning.
To fix this, introduce a new function called _clear_gpio_debounce() to clear
any debounce settings when the GPIO is freed or shutdown. If this GPIO is the
last debounce-enabled GPIO in the bank, the debounce will also be cut.
Please note that we cannot use _gpio_dbck_disable() to disable the debounce
clock because this has been specifically created for the gpio suspend path
and is intended to shutdown the debounce clock while debounce is enabled.
Special thanks to Kevin Hilman for root causing the bug. This fix is a
collaborative effort with inputs from Kevin Hilman, Grazvydas Ignotas and
Santosh Shilimkar.
Testing:
- This has been unit tested on an OMAP3430 Beagle board, by requesting a gpio,
enabling debounce and then freeing the gpio and checking the register
contents, the saved register context and the debounce clock state.
- Kevin Hilman tested on 37xx/EVM board which configures GPIO debounce for the
ads7846 touchscreen in its board file using the above sequence, and so was
failing off-mode tests in dynamic idle. Verified that off-mode tests are
passing with this patch.
V5 changes:
- Corrected author
Reported-by: Paul Walmsley <paul@pwsan.com>
Cc: Igor Grinberg <grinberg@compulab.co.il>
Cc: Grazvydas Ignotas <notasas@gmail.com>
Cc: Jon Hunter <jon-hunter@ti.com>
Signed-off-by: Jon Hunter <jon-hunter@ti.com>
Reviewed-by: Kevin Hilman <khilman@ti.com>
Tested-by: Kevin Hilman <khilman@ti.com>
Acked-by: Santosh Shilimkar <santosh.shilimkar@ti.com>
Signed-off-by: Linus Walleij <linus.walleij@linaro.org>
2012-10-27 02:26:04 +07:00
|
|
|
* @bank: the gpio bank we're acting upon
|
2015-03-23 19:18:25 +07:00
|
|
|
* @offset: the gpio number on this @bank
|
gpio/omap: fix off-mode bug: clear debounce settings on free/reset
This change was originally titled "gpio/omap: fix off-mode bug: clear debounce
clock enable mask on free/reset". The title has been updated slightly to
reflect (what should be) the final fix.
When a GPIO is freed or shutdown, we need to ensure that any debounce settings
are cleared and if the GPIO is the only GPIO in the bank that is currently
using debounce, then disable the debounce clock as well to save power.
Currently, the debounce settings are not cleared on a GPIO free or shutdown and
so during a context restore on subsequent off-mode transition, the previous
debounce values are restored from the shadow copies (bank->context.debounce*)
leading to mismatch state between driver state and hardware state.
This was discovered when board code was doing
gpio_request_one()
gpio_set_debounce()
gpio_free()
which was leaving the GPIO debounce settings in a confused state. If that GPIO
bank is subsequently used with off-mode enabled, bogus state would be restored,
leaving GPIO debounce enabled which then prevented the CORE powerdomain from
transitioning.
To fix this, introduce a new function called _clear_gpio_debounce() to clear
any debounce settings when the GPIO is freed or shutdown. If this GPIO is the
last debounce-enabled GPIO in the bank, the debounce will also be cut.
Please note that we cannot use _gpio_dbck_disable() to disable the debounce
clock because this has been specifically created for the gpio suspend path
and is intended to shutdown the debounce clock while debounce is enabled.
Special thanks to Kevin Hilman for root causing the bug. This fix is a
collaborative effort with inputs from Kevin Hilman, Grazvydas Ignotas and
Santosh Shilimkar.
Testing:
- This has been unit tested on an OMAP3430 Beagle board, by requesting a gpio,
enabling debounce and then freeing the gpio and checking the register
contents, the saved register context and the debounce clock state.
- Kevin Hilman tested on 37xx/EVM board which configures GPIO debounce for the
ads7846 touchscreen in its board file using the above sequence, and so was
failing off-mode tests in dynamic idle. Verified that off-mode tests are
passing with this patch.
V5 changes:
- Corrected author
Reported-by: Paul Walmsley <paul@pwsan.com>
Cc: Igor Grinberg <grinberg@compulab.co.il>
Cc: Grazvydas Ignotas <notasas@gmail.com>
Cc: Jon Hunter <jon-hunter@ti.com>
Signed-off-by: Jon Hunter <jon-hunter@ti.com>
Reviewed-by: Kevin Hilman <khilman@ti.com>
Tested-by: Kevin Hilman <khilman@ti.com>
Acked-by: Santosh Shilimkar <santosh.shilimkar@ti.com>
Signed-off-by: Linus Walleij <linus.walleij@linaro.org>
2012-10-27 02:26:04 +07:00
|
|
|
*
|
|
|
|
* If a gpio is using debounce, then clear the debounce enable bit and if
|
|
|
|
* this is the only gpio in this bank using debounce, then clear the debounce
|
|
|
|
* time too. The debounce clock will also be disabled when calling this function
|
|
|
|
* if this is the only gpio in the bank using debounce.
|
|
|
|
*/
|
2015-03-23 19:18:25 +07:00
|
|
|
static void omap_clear_gpio_debounce(struct gpio_bank *bank, unsigned offset)
|
gpio/omap: fix off-mode bug: clear debounce settings on free/reset
This change was originally titled "gpio/omap: fix off-mode bug: clear debounce
clock enable mask on free/reset". The title has been updated slightly to
reflect (what should be) the final fix.
When a GPIO is freed or shutdown, we need to ensure that any debounce settings
are cleared and if the GPIO is the only GPIO in the bank that is currently
using debounce, then disable the debounce clock as well to save power.
Currently, the debounce settings are not cleared on a GPIO free or shutdown and
so during a context restore on subsequent off-mode transition, the previous
debounce values are restored from the shadow copies (bank->context.debounce*)
leading to mismatch state between driver state and hardware state.
This was discovered when board code was doing
gpio_request_one()
gpio_set_debounce()
gpio_free()
which was leaving the GPIO debounce settings in a confused state. If that GPIO
bank is subsequently used with off-mode enabled, bogus state would be restored,
leaving GPIO debounce enabled which then prevented the CORE powerdomain from
transitioning.
To fix this, introduce a new function called _clear_gpio_debounce() to clear
any debounce settings when the GPIO is freed or shutdown. If this GPIO is the
last debounce-enabled GPIO in the bank, the debounce will also be cut.
Please note that we cannot use _gpio_dbck_disable() to disable the debounce
clock because this has been specifically created for the gpio suspend path
and is intended to shutdown the debounce clock while debounce is enabled.
Special thanks to Kevin Hilman for root causing the bug. This fix is a
collaborative effort with inputs from Kevin Hilman, Grazvydas Ignotas and
Santosh Shilimkar.
Testing:
- This has been unit tested on an OMAP3430 Beagle board, by requesting a gpio,
enabling debounce and then freeing the gpio and checking the register
contents, the saved register context and the debounce clock state.
- Kevin Hilman tested on 37xx/EVM board which configures GPIO debounce for the
ads7846 touchscreen in its board file using the above sequence, and so was
failing off-mode tests in dynamic idle. Verified that off-mode tests are
passing with this patch.
V5 changes:
- Corrected author
Reported-by: Paul Walmsley <paul@pwsan.com>
Cc: Igor Grinberg <grinberg@compulab.co.il>
Cc: Grazvydas Ignotas <notasas@gmail.com>
Cc: Jon Hunter <jon-hunter@ti.com>
Signed-off-by: Jon Hunter <jon-hunter@ti.com>
Reviewed-by: Kevin Hilman <khilman@ti.com>
Tested-by: Kevin Hilman <khilman@ti.com>
Acked-by: Santosh Shilimkar <santosh.shilimkar@ti.com>
Signed-off-by: Linus Walleij <linus.walleij@linaro.org>
2012-10-27 02:26:04 +07:00
|
|
|
{
|
2015-03-23 19:18:25 +07:00
|
|
|
u32 gpio_bit = BIT(offset);
|
gpio/omap: fix off-mode bug: clear debounce settings on free/reset
This change was originally titled "gpio/omap: fix off-mode bug: clear debounce
clock enable mask on free/reset". The title has been updated slightly to
reflect (what should be) the final fix.
When a GPIO is freed or shutdown, we need to ensure that any debounce settings
are cleared and if the GPIO is the only GPIO in the bank that is currently
using debounce, then disable the debounce clock as well to save power.
Currently, the debounce settings are not cleared on a GPIO free or shutdown and
so during a context restore on subsequent off-mode transition, the previous
debounce values are restored from the shadow copies (bank->context.debounce*)
leading to mismatch state between driver state and hardware state.
This was discovered when board code was doing
gpio_request_one()
gpio_set_debounce()
gpio_free()
which was leaving the GPIO debounce settings in a confused state. If that GPIO
bank is subsequently used with off-mode enabled, bogus state would be restored,
leaving GPIO debounce enabled which then prevented the CORE powerdomain from
transitioning.
To fix this, introduce a new function called _clear_gpio_debounce() to clear
any debounce settings when the GPIO is freed or shutdown. If this GPIO is the
last debounce-enabled GPIO in the bank, the debounce will also be cut.
Please note that we cannot use _gpio_dbck_disable() to disable the debounce
clock because this has been specifically created for the gpio suspend path
and is intended to shutdown the debounce clock while debounce is enabled.
Special thanks to Kevin Hilman for root causing the bug. This fix is a
collaborative effort with inputs from Kevin Hilman, Grazvydas Ignotas and
Santosh Shilimkar.
Testing:
- This has been unit tested on an OMAP3430 Beagle board, by requesting a gpio,
enabling debounce and then freeing the gpio and checking the register
contents, the saved register context and the debounce clock state.
- Kevin Hilman tested on 37xx/EVM board which configures GPIO debounce for the
ads7846 touchscreen in its board file using the above sequence, and so was
failing off-mode tests in dynamic idle. Verified that off-mode tests are
passing with this patch.
V5 changes:
- Corrected author
Reported-by: Paul Walmsley <paul@pwsan.com>
Cc: Igor Grinberg <grinberg@compulab.co.il>
Cc: Grazvydas Ignotas <notasas@gmail.com>
Cc: Jon Hunter <jon-hunter@ti.com>
Signed-off-by: Jon Hunter <jon-hunter@ti.com>
Reviewed-by: Kevin Hilman <khilman@ti.com>
Tested-by: Kevin Hilman <khilman@ti.com>
Acked-by: Santosh Shilimkar <santosh.shilimkar@ti.com>
Signed-off-by: Linus Walleij <linus.walleij@linaro.org>
2012-10-27 02:26:04 +07:00
|
|
|
|
|
|
|
if (!bank->dbck_flag)
|
|
|
|
return;
|
|
|
|
|
|
|
|
if (!(bank->dbck_enable_mask & gpio_bit))
|
|
|
|
return;
|
|
|
|
|
|
|
|
bank->dbck_enable_mask &= ~gpio_bit;
|
|
|
|
bank->context.debounce_en &= ~gpio_bit;
|
2013-11-16 07:01:04 +07:00
|
|
|
writel_relaxed(bank->context.debounce_en,
|
gpio/omap: fix off-mode bug: clear debounce settings on free/reset
This change was originally titled "gpio/omap: fix off-mode bug: clear debounce
clock enable mask on free/reset". The title has been updated slightly to
reflect (what should be) the final fix.
When a GPIO is freed or shutdown, we need to ensure that any debounce settings
are cleared and if the GPIO is the only GPIO in the bank that is currently
using debounce, then disable the debounce clock as well to save power.
Currently, the debounce settings are not cleared on a GPIO free or shutdown and
so during a context restore on subsequent off-mode transition, the previous
debounce values are restored from the shadow copies (bank->context.debounce*)
leading to mismatch state between driver state and hardware state.
This was discovered when board code was doing
gpio_request_one()
gpio_set_debounce()
gpio_free()
which was leaving the GPIO debounce settings in a confused state. If that GPIO
bank is subsequently used with off-mode enabled, bogus state would be restored,
leaving GPIO debounce enabled which then prevented the CORE powerdomain from
transitioning.
To fix this, introduce a new function called _clear_gpio_debounce() to clear
any debounce settings when the GPIO is freed or shutdown. If this GPIO is the
last debounce-enabled GPIO in the bank, the debounce will also be cut.
Please note that we cannot use _gpio_dbck_disable() to disable the debounce
clock because this has been specifically created for the gpio suspend path
and is intended to shutdown the debounce clock while debounce is enabled.
Special thanks to Kevin Hilman for root causing the bug. This fix is a
collaborative effort with inputs from Kevin Hilman, Grazvydas Ignotas and
Santosh Shilimkar.
Testing:
- This has been unit tested on an OMAP3430 Beagle board, by requesting a gpio,
enabling debounce and then freeing the gpio and checking the register
contents, the saved register context and the debounce clock state.
- Kevin Hilman tested on 37xx/EVM board which configures GPIO debounce for the
ads7846 touchscreen in its board file using the above sequence, and so was
failing off-mode tests in dynamic idle. Verified that off-mode tests are
passing with this patch.
V5 changes:
- Corrected author
Reported-by: Paul Walmsley <paul@pwsan.com>
Cc: Igor Grinberg <grinberg@compulab.co.il>
Cc: Grazvydas Ignotas <notasas@gmail.com>
Cc: Jon Hunter <jon-hunter@ti.com>
Signed-off-by: Jon Hunter <jon-hunter@ti.com>
Reviewed-by: Kevin Hilman <khilman@ti.com>
Tested-by: Kevin Hilman <khilman@ti.com>
Acked-by: Santosh Shilimkar <santosh.shilimkar@ti.com>
Signed-off-by: Linus Walleij <linus.walleij@linaro.org>
2012-10-27 02:26:04 +07:00
|
|
|
bank->base + bank->regs->debounce_en);
|
|
|
|
|
|
|
|
if (!bank->dbck_enable_mask) {
|
|
|
|
bank->context.debounce = 0;
|
2013-11-16 07:01:04 +07:00
|
|
|
writel_relaxed(bank->context.debounce, bank->base +
|
gpio/omap: fix off-mode bug: clear debounce settings on free/reset
This change was originally titled "gpio/omap: fix off-mode bug: clear debounce
clock enable mask on free/reset". The title has been updated slightly to
reflect (what should be) the final fix.
When a GPIO is freed or shutdown, we need to ensure that any debounce settings
are cleared and if the GPIO is the only GPIO in the bank that is currently
using debounce, then disable the debounce clock as well to save power.
Currently, the debounce settings are not cleared on a GPIO free or shutdown and
so during a context restore on subsequent off-mode transition, the previous
debounce values are restored from the shadow copies (bank->context.debounce*)
leading to mismatch state between driver state and hardware state.
This was discovered when board code was doing
gpio_request_one()
gpio_set_debounce()
gpio_free()
which was leaving the GPIO debounce settings in a confused state. If that GPIO
bank is subsequently used with off-mode enabled, bogus state would be restored,
leaving GPIO debounce enabled which then prevented the CORE powerdomain from
transitioning.
To fix this, introduce a new function called _clear_gpio_debounce() to clear
any debounce settings when the GPIO is freed or shutdown. If this GPIO is the
last debounce-enabled GPIO in the bank, the debounce will also be cut.
Please note that we cannot use _gpio_dbck_disable() to disable the debounce
clock because this has been specifically created for the gpio suspend path
and is intended to shutdown the debounce clock while debounce is enabled.
Special thanks to Kevin Hilman for root causing the bug. This fix is a
collaborative effort with inputs from Kevin Hilman, Grazvydas Ignotas and
Santosh Shilimkar.
Testing:
- This has been unit tested on an OMAP3430 Beagle board, by requesting a gpio,
enabling debounce and then freeing the gpio and checking the register
contents, the saved register context and the debounce clock state.
- Kevin Hilman tested on 37xx/EVM board which configures GPIO debounce for the
ads7846 touchscreen in its board file using the above sequence, and so was
failing off-mode tests in dynamic idle. Verified that off-mode tests are
passing with this patch.
V5 changes:
- Corrected author
Reported-by: Paul Walmsley <paul@pwsan.com>
Cc: Igor Grinberg <grinberg@compulab.co.il>
Cc: Grazvydas Ignotas <notasas@gmail.com>
Cc: Jon Hunter <jon-hunter@ti.com>
Signed-off-by: Jon Hunter <jon-hunter@ti.com>
Reviewed-by: Kevin Hilman <khilman@ti.com>
Tested-by: Kevin Hilman <khilman@ti.com>
Acked-by: Santosh Shilimkar <santosh.shilimkar@ti.com>
Signed-off-by: Linus Walleij <linus.walleij@linaro.org>
2012-10-27 02:26:04 +07:00
|
|
|
bank->regs->debounce);
|
2015-08-18 18:10:56 +07:00
|
|
|
clk_disable(bank->dbck);
|
gpio/omap: fix off-mode bug: clear debounce settings on free/reset
This change was originally titled "gpio/omap: fix off-mode bug: clear debounce
clock enable mask on free/reset". The title has been updated slightly to
reflect (what should be) the final fix.
When a GPIO is freed or shutdown, we need to ensure that any debounce settings
are cleared and if the GPIO is the only GPIO in the bank that is currently
using debounce, then disable the debounce clock as well to save power.
Currently, the debounce settings are not cleared on a GPIO free or shutdown and
so during a context restore on subsequent off-mode transition, the previous
debounce values are restored from the shadow copies (bank->context.debounce*)
leading to mismatch state between driver state and hardware state.
This was discovered when board code was doing
gpio_request_one()
gpio_set_debounce()
gpio_free()
which was leaving the GPIO debounce settings in a confused state. If that GPIO
bank is subsequently used with off-mode enabled, bogus state would be restored,
leaving GPIO debounce enabled which then prevented the CORE powerdomain from
transitioning.
To fix this, introduce a new function called _clear_gpio_debounce() to clear
any debounce settings when the GPIO is freed or shutdown. If this GPIO is the
last debounce-enabled GPIO in the bank, the debounce will also be cut.
Please note that we cannot use _gpio_dbck_disable() to disable the debounce
clock because this has been specifically created for the gpio suspend path
and is intended to shutdown the debounce clock while debounce is enabled.
Special thanks to Kevin Hilman for root causing the bug. This fix is a
collaborative effort with inputs from Kevin Hilman, Grazvydas Ignotas and
Santosh Shilimkar.
Testing:
- This has been unit tested on an OMAP3430 Beagle board, by requesting a gpio,
enabling debounce and then freeing the gpio and checking the register
contents, the saved register context and the debounce clock state.
- Kevin Hilman tested on 37xx/EVM board which configures GPIO debounce for the
ads7846 touchscreen in its board file using the above sequence, and so was
failing off-mode tests in dynamic idle. Verified that off-mode tests are
passing with this patch.
V5 changes:
- Corrected author
Reported-by: Paul Walmsley <paul@pwsan.com>
Cc: Igor Grinberg <grinberg@compulab.co.il>
Cc: Grazvydas Ignotas <notasas@gmail.com>
Cc: Jon Hunter <jon-hunter@ti.com>
Signed-off-by: Jon Hunter <jon-hunter@ti.com>
Reviewed-by: Kevin Hilman <khilman@ti.com>
Tested-by: Kevin Hilman <khilman@ti.com>
Acked-by: Santosh Shilimkar <santosh.shilimkar@ti.com>
Signed-off-by: Linus Walleij <linus.walleij@linaro.org>
2012-10-27 02:26:04 +07:00
|
|
|
bank->dbck_enabled = false;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2014-06-28 03:17:37 +07:00
|
|
|
static inline void omap_set_gpio_trigger(struct gpio_bank *bank, int gpio,
|
gpio/omap: fix trigger type to unsigned
The GPIO trigger parameter is of type unsigned.
enum {
IRQ_TYPE_NONE = 0x00000000,
IRQ_TYPE_EDGE_RISING = 0x00000001,
IRQ_TYPE_EDGE_FALLING = 0x00000002,
IRQ_TYPE_EDGE_BOTH = (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING),
IRQ_TYPE_LEVEL_HIGH = 0x00000004,
IRQ_TYPE_LEVEL_LOW = 0x00000008,
IRQ_TYPE_LEVEL_MASK = (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH),
IRQ_TYPE_SENSE_MASK = 0x0000000f,
IRQ_TYPE_PROBE = 0x00000010,
...
};
Even though gpio_irq_type(struct irq_data *d, unsigned type) has the right type
of parameter, the subsequent called functions set_gpio_triggering() and
set_gpio_trigger() wrongly makes it signed integer. Fix this.
Signed-off-by: Tarun Kanti DebBarma <tarun.kanti@ti.com>
Reviewed-by: Santosh Shilimkar <santosh.shilimkar@ti.com>
Acked-by: Felipe Balbi <balbi@ti.com>
Reviewed-by: Kevin Hilman <khilman@ti.com>
Signed-off-by: Kevin Hilman <khilman@ti.com>
2011-11-25 17:11:06 +07:00
|
|
|
unsigned trigger)
|
2005-07-11 01:58:15 +07:00
|
|
|
{
|
2006-12-07 08:13:52 +07:00
|
|
|
void __iomem *base = bank->base;
|
2014-04-27 07:00:49 +07:00
|
|
|
u32 gpio_bit = BIT(gpio);
|
2005-09-07 23:20:26 +07:00
|
|
|
|
2014-06-28 03:17:37 +07:00
|
|
|
omap_gpio_rmw(base, bank->regs->leveldetect0, gpio_bit,
|
|
|
|
trigger & IRQ_TYPE_LEVEL_LOW);
|
|
|
|
omap_gpio_rmw(base, bank->regs->leveldetect1, gpio_bit,
|
|
|
|
trigger & IRQ_TYPE_LEVEL_HIGH);
|
|
|
|
omap_gpio_rmw(base, bank->regs->risingdetect, gpio_bit,
|
|
|
|
trigger & IRQ_TYPE_EDGE_RISING);
|
|
|
|
omap_gpio_rmw(base, bank->regs->fallingdetect, gpio_bit,
|
|
|
|
trigger & IRQ_TYPE_EDGE_FALLING);
|
2011-09-13 16:32:14 +07:00
|
|
|
|
2011-11-15 14:22:38 +07:00
|
|
|
bank->context.leveldetect0 =
|
2013-11-16 07:01:04 +07:00
|
|
|
readl_relaxed(bank->base + bank->regs->leveldetect0);
|
2011-11-15 14:22:38 +07:00
|
|
|
bank->context.leveldetect1 =
|
2013-11-16 07:01:04 +07:00
|
|
|
readl_relaxed(bank->base + bank->regs->leveldetect1);
|
2011-11-15 14:22:38 +07:00
|
|
|
bank->context.risingdetect =
|
2013-11-16 07:01:04 +07:00
|
|
|
readl_relaxed(bank->base + bank->regs->risingdetect);
|
2011-11-15 14:22:38 +07:00
|
|
|
bank->context.fallingdetect =
|
2013-11-16 07:01:04 +07:00
|
|
|
readl_relaxed(bank->base + bank->regs->fallingdetect);
|
2011-11-15 14:22:38 +07:00
|
|
|
|
|
|
|
if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
|
2018-12-08 02:08:29 +07:00
|
|
|
omap_gpio_rmw(base, bank->regs->wkup_en, gpio_bit, trigger != 0);
|
|
|
|
bank->context.wake_en =
|
|
|
|
readl_relaxed(bank->base + bank->regs->wkup_en);
|
2011-11-15 14:22:38 +07:00
|
|
|
}
|
2011-09-13 16:32:14 +07:00
|
|
|
|
2011-06-16 03:40:45 +07:00
|
|
|
/* This part needs to be executed always for OMAP{34xx, 44xx} */
|
2011-09-13 16:32:14 +07:00
|
|
|
if (!bank->regs->irqctrl) {
|
|
|
|
/* On omap24xx proceed only when valid GPIO bit is set */
|
|
|
|
if (bank->non_wakeup_gpios) {
|
|
|
|
if (!(bank->non_wakeup_gpios & gpio_bit))
|
|
|
|
goto exit;
|
|
|
|
}
|
|
|
|
|
2009-06-25 00:13:39 +07:00
|
|
|
/*
|
|
|
|
* Log the edge gpio and manually trigger the IRQ
|
|
|
|
* after resume if the input level changes
|
|
|
|
* to avoid irq lost during PER RET/OFF mode
|
|
|
|
* Applies for omap2 non-wakeup gpio and all omap3 gpios
|
|
|
|
*/
|
|
|
|
if (trigger & IRQ_TYPE_EDGE_BOTH)
|
2006-12-07 08:13:52 +07:00
|
|
|
bank->enabled_non_wakeup_gpios |= gpio_bit;
|
|
|
|
else
|
|
|
|
bank->enabled_non_wakeup_gpios &= ~gpio_bit;
|
|
|
|
}
|
2007-05-06 01:40:29 +07:00
|
|
|
|
2011-09-13 16:32:14 +07:00
|
|
|
exit:
|
2011-08-30 16:35:44 +07:00
|
|
|
bank->level_mask =
|
2013-11-16 07:01:04 +07:00
|
|
|
readl_relaxed(bank->base + bank->regs->leveldetect0) |
|
|
|
|
readl_relaxed(bank->base + bank->regs->leveldetect1);
|
2005-09-07 23:20:26 +07:00
|
|
|
}
|
|
|
|
|
2010-01-30 05:20:05 +07:00
|
|
|
#ifdef CONFIG_ARCH_OMAP1
|
omap: gpio: Simultaneously requested rising and falling edge
Some chips, namely any OMAP1 chips using METHOD_MPUIO,
OMAP15xx and OMAP7xx, cannot be setup to respond to on-chip GPIO
interrupts in both rising and falling edge directions -- they can
only respond to one direction or the other, depending on how the
ICR is configured.
Additionally, current code forces rising edge detection if both
flags are specified:
if (trigger & IRQ_TYPE_EDGE_RISING)
l |= 1 << gpio;
else if (trigger & IRQ_TYPE_EDGE_FALLING)
l &= ~(1 << gpio);
else
goto bad;
This change implements a toggle function that will modify the ICR
to flip the direction of interrupt for IRQs that are requested with
both rising and falling flags. The toggle function is not called
for chips and GPIOs it does not apply to through the use of a flip_mask
that's added on a per-bank basis. The mask is only set for those
GPIOs where a toggle is necessary. Edge detection starts out the
same as above with FALLING mode first.
The toggle happens on EACH interrupt; without it, we have the
following sequence of actions on GPIO transition:
ICR GPIO Result
0x1 0 -> 1 (rising) Interrupt
0x1 1 -> 0 (falling) No interrupt
(set ICR to 0x0 manually)
0x0 0 -> 1 (rising) No interrupt
0x0 1 -> 0 (falling) Interrupt
That is, with the ICR set to 1 for a gpio, only rising edge interrupts
are caught, and with it set to 0, only falling edge interrupts are
caught. If we add in the toggle, we get this:
ICR GPIO Result
0x1 0 -> 1 (rising) Interrupt (ICR set to 0x0)
0x0 1 -> 0 (falling) Interrupt (ICR set to 0x1)
0x1 0 -> 1 ...
so, both rising and falling are caught, per the request for both
(IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING).
Signed-off-by: Cory Maccarrone <darkstar6262@gmail.com>
Acked-by: Kevin Hilman <khilman@deeprootsystems.com>
Signed-off-by: Tony Lindgren <tony@atomide.com>
2010-01-09 01:29:04 +07:00
|
|
|
/*
|
|
|
|
* This only applies to chips that can't do both rising and falling edge
|
|
|
|
* detection at once. For all other chips, this function is a noop.
|
|
|
|
*/
|
2014-06-28 03:17:37 +07:00
|
|
|
static void omap_toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
|
omap: gpio: Simultaneously requested rising and falling edge
Some chips, namely any OMAP1 chips using METHOD_MPUIO,
OMAP15xx and OMAP7xx, cannot be setup to respond to on-chip GPIO
interrupts in both rising and falling edge directions -- they can
only respond to one direction or the other, depending on how the
ICR is configured.
Additionally, current code forces rising edge detection if both
flags are specified:
if (trigger & IRQ_TYPE_EDGE_RISING)
l |= 1 << gpio;
else if (trigger & IRQ_TYPE_EDGE_FALLING)
l &= ~(1 << gpio);
else
goto bad;
This change implements a toggle function that will modify the ICR
to flip the direction of interrupt for IRQs that are requested with
both rising and falling flags. The toggle function is not called
for chips and GPIOs it does not apply to through the use of a flip_mask
that's added on a per-bank basis. The mask is only set for those
GPIOs where a toggle is necessary. Edge detection starts out the
same as above with FALLING mode first.
The toggle happens on EACH interrupt; without it, we have the
following sequence of actions on GPIO transition:
ICR GPIO Result
0x1 0 -> 1 (rising) Interrupt
0x1 1 -> 0 (falling) No interrupt
(set ICR to 0x0 manually)
0x0 0 -> 1 (rising) No interrupt
0x0 1 -> 0 (falling) Interrupt
That is, with the ICR set to 1 for a gpio, only rising edge interrupts
are caught, and with it set to 0, only falling edge interrupts are
caught. If we add in the toggle, we get this:
ICR GPIO Result
0x1 0 -> 1 (rising) Interrupt (ICR set to 0x0)
0x0 1 -> 0 (falling) Interrupt (ICR set to 0x1)
0x1 0 -> 1 ...
so, both rising and falling are caught, per the request for both
(IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING).
Signed-off-by: Cory Maccarrone <darkstar6262@gmail.com>
Acked-by: Kevin Hilman <khilman@deeprootsystems.com>
Signed-off-by: Tony Lindgren <tony@atomide.com>
2010-01-09 01:29:04 +07:00
|
|
|
{
|
|
|
|
void __iomem *reg = bank->base;
|
|
|
|
u32 l = 0;
|
|
|
|
|
2011-09-13 16:32:14 +07:00
|
|
|
if (!bank->regs->irqctrl)
|
omap: gpio: Simultaneously requested rising and falling edge
Some chips, namely any OMAP1 chips using METHOD_MPUIO,
OMAP15xx and OMAP7xx, cannot be setup to respond to on-chip GPIO
interrupts in both rising and falling edge directions -- they can
only respond to one direction or the other, depending on how the
ICR is configured.
Additionally, current code forces rising edge detection if both
flags are specified:
if (trigger & IRQ_TYPE_EDGE_RISING)
l |= 1 << gpio;
else if (trigger & IRQ_TYPE_EDGE_FALLING)
l &= ~(1 << gpio);
else
goto bad;
This change implements a toggle function that will modify the ICR
to flip the direction of interrupt for IRQs that are requested with
both rising and falling flags. The toggle function is not called
for chips and GPIOs it does not apply to through the use of a flip_mask
that's added on a per-bank basis. The mask is only set for those
GPIOs where a toggle is necessary. Edge detection starts out the
same as above with FALLING mode first.
The toggle happens on EACH interrupt; without it, we have the
following sequence of actions on GPIO transition:
ICR GPIO Result
0x1 0 -> 1 (rising) Interrupt
0x1 1 -> 0 (falling) No interrupt
(set ICR to 0x0 manually)
0x0 0 -> 1 (rising) No interrupt
0x0 1 -> 0 (falling) Interrupt
That is, with the ICR set to 1 for a gpio, only rising edge interrupts
are caught, and with it set to 0, only falling edge interrupts are
caught. If we add in the toggle, we get this:
ICR GPIO Result
0x1 0 -> 1 (rising) Interrupt (ICR set to 0x0)
0x0 1 -> 0 (falling) Interrupt (ICR set to 0x1)
0x1 0 -> 1 ...
so, both rising and falling are caught, per the request for both
(IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING).
Signed-off-by: Cory Maccarrone <darkstar6262@gmail.com>
Acked-by: Kevin Hilman <khilman@deeprootsystems.com>
Signed-off-by: Tony Lindgren <tony@atomide.com>
2010-01-09 01:29:04 +07:00
|
|
|
return;
|
2011-09-13 16:32:14 +07:00
|
|
|
|
|
|
|
reg += bank->regs->irqctrl;
|
omap: gpio: Simultaneously requested rising and falling edge
Some chips, namely any OMAP1 chips using METHOD_MPUIO,
OMAP15xx and OMAP7xx, cannot be setup to respond to on-chip GPIO
interrupts in both rising and falling edge directions -- they can
only respond to one direction or the other, depending on how the
ICR is configured.
Additionally, current code forces rising edge detection if both
flags are specified:
if (trigger & IRQ_TYPE_EDGE_RISING)
l |= 1 << gpio;
else if (trigger & IRQ_TYPE_EDGE_FALLING)
l &= ~(1 << gpio);
else
goto bad;
This change implements a toggle function that will modify the ICR
to flip the direction of interrupt for IRQs that are requested with
both rising and falling flags. The toggle function is not called
for chips and GPIOs it does not apply to through the use of a flip_mask
that's added on a per-bank basis. The mask is only set for those
GPIOs where a toggle is necessary. Edge detection starts out the
same as above with FALLING mode first.
The toggle happens on EACH interrupt; without it, we have the
following sequence of actions on GPIO transition:
ICR GPIO Result
0x1 0 -> 1 (rising) Interrupt
0x1 1 -> 0 (falling) No interrupt
(set ICR to 0x0 manually)
0x0 0 -> 1 (rising) No interrupt
0x0 1 -> 0 (falling) Interrupt
That is, with the ICR set to 1 for a gpio, only rising edge interrupts
are caught, and with it set to 0, only falling edge interrupts are
caught. If we add in the toggle, we get this:
ICR GPIO Result
0x1 0 -> 1 (rising) Interrupt (ICR set to 0x0)
0x0 1 -> 0 (falling) Interrupt (ICR set to 0x1)
0x1 0 -> 1 ...
so, both rising and falling are caught, per the request for both
(IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING).
Signed-off-by: Cory Maccarrone <darkstar6262@gmail.com>
Acked-by: Kevin Hilman <khilman@deeprootsystems.com>
Signed-off-by: Tony Lindgren <tony@atomide.com>
2010-01-09 01:29:04 +07:00
|
|
|
|
2013-11-16 07:01:04 +07:00
|
|
|
l = readl_relaxed(reg);
|
omap: gpio: Simultaneously requested rising and falling edge
Some chips, namely any OMAP1 chips using METHOD_MPUIO,
OMAP15xx and OMAP7xx, cannot be setup to respond to on-chip GPIO
interrupts in both rising and falling edge directions -- they can
only respond to one direction or the other, depending on how the
ICR is configured.
Additionally, current code forces rising edge detection if both
flags are specified:
if (trigger & IRQ_TYPE_EDGE_RISING)
l |= 1 << gpio;
else if (trigger & IRQ_TYPE_EDGE_FALLING)
l &= ~(1 << gpio);
else
goto bad;
This change implements a toggle function that will modify the ICR
to flip the direction of interrupt for IRQs that are requested with
both rising and falling flags. The toggle function is not called
for chips and GPIOs it does not apply to through the use of a flip_mask
that's added on a per-bank basis. The mask is only set for those
GPIOs where a toggle is necessary. Edge detection starts out the
same as above with FALLING mode first.
The toggle happens on EACH interrupt; without it, we have the
following sequence of actions on GPIO transition:
ICR GPIO Result
0x1 0 -> 1 (rising) Interrupt
0x1 1 -> 0 (falling) No interrupt
(set ICR to 0x0 manually)
0x0 0 -> 1 (rising) No interrupt
0x0 1 -> 0 (falling) Interrupt
That is, with the ICR set to 1 for a gpio, only rising edge interrupts
are caught, and with it set to 0, only falling edge interrupts are
caught. If we add in the toggle, we get this:
ICR GPIO Result
0x1 0 -> 1 (rising) Interrupt (ICR set to 0x0)
0x0 1 -> 0 (falling) Interrupt (ICR set to 0x1)
0x1 0 -> 1 ...
so, both rising and falling are caught, per the request for both
(IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING).
Signed-off-by: Cory Maccarrone <darkstar6262@gmail.com>
Acked-by: Kevin Hilman <khilman@deeprootsystems.com>
Signed-off-by: Tony Lindgren <tony@atomide.com>
2010-01-09 01:29:04 +07:00
|
|
|
if ((l >> gpio) & 1)
|
2014-04-27 07:00:49 +07:00
|
|
|
l &= ~(BIT(gpio));
|
omap: gpio: Simultaneously requested rising and falling edge
Some chips, namely any OMAP1 chips using METHOD_MPUIO,
OMAP15xx and OMAP7xx, cannot be setup to respond to on-chip GPIO
interrupts in both rising and falling edge directions -- they can
only respond to one direction or the other, depending on how the
ICR is configured.
Additionally, current code forces rising edge detection if both
flags are specified:
if (trigger & IRQ_TYPE_EDGE_RISING)
l |= 1 << gpio;
else if (trigger & IRQ_TYPE_EDGE_FALLING)
l &= ~(1 << gpio);
else
goto bad;
This change implements a toggle function that will modify the ICR
to flip the direction of interrupt for IRQs that are requested with
both rising and falling flags. The toggle function is not called
for chips and GPIOs it does not apply to through the use of a flip_mask
that's added on a per-bank basis. The mask is only set for those
GPIOs where a toggle is necessary. Edge detection starts out the
same as above with FALLING mode first.
The toggle happens on EACH interrupt; without it, we have the
following sequence of actions on GPIO transition:
ICR GPIO Result
0x1 0 -> 1 (rising) Interrupt
0x1 1 -> 0 (falling) No interrupt
(set ICR to 0x0 manually)
0x0 0 -> 1 (rising) No interrupt
0x0 1 -> 0 (falling) Interrupt
That is, with the ICR set to 1 for a gpio, only rising edge interrupts
are caught, and with it set to 0, only falling edge interrupts are
caught. If we add in the toggle, we get this:
ICR GPIO Result
0x1 0 -> 1 (rising) Interrupt (ICR set to 0x0)
0x0 1 -> 0 (falling) Interrupt (ICR set to 0x1)
0x1 0 -> 1 ...
so, both rising and falling are caught, per the request for both
(IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING).
Signed-off-by: Cory Maccarrone <darkstar6262@gmail.com>
Acked-by: Kevin Hilman <khilman@deeprootsystems.com>
Signed-off-by: Tony Lindgren <tony@atomide.com>
2010-01-09 01:29:04 +07:00
|
|
|
else
|
2014-04-27 07:00:49 +07:00
|
|
|
l |= BIT(gpio);
|
omap: gpio: Simultaneously requested rising and falling edge
Some chips, namely any OMAP1 chips using METHOD_MPUIO,
OMAP15xx and OMAP7xx, cannot be setup to respond to on-chip GPIO
interrupts in both rising and falling edge directions -- they can
only respond to one direction or the other, depending on how the
ICR is configured.
Additionally, current code forces rising edge detection if both
flags are specified:
if (trigger & IRQ_TYPE_EDGE_RISING)
l |= 1 << gpio;
else if (trigger & IRQ_TYPE_EDGE_FALLING)
l &= ~(1 << gpio);
else
goto bad;
This change implements a toggle function that will modify the ICR
to flip the direction of interrupt for IRQs that are requested with
both rising and falling flags. The toggle function is not called
for chips and GPIOs it does not apply to through the use of a flip_mask
that's added on a per-bank basis. The mask is only set for those
GPIOs where a toggle is necessary. Edge detection starts out the
same as above with FALLING mode first.
The toggle happens on EACH interrupt; without it, we have the
following sequence of actions on GPIO transition:
ICR GPIO Result
0x1 0 -> 1 (rising) Interrupt
0x1 1 -> 0 (falling) No interrupt
(set ICR to 0x0 manually)
0x0 0 -> 1 (rising) No interrupt
0x0 1 -> 0 (falling) Interrupt
That is, with the ICR set to 1 for a gpio, only rising edge interrupts
are caught, and with it set to 0, only falling edge interrupts are
caught. If we add in the toggle, we get this:
ICR GPIO Result
0x1 0 -> 1 (rising) Interrupt (ICR set to 0x0)
0x0 1 -> 0 (falling) Interrupt (ICR set to 0x1)
0x1 0 -> 1 ...
so, both rising and falling are caught, per the request for both
(IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING).
Signed-off-by: Cory Maccarrone <darkstar6262@gmail.com>
Acked-by: Kevin Hilman <khilman@deeprootsystems.com>
Signed-off-by: Tony Lindgren <tony@atomide.com>
2010-01-09 01:29:04 +07:00
|
|
|
|
2013-11-16 07:01:04 +07:00
|
|
|
writel_relaxed(l, reg);
|
omap: gpio: Simultaneously requested rising and falling edge
Some chips, namely any OMAP1 chips using METHOD_MPUIO,
OMAP15xx and OMAP7xx, cannot be setup to respond to on-chip GPIO
interrupts in both rising and falling edge directions -- they can
only respond to one direction or the other, depending on how the
ICR is configured.
Additionally, current code forces rising edge detection if both
flags are specified:
if (trigger & IRQ_TYPE_EDGE_RISING)
l |= 1 << gpio;
else if (trigger & IRQ_TYPE_EDGE_FALLING)
l &= ~(1 << gpio);
else
goto bad;
This change implements a toggle function that will modify the ICR
to flip the direction of interrupt for IRQs that are requested with
both rising and falling flags. The toggle function is not called
for chips and GPIOs it does not apply to through the use of a flip_mask
that's added on a per-bank basis. The mask is only set for those
GPIOs where a toggle is necessary. Edge detection starts out the
same as above with FALLING mode first.
The toggle happens on EACH interrupt; without it, we have the
following sequence of actions on GPIO transition:
ICR GPIO Result
0x1 0 -> 1 (rising) Interrupt
0x1 1 -> 0 (falling) No interrupt
(set ICR to 0x0 manually)
0x0 0 -> 1 (rising) No interrupt
0x0 1 -> 0 (falling) Interrupt
That is, with the ICR set to 1 for a gpio, only rising edge interrupts
are caught, and with it set to 0, only falling edge interrupts are
caught. If we add in the toggle, we get this:
ICR GPIO Result
0x1 0 -> 1 (rising) Interrupt (ICR set to 0x0)
0x0 1 -> 0 (falling) Interrupt (ICR set to 0x1)
0x1 0 -> 1 ...
so, both rising and falling are caught, per the request for both
(IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING).
Signed-off-by: Cory Maccarrone <darkstar6262@gmail.com>
Acked-by: Kevin Hilman <khilman@deeprootsystems.com>
Signed-off-by: Tony Lindgren <tony@atomide.com>
2010-01-09 01:29:04 +07:00
|
|
|
}
|
2011-09-13 16:32:14 +07:00
|
|
|
#else
|
2014-06-28 03:17:37 +07:00
|
|
|
static void omap_toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio) {}
|
2010-01-30 05:20:05 +07:00
|
|
|
#endif
|
omap: gpio: Simultaneously requested rising and falling edge
Some chips, namely any OMAP1 chips using METHOD_MPUIO,
OMAP15xx and OMAP7xx, cannot be setup to respond to on-chip GPIO
interrupts in both rising and falling edge directions -- they can
only respond to one direction or the other, depending on how the
ICR is configured.
Additionally, current code forces rising edge detection if both
flags are specified:
if (trigger & IRQ_TYPE_EDGE_RISING)
l |= 1 << gpio;
else if (trigger & IRQ_TYPE_EDGE_FALLING)
l &= ~(1 << gpio);
else
goto bad;
This change implements a toggle function that will modify the ICR
to flip the direction of interrupt for IRQs that are requested with
both rising and falling flags. The toggle function is not called
for chips and GPIOs it does not apply to through the use of a flip_mask
that's added on a per-bank basis. The mask is only set for those
GPIOs where a toggle is necessary. Edge detection starts out the
same as above with FALLING mode first.
The toggle happens on EACH interrupt; without it, we have the
following sequence of actions on GPIO transition:
ICR GPIO Result
0x1 0 -> 1 (rising) Interrupt
0x1 1 -> 0 (falling) No interrupt
(set ICR to 0x0 manually)
0x0 0 -> 1 (rising) No interrupt
0x0 1 -> 0 (falling) Interrupt
That is, with the ICR set to 1 for a gpio, only rising edge interrupts
are caught, and with it set to 0, only falling edge interrupts are
caught. If we add in the toggle, we get this:
ICR GPIO Result
0x1 0 -> 1 (rising) Interrupt (ICR set to 0x0)
0x0 1 -> 0 (falling) Interrupt (ICR set to 0x1)
0x1 0 -> 1 ...
so, both rising and falling are caught, per the request for both
(IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING).
Signed-off-by: Cory Maccarrone <darkstar6262@gmail.com>
Acked-by: Kevin Hilman <khilman@deeprootsystems.com>
Signed-off-by: Tony Lindgren <tony@atomide.com>
2010-01-09 01:29:04 +07:00
|
|
|
|
2014-06-28 03:17:37 +07:00
|
|
|
static int omap_set_gpio_triggering(struct gpio_bank *bank, int gpio,
|
|
|
|
unsigned trigger)
|
2005-09-07 23:20:26 +07:00
|
|
|
{
|
|
|
|
void __iomem *reg = bank->base;
|
2011-09-13 16:32:14 +07:00
|
|
|
void __iomem *base = bank->base;
|
2005-09-07 23:20:26 +07:00
|
|
|
u32 l = 0;
|
2005-07-11 01:58:15 +07:00
|
|
|
|
2011-09-13 16:32:14 +07:00
|
|
|
if (bank->regs->leveldetect0 && bank->regs->wkup_en) {
|
2014-06-28 03:17:37 +07:00
|
|
|
omap_set_gpio_trigger(bank, gpio, trigger);
|
2011-09-13 16:32:14 +07:00
|
|
|
} else if (bank->regs->irqctrl) {
|
|
|
|
reg += bank->regs->irqctrl;
|
|
|
|
|
2013-11-16 07:01:04 +07:00
|
|
|
l = readl_relaxed(reg);
|
2010-04-05 18:38:06 +07:00
|
|
|
if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
|
2014-04-27 07:00:49 +07:00
|
|
|
bank->toggle_mask |= BIT(gpio);
|
2008-07-27 10:23:31 +07:00
|
|
|
if (trigger & IRQ_TYPE_EDGE_RISING)
|
2014-04-27 07:00:49 +07:00
|
|
|
l |= BIT(gpio);
|
2008-07-27 10:23:31 +07:00
|
|
|
else if (trigger & IRQ_TYPE_EDGE_FALLING)
|
2014-04-27 07:00:49 +07:00
|
|
|
l &= ~(BIT(gpio));
|
2005-09-07 23:20:26 +07:00
|
|
|
else
|
2011-09-13 16:32:14 +07:00
|
|
|
return -EINVAL;
|
|
|
|
|
2013-11-16 07:01:04 +07:00
|
|
|
writel_relaxed(l, reg);
|
2011-09-13 16:32:14 +07:00
|
|
|
} else if (bank->regs->edgectrl1) {
|
2005-07-11 01:58:15 +07:00
|
|
|
if (gpio & 0x08)
|
2011-09-13 16:32:14 +07:00
|
|
|
reg += bank->regs->edgectrl2;
|
2005-07-11 01:58:15 +07:00
|
|
|
else
|
2011-09-13 16:32:14 +07:00
|
|
|
reg += bank->regs->edgectrl1;
|
|
|
|
|
2005-07-11 01:58:15 +07:00
|
|
|
gpio &= 0x07;
|
2013-11-16 07:01:04 +07:00
|
|
|
l = readl_relaxed(reg);
|
2005-07-11 01:58:15 +07:00
|
|
|
l &= ~(3 << (gpio << 1));
|
2008-07-27 10:23:31 +07:00
|
|
|
if (trigger & IRQ_TYPE_EDGE_RISING)
|
2006-04-02 23:46:23 +07:00
|
|
|
l |= 2 << (gpio << 1);
|
2008-07-27 10:23:31 +07:00
|
|
|
if (trigger & IRQ_TYPE_EDGE_FALLING)
|
2014-04-27 07:00:49 +07:00
|
|
|
l |= BIT(gpio << 1);
|
2011-09-13 16:32:14 +07:00
|
|
|
|
|
|
|
/* Enable wake-up during idle for dynamic tick */
|
2014-06-28 03:17:37 +07:00
|
|
|
omap_gpio_rmw(base, bank->regs->wkup_en, BIT(gpio), trigger);
|
2011-11-15 14:22:38 +07:00
|
|
|
bank->context.wake_en =
|
2013-11-16 07:01:04 +07:00
|
|
|
readl_relaxed(bank->base + bank->regs->wkup_en);
|
|
|
|
writel_relaxed(l, reg);
|
2005-07-11 01:58:15 +07:00
|
|
|
}
|
2005-09-07 23:20:26 +07:00
|
|
|
return 0;
|
2005-07-11 01:58:15 +07:00
|
|
|
}
|
|
|
|
|
2014-06-28 03:17:37 +07:00
|
|
|
static void omap_enable_gpio_module(struct gpio_bank *bank, unsigned offset)
|
2013-09-25 07:36:54 +07:00
|
|
|
{
|
|
|
|
if (bank->regs->pinctrl) {
|
|
|
|
void __iomem *reg = bank->base + bank->regs->pinctrl;
|
|
|
|
|
|
|
|
/* Claim the pin for MPU */
|
2014-04-27 07:00:49 +07:00
|
|
|
writel_relaxed(readl_relaxed(reg) | (BIT(offset)), reg);
|
2013-09-25 07:36:54 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
if (bank->regs->ctrl && !BANK_USED(bank)) {
|
|
|
|
void __iomem *reg = bank->base + bank->regs->ctrl;
|
|
|
|
u32 ctrl;
|
|
|
|
|
2013-11-16 07:01:04 +07:00
|
|
|
ctrl = readl_relaxed(reg);
|
2013-09-25 07:36:54 +07:00
|
|
|
/* Module is enabled, clocks are not gated */
|
|
|
|
ctrl &= ~GPIO_MOD_CTRL_BIT;
|
2013-11-16 07:01:04 +07:00
|
|
|
writel_relaxed(ctrl, reg);
|
2013-09-25 07:36:54 +07:00
|
|
|
bank->context.ctrl = ctrl;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2014-06-28 03:17:37 +07:00
|
|
|
static void omap_disable_gpio_module(struct gpio_bank *bank, unsigned offset)
|
2013-09-25 07:36:54 +07:00
|
|
|
{
|
|
|
|
void __iomem *base = bank->base;
|
|
|
|
|
|
|
|
if (bank->regs->wkup_en &&
|
|
|
|
!LINE_USED(bank->mod_usage, offset) &&
|
|
|
|
!LINE_USED(bank->irq_usage, offset)) {
|
|
|
|
/* Disable wake-up during idle for dynamic tick */
|
2014-06-28 03:17:37 +07:00
|
|
|
omap_gpio_rmw(base, bank->regs->wkup_en, BIT(offset), 0);
|
2013-09-25 07:36:54 +07:00
|
|
|
bank->context.wake_en =
|
2013-11-16 07:01:04 +07:00
|
|
|
readl_relaxed(bank->base + bank->regs->wkup_en);
|
2013-09-25 07:36:54 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
if (bank->regs->ctrl && !BANK_USED(bank)) {
|
|
|
|
void __iomem *reg = bank->base + bank->regs->ctrl;
|
|
|
|
u32 ctrl;
|
|
|
|
|
2013-11-16 07:01:04 +07:00
|
|
|
ctrl = readl_relaxed(reg);
|
2013-09-25 07:36:54 +07:00
|
|
|
/* Module is disabled, clocks are gated */
|
|
|
|
ctrl |= GPIO_MOD_CTRL_BIT;
|
2013-11-16 07:01:04 +07:00
|
|
|
writel_relaxed(ctrl, reg);
|
2013-09-25 07:36:54 +07:00
|
|
|
bank->context.ctrl = ctrl;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2015-03-23 19:18:23 +07:00
|
|
|
static int omap_gpio_is_input(struct gpio_bank *bank, unsigned offset)
|
2013-09-25 07:36:52 +07:00
|
|
|
{
|
|
|
|
void __iomem *reg = bank->base + bank->regs->direction;
|
|
|
|
|
2015-03-23 19:18:23 +07:00
|
|
|
return readl_relaxed(reg) & BIT(offset);
|
2013-09-25 07:36:52 +07:00
|
|
|
}
|
|
|
|
|
2015-03-23 19:18:26 +07:00
|
|
|
static void omap_gpio_init_irq(struct gpio_bank *bank, unsigned offset)
|
2015-01-17 05:50:50 +07:00
|
|
|
{
|
|
|
|
if (!LINE_USED(bank->mod_usage, offset)) {
|
|
|
|
omap_enable_gpio_module(bank, offset);
|
|
|
|
omap_set_gpio_direction(bank, offset, 1);
|
|
|
|
}
|
2015-03-23 19:18:26 +07:00
|
|
|
bank->irq_usage |= BIT(offset);
|
2015-01-17 05:50:50 +07:00
|
|
|
}
|
|
|
|
|
2014-06-28 03:17:37 +07:00
|
|
|
static int omap_gpio_irq_type(struct irq_data *d, unsigned type)
|
2005-07-11 01:58:15 +07:00
|
|
|
{
|
2014-06-28 03:17:37 +07:00
|
|
|
struct gpio_bank *bank = omap_irq_data_get_bank(d);
|
2005-09-07 23:20:26 +07:00
|
|
|
int retval;
|
2008-03-03 19:33:30 +07:00
|
|
|
unsigned long flags;
|
2015-03-23 19:18:29 +07:00
|
|
|
unsigned offset = d->hwirq;
|
2005-09-07 23:20:26 +07:00
|
|
|
|
2006-12-07 08:13:59 +07:00
|
|
|
if (type & ~IRQ_TYPE_SENSE_MASK)
|
2006-04-02 23:46:23 +07:00
|
|
|
return -EINVAL;
|
2006-12-07 08:13:59 +07:00
|
|
|
|
2011-08-30 16:35:44 +07:00
|
|
|
if (!bank->regs->leveldetect0 &&
|
|
|
|
(type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
|
2005-09-07 23:20:26 +07:00
|
|
|
return -EINVAL;
|
|
|
|
|
2015-07-21 23:26:51 +07:00
|
|
|
raw_spin_lock_irqsave(&bank->lock, flags);
|
2014-06-28 03:17:37 +07:00
|
|
|
retval = omap_set_gpio_triggering(bank, offset, type);
|
2015-06-24 21:54:17 +07:00
|
|
|
if (retval) {
|
2015-08-05 21:37:41 +07:00
|
|
|
raw_spin_unlock_irqrestore(&bank->lock, flags);
|
2015-05-22 21:35:49 +07:00
|
|
|
goto error;
|
2015-06-24 21:54:17 +07:00
|
|
|
}
|
2015-03-23 19:18:26 +07:00
|
|
|
omap_gpio_init_irq(bank, offset);
|
2015-03-23 19:18:23 +07:00
|
|
|
if (!omap_gpio_is_input(bank, offset)) {
|
2015-07-21 23:26:51 +07:00
|
|
|
raw_spin_unlock_irqrestore(&bank->lock, flags);
|
2015-05-22 21:35:49 +07:00
|
|
|
retval = -EINVAL;
|
|
|
|
goto error;
|
2013-09-25 07:36:54 +07:00
|
|
|
}
|
2015-07-21 23:26:51 +07:00
|
|
|
raw_spin_unlock_irqrestore(&bank->lock, flags);
|
2008-01-17 12:56:16 +07:00
|
|
|
|
|
|
|
if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
|
2015-06-23 20:52:39 +07:00
|
|
|
irq_set_handler_locked(d, handle_level_irq);
|
2008-01-17 12:56:16 +07:00
|
|
|
else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
|
2017-10-03 23:17:05 +07:00
|
|
|
/*
|
|
|
|
* Edge IRQs are already cleared/acked in irq_handler and
|
|
|
|
* not need to be masked, as result handle_edge_irq()
|
|
|
|
* logic is excessed here and may cause lose of interrupts.
|
|
|
|
* So just use handle_simple_irq.
|
|
|
|
*/
|
|
|
|
irq_set_handler_locked(d, handle_simple_irq);
|
2008-01-17 12:56:16 +07:00
|
|
|
|
2015-05-22 21:35:49 +07:00
|
|
|
return 0;
|
|
|
|
|
|
|
|
error:
|
2005-09-07 23:20:26 +07:00
|
|
|
return retval;
|
2005-07-11 01:58:15 +07:00
|
|
|
}
|
|
|
|
|
2014-06-28 03:17:37 +07:00
|
|
|
static void omap_clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
|
2005-07-11 01:58:15 +07:00
|
|
|
{
|
2005-09-07 23:20:26 +07:00
|
|
|
void __iomem *reg = bank->base;
|
2005-07-11 01:58:15 +07:00
|
|
|
|
2011-04-21 23:17:35 +07:00
|
|
|
reg += bank->regs->irqstatus;
|
2013-11-16 07:01:04 +07:00
|
|
|
writel_relaxed(gpio_mask, reg);
|
2006-09-25 16:41:46 +07:00
|
|
|
|
|
|
|
/* Workaround for clearing DSP GPIO interrupts to allow retention */
|
2011-04-21 23:17:35 +07:00
|
|
|
if (bank->regs->irqstatus2) {
|
|
|
|
reg = bank->base + bank->regs->irqstatus2;
|
2013-11-16 07:01:04 +07:00
|
|
|
writel_relaxed(gpio_mask, reg);
|
2011-04-21 23:17:35 +07:00
|
|
|
}
|
2009-04-24 01:10:50 +07:00
|
|
|
|
|
|
|
/* Flush posted write for the irq status to avoid spurious interrupts */
|
2013-11-16 07:01:04 +07:00
|
|
|
readl_relaxed(reg);
|
2005-07-11 01:58:15 +07:00
|
|
|
}
|
|
|
|
|
2015-03-23 19:18:27 +07:00
|
|
|
static inline void omap_clear_gpio_irqstatus(struct gpio_bank *bank,
|
|
|
|
unsigned offset)
|
2005-07-11 01:58:15 +07:00
|
|
|
{
|
2015-03-23 19:18:27 +07:00
|
|
|
omap_clear_gpio_irqbank(bank, BIT(offset));
|
2005-07-11 01:58:15 +07:00
|
|
|
}
|
|
|
|
|
2014-06-28 03:17:37 +07:00
|
|
|
static u32 omap_get_gpio_irqbank_mask(struct gpio_bank *bank)
|
2006-06-27 06:16:00 +07:00
|
|
|
{
|
|
|
|
void __iomem *reg = bank->base;
|
2006-06-27 06:16:07 +07:00
|
|
|
u32 l;
|
2014-04-27 07:00:49 +07:00
|
|
|
u32 mask = (BIT(bank->width)) - 1;
|
2006-06-27 06:16:00 +07:00
|
|
|
|
2011-04-21 23:53:06 +07:00
|
|
|
reg += bank->regs->irqenable;
|
2013-11-16 07:01:04 +07:00
|
|
|
l = readl_relaxed(reg);
|
2011-04-21 23:53:06 +07:00
|
|
|
if (bank->regs->irqenable_inv)
|
2006-06-27 06:16:07 +07:00
|
|
|
l = ~l;
|
|
|
|
l &= mask;
|
|
|
|
return l;
|
2006-06-27 06:16:00 +07:00
|
|
|
}
|
|
|
|
|
2014-06-28 03:17:37 +07:00
|
|
|
static void omap_enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
|
2005-07-11 01:58:15 +07:00
|
|
|
{
|
2005-09-07 23:20:26 +07:00
|
|
|
void __iomem *reg = bank->base;
|
2005-07-11 01:58:15 +07:00
|
|
|
u32 l;
|
|
|
|
|
2011-04-21 23:53:06 +07:00
|
|
|
if (bank->regs->set_irqenable) {
|
|
|
|
reg += bank->regs->set_irqenable;
|
|
|
|
l = gpio_mask;
|
2012-03-06 13:38:16 +07:00
|
|
|
bank->context.irqenable1 |= gpio_mask;
|
2011-04-21 23:53:06 +07:00
|
|
|
} else {
|
|
|
|
reg += bank->regs->irqenable;
|
2013-11-16 07:01:04 +07:00
|
|
|
l = readl_relaxed(reg);
|
2011-04-21 23:53:06 +07:00
|
|
|
if (bank->regs->irqenable_inv)
|
|
|
|
l &= ~gpio_mask;
|
2005-07-11 01:58:15 +07:00
|
|
|
else
|
|
|
|
l |= gpio_mask;
|
2012-03-06 13:38:16 +07:00
|
|
|
bank->context.irqenable1 = l;
|
2011-04-21 23:53:06 +07:00
|
|
|
}
|
|
|
|
|
2013-11-16 07:01:04 +07:00
|
|
|
writel_relaxed(l, reg);
|
2011-04-21 23:53:06 +07:00
|
|
|
}
|
|
|
|
|
2014-06-28 03:17:37 +07:00
|
|
|
static void omap_disable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
|
2011-04-21 23:53:06 +07:00
|
|
|
{
|
|
|
|
void __iomem *reg = bank->base;
|
|
|
|
u32 l;
|
|
|
|
|
|
|
|
if (bank->regs->clr_irqenable) {
|
|
|
|
reg += bank->regs->clr_irqenable;
|
2005-07-11 01:58:15 +07:00
|
|
|
l = gpio_mask;
|
2012-03-06 13:38:16 +07:00
|
|
|
bank->context.irqenable1 &= ~gpio_mask;
|
2011-04-21 23:53:06 +07:00
|
|
|
} else {
|
|
|
|
reg += bank->regs->irqenable;
|
2013-11-16 07:01:04 +07:00
|
|
|
l = readl_relaxed(reg);
|
2011-04-21 23:53:06 +07:00
|
|
|
if (bank->regs->irqenable_inv)
|
2009-03-24 08:07:40 +07:00
|
|
|
l |= gpio_mask;
|
2005-09-07 23:20:26 +07:00
|
|
|
else
|
2011-04-21 23:53:06 +07:00
|
|
|
l &= ~gpio_mask;
|
2012-03-06 13:38:16 +07:00
|
|
|
bank->context.irqenable1 = l;
|
2005-07-11 01:58:15 +07:00
|
|
|
}
|
2011-04-21 23:53:06 +07:00
|
|
|
|
2013-11-16 07:01:04 +07:00
|
|
|
writel_relaxed(l, reg);
|
2005-07-11 01:58:15 +07:00
|
|
|
}
|
|
|
|
|
2015-03-23 19:18:27 +07:00
|
|
|
static inline void omap_set_gpio_irqenable(struct gpio_bank *bank,
|
|
|
|
unsigned offset, int enable)
|
2005-07-11 01:58:15 +07:00
|
|
|
{
|
2011-11-25 16:57:37 +07:00
|
|
|
if (enable)
|
2015-03-23 19:18:27 +07:00
|
|
|
omap_enable_gpio_irqbank(bank, BIT(offset));
|
2011-11-25 16:57:37 +07:00
|
|
|
else
|
2015-03-23 19:18:27 +07:00
|
|
|
omap_disable_gpio_irqbank(bank, BIT(offset));
|
2005-07-11 01:58:15 +07:00
|
|
|
}
|
|
|
|
|
2005-09-07 23:20:26 +07:00
|
|
|
/* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
|
2014-06-28 03:17:37 +07:00
|
|
|
static int omap_gpio_wake_enable(struct irq_data *d, unsigned int enable)
|
2005-09-07 23:20:26 +07:00
|
|
|
{
|
2014-06-28 03:17:37 +07:00
|
|
|
struct gpio_bank *bank = omap_irq_data_get_bank(d);
|
2015-09-26 02:28:03 +07:00
|
|
|
|
2016-04-12 17:52:31 +07:00
|
|
|
return irq_set_irq_wake(bank->irq, enable);
|
2005-09-07 23:20:26 +07:00
|
|
|
}
|
|
|
|
|
2008-12-11 08:35:27 +07:00
|
|
|
static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
|
2005-07-11 01:58:15 +07:00
|
|
|
{
|
2015-12-07 17:16:00 +07:00
|
|
|
struct gpio_bank *bank = gpiochip_get_data(chip);
|
2008-03-03 19:33:30 +07:00
|
|
|
unsigned long flags;
|
2008-03-04 03:43:23 +07:00
|
|
|
|
2018-09-29 04:39:50 +07:00
|
|
|
pm_runtime_get_sync(chip->parent);
|
2005-09-07 23:20:26 +07:00
|
|
|
|
2015-07-21 23:26:51 +07:00
|
|
|
raw_spin_lock_irqsave(&bank->lock, flags);
|
2015-05-22 21:35:51 +07:00
|
|
|
omap_enable_gpio_module(bank, offset);
|
2014-04-27 07:00:49 +07:00
|
|
|
bank->mod_usage |= BIT(offset);
|
2015-07-21 23:26:51 +07:00
|
|
|
raw_spin_unlock_irqrestore(&bank->lock, flags);
|
2005-07-11 01:58:15 +07:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2008-12-11 08:35:27 +07:00
|
|
|
static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
|
2005-07-11 01:58:15 +07:00
|
|
|
{
|
2015-12-07 17:16:00 +07:00
|
|
|
struct gpio_bank *bank = gpiochip_get_data(chip);
|
2008-03-03 19:33:30 +07:00
|
|
|
unsigned long flags;
|
2005-07-11 01:58:15 +07:00
|
|
|
|
2015-07-21 23:26:51 +07:00
|
|
|
raw_spin_lock_irqsave(&bank->lock, flags);
|
2014-04-27 07:00:49 +07:00
|
|
|
bank->mod_usage &= ~(BIT(offset));
|
2015-05-22 21:35:48 +07:00
|
|
|
if (!LINE_USED(bank->irq_usage, offset)) {
|
|
|
|
omap_set_gpio_direction(bank, offset, 1);
|
|
|
|
omap_clear_gpio_debounce(bank, offset);
|
|
|
|
}
|
2014-06-28 03:17:37 +07:00
|
|
|
omap_disable_gpio_module(bank, offset);
|
2015-07-21 23:26:51 +07:00
|
|
|
raw_spin_unlock_irqrestore(&bank->lock, flags);
|
2011-09-29 08:53:22 +07:00
|
|
|
|
2018-09-29 04:39:50 +07:00
|
|
|
pm_runtime_put(chip->parent);
|
2005-07-11 01:58:15 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* We need to unmask the GPIO bank interrupt as soon as possible to
|
|
|
|
* avoid missing GPIO interrupts for other lines in the bank.
|
|
|
|
* Then we need to mask-read-clear-unmask the triggered GPIO lines
|
|
|
|
* in the bank to avoid missing nested interrupts for a GPIO line.
|
|
|
|
* If we wait to unmask individual GPIO lines in the bank after the
|
|
|
|
* line's interrupt handler has been run, we may miss some nested
|
|
|
|
* interrupts.
|
|
|
|
*/
|
2015-09-26 02:28:03 +07:00
|
|
|
static irqreturn_t omap_gpio_irq_handler(int irq, void *gpiobank)
|
2005-07-11 01:58:15 +07:00
|
|
|
{
|
2005-09-07 23:20:26 +07:00
|
|
|
void __iomem *isr_reg = NULL;
|
2017-10-03 23:17:05 +07:00
|
|
|
u32 enabled, isr, level_mask;
|
2013-04-05 03:16:14 +07:00
|
|
|
unsigned int bit;
|
2015-09-26 02:28:03 +07:00
|
|
|
struct gpio_bank *bank = gpiobank;
|
|
|
|
unsigned long wa_lock_flags;
|
2015-08-18 18:10:55 +07:00
|
|
|
unsigned long lock_flags;
|
2005-07-11 01:58:15 +07:00
|
|
|
|
2011-04-21 23:17:35 +07:00
|
|
|
isr_reg = bank->base + bank->regs->irqstatus;
|
2010-12-08 07:25:40 +07:00
|
|
|
if (WARN_ON(!isr_reg))
|
|
|
|
goto exit;
|
|
|
|
|
2018-09-21 02:35:32 +07:00
|
|
|
if (WARN_ONCE(!pm_runtime_active(bank->chip.parent),
|
|
|
|
"gpio irq%i while runtime suspended?\n", irq))
|
|
|
|
return IRQ_NONE;
|
2015-09-26 02:28:03 +07:00
|
|
|
|
2013-03-20 19:15:57 +07:00
|
|
|
while (1) {
|
2015-08-18 18:10:55 +07:00
|
|
|
raw_spin_lock_irqsave(&bank->lock, lock_flags);
|
|
|
|
|
2014-06-28 03:17:37 +07:00
|
|
|
enabled = omap_get_gpio_irqbank_mask(bank);
|
2017-10-03 23:17:05 +07:00
|
|
|
isr = readl_relaxed(isr_reg) & enabled;
|
2006-04-02 23:46:23 +07:00
|
|
|
|
2011-08-30 16:35:44 +07:00
|
|
|
if (bank->level_mask)
|
2008-01-17 12:56:15 +07:00
|
|
|
level_mask = bank->level_mask & enabled;
|
2017-10-03 23:17:05 +07:00
|
|
|
else
|
|
|
|
level_mask = 0;
|
2006-04-02 23:46:23 +07:00
|
|
|
|
|
|
|
/* clear edge sensitive interrupts before handler(s) are
|
|
|
|
called so that we don't miss any interrupt occurred while
|
|
|
|
executing them */
|
2017-10-03 23:17:05 +07:00
|
|
|
if (isr & ~level_mask)
|
|
|
|
omap_clear_gpio_irqbank(bank, isr & ~level_mask);
|
2006-04-02 23:46:23 +07:00
|
|
|
|
2015-08-18 18:10:55 +07:00
|
|
|
raw_spin_unlock_irqrestore(&bank->lock, lock_flags);
|
|
|
|
|
2005-09-07 23:20:26 +07:00
|
|
|
if (!isr)
|
|
|
|
break;
|
|
|
|
|
2013-04-05 03:16:14 +07:00
|
|
|
while (isr) {
|
|
|
|
bit = __ffs(isr);
|
2014-04-27 07:00:49 +07:00
|
|
|
isr &= ~(BIT(bit));
|
2012-02-24 03:50:10 +07:00
|
|
|
|
2015-08-18 18:10:55 +07:00
|
|
|
raw_spin_lock_irqsave(&bank->lock, lock_flags);
|
omap: gpio: Simultaneously requested rising and falling edge
Some chips, namely any OMAP1 chips using METHOD_MPUIO,
OMAP15xx and OMAP7xx, cannot be setup to respond to on-chip GPIO
interrupts in both rising and falling edge directions -- they can
only respond to one direction or the other, depending on how the
ICR is configured.
Additionally, current code forces rising edge detection if both
flags are specified:
if (trigger & IRQ_TYPE_EDGE_RISING)
l |= 1 << gpio;
else if (trigger & IRQ_TYPE_EDGE_FALLING)
l &= ~(1 << gpio);
else
goto bad;
This change implements a toggle function that will modify the ICR
to flip the direction of interrupt for IRQs that are requested with
both rising and falling flags. The toggle function is not called
for chips and GPIOs it does not apply to through the use of a flip_mask
that's added on a per-bank basis. The mask is only set for those
GPIOs where a toggle is necessary. Edge detection starts out the
same as above with FALLING mode first.
The toggle happens on EACH interrupt; without it, we have the
following sequence of actions on GPIO transition:
ICR GPIO Result
0x1 0 -> 1 (rising) Interrupt
0x1 1 -> 0 (falling) No interrupt
(set ICR to 0x0 manually)
0x0 0 -> 1 (rising) No interrupt
0x0 1 -> 0 (falling) Interrupt
That is, with the ICR set to 1 for a gpio, only rising edge interrupts
are caught, and with it set to 0, only falling edge interrupts are
caught. If we add in the toggle, we get this:
ICR GPIO Result
0x1 0 -> 1 (rising) Interrupt (ICR set to 0x0)
0x0 1 -> 0 (falling) Interrupt (ICR set to 0x1)
0x1 0 -> 1 ...
so, both rising and falling are caught, per the request for both
(IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING).
Signed-off-by: Cory Maccarrone <darkstar6262@gmail.com>
Acked-by: Kevin Hilman <khilman@deeprootsystems.com>
Signed-off-by: Tony Lindgren <tony@atomide.com>
2010-01-09 01:29:04 +07:00
|
|
|
/*
|
|
|
|
* Some chips can't respond to both rising and falling
|
|
|
|
* at the same time. If this irq was requested with
|
|
|
|
* both flags, we need to flip the ICR data for the IRQ
|
|
|
|
* to respond to the IRQ for the opposite direction.
|
|
|
|
* This will be indicated in the bank toggle_mask.
|
|
|
|
*/
|
2014-04-27 07:00:49 +07:00
|
|
|
if (bank->toggle_mask & (BIT(bit)))
|
2014-06-28 03:17:37 +07:00
|
|
|
omap_toggle_gpio_edge_triggering(bank, bit);
|
omap: gpio: Simultaneously requested rising and falling edge
Some chips, namely any OMAP1 chips using METHOD_MPUIO,
OMAP15xx and OMAP7xx, cannot be setup to respond to on-chip GPIO
interrupts in both rising and falling edge directions -- they can
only respond to one direction or the other, depending on how the
ICR is configured.
Additionally, current code forces rising edge detection if both
flags are specified:
if (trigger & IRQ_TYPE_EDGE_RISING)
l |= 1 << gpio;
else if (trigger & IRQ_TYPE_EDGE_FALLING)
l &= ~(1 << gpio);
else
goto bad;
This change implements a toggle function that will modify the ICR
to flip the direction of interrupt for IRQs that are requested with
both rising and falling flags. The toggle function is not called
for chips and GPIOs it does not apply to through the use of a flip_mask
that's added on a per-bank basis. The mask is only set for those
GPIOs where a toggle is necessary. Edge detection starts out the
same as above with FALLING mode first.
The toggle happens on EACH interrupt; without it, we have the
following sequence of actions on GPIO transition:
ICR GPIO Result
0x1 0 -> 1 (rising) Interrupt
0x1 1 -> 0 (falling) No interrupt
(set ICR to 0x0 manually)
0x0 0 -> 1 (rising) No interrupt
0x0 1 -> 0 (falling) Interrupt
That is, with the ICR set to 1 for a gpio, only rising edge interrupts
are caught, and with it set to 0, only falling edge interrupts are
caught. If we add in the toggle, we get this:
ICR GPIO Result
0x1 0 -> 1 (rising) Interrupt (ICR set to 0x0)
0x0 1 -> 0 (falling) Interrupt (ICR set to 0x1)
0x1 0 -> 1 ...
so, both rising and falling are caught, per the request for both
(IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING).
Signed-off-by: Cory Maccarrone <darkstar6262@gmail.com>
Acked-by: Kevin Hilman <khilman@deeprootsystems.com>
Signed-off-by: Tony Lindgren <tony@atomide.com>
2010-01-09 01:29:04 +07:00
|
|
|
|
2015-08-18 18:10:55 +07:00
|
|
|
raw_spin_unlock_irqrestore(&bank->lock, lock_flags);
|
|
|
|
|
2015-09-26 02:28:03 +07:00
|
|
|
raw_spin_lock_irqsave(&bank->wa_lock, wa_lock_flags);
|
|
|
|
|
2017-11-08 01:15:47 +07:00
|
|
|
generic_handle_irq(irq_find_mapping(bank->chip.irq.domain,
|
2014-04-06 21:58:16 +07:00
|
|
|
bit));
|
2015-09-26 02:28:03 +07:00
|
|
|
|
|
|
|
raw_spin_unlock_irqrestore(&bank->wa_lock,
|
|
|
|
wa_lock_flags);
|
2005-09-07 23:20:26 +07:00
|
|
|
}
|
2005-11-10 21:26:50 +07:00
|
|
|
}
|
2010-12-08 07:25:40 +07:00
|
|
|
exit:
|
2015-09-26 02:28:03 +07:00
|
|
|
return IRQ_HANDLED;
|
2005-07-11 01:58:15 +07:00
|
|
|
}
|
|
|
|
|
2015-01-17 05:50:50 +07:00
|
|
|
static unsigned int omap_gpio_irq_startup(struct irq_data *d)
|
|
|
|
{
|
|
|
|
struct gpio_bank *bank = omap_irq_data_get_bank(d);
|
|
|
|
unsigned long flags;
|
2015-03-23 19:18:26 +07:00
|
|
|
unsigned offset = d->hwirq;
|
2015-01-17 05:50:50 +07:00
|
|
|
|
2015-07-21 23:26:51 +07:00
|
|
|
raw_spin_lock_irqsave(&bank->lock, flags);
|
2015-05-22 21:35:52 +07:00
|
|
|
|
|
|
|
if (!LINE_USED(bank->mod_usage, offset))
|
|
|
|
omap_set_gpio_direction(bank, offset, 1);
|
|
|
|
else if (!omap_gpio_is_input(bank, offset))
|
|
|
|
goto err;
|
|
|
|
omap_enable_gpio_module(bank, offset);
|
|
|
|
bank->irq_usage |= BIT(offset);
|
|
|
|
|
2015-07-21 23:26:51 +07:00
|
|
|
raw_spin_unlock_irqrestore(&bank->lock, flags);
|
2015-01-17 05:50:50 +07:00
|
|
|
omap_gpio_unmask_irq(d);
|
|
|
|
|
|
|
|
return 0;
|
2015-05-22 21:35:52 +07:00
|
|
|
err:
|
2015-07-21 23:26:51 +07:00
|
|
|
raw_spin_unlock_irqrestore(&bank->lock, flags);
|
2015-05-22 21:35:52 +07:00
|
|
|
return -EINVAL;
|
2015-01-17 05:50:50 +07:00
|
|
|
}
|
|
|
|
|
2014-06-28 03:17:37 +07:00
|
|
|
static void omap_gpio_irq_shutdown(struct irq_data *d)
|
2006-09-25 16:41:38 +07:00
|
|
|
{
|
2014-06-28 03:17:37 +07:00
|
|
|
struct gpio_bank *bank = omap_irq_data_get_bank(d);
|
2011-06-07 03:38:18 +07:00
|
|
|
unsigned long flags;
|
2015-03-23 19:18:27 +07:00
|
|
|
unsigned offset = d->hwirq;
|
2006-09-25 16:41:38 +07:00
|
|
|
|
2015-07-21 23:26:51 +07:00
|
|
|
raw_spin_lock_irqsave(&bank->lock, flags);
|
2014-04-27 07:00:49 +07:00
|
|
|
bank->irq_usage &= ~(BIT(offset));
|
2015-05-22 21:35:50 +07:00
|
|
|
omap_set_gpio_irqenable(bank, offset, 0);
|
|
|
|
omap_clear_gpio_irqstatus(bank, offset);
|
|
|
|
omap_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
|
|
|
|
if (!LINE_USED(bank->mod_usage, offset))
|
|
|
|
omap_clear_gpio_debounce(bank, offset);
|
2014-06-28 03:17:37 +07:00
|
|
|
omap_disable_gpio_module(bank, offset);
|
2015-07-21 23:26:51 +07:00
|
|
|
raw_spin_unlock_irqrestore(&bank->lock, flags);
|
2015-09-26 02:28:02 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
static void omap_gpio_irq_bus_lock(struct irq_data *data)
|
|
|
|
{
|
|
|
|
struct gpio_bank *bank = omap_irq_data_get_bank(data);
|
|
|
|
|
2018-09-29 04:39:50 +07:00
|
|
|
pm_runtime_get_sync(bank->chip.parent);
|
2015-09-26 02:28:02 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
static void gpio_irq_bus_sync_unlock(struct irq_data *data)
|
|
|
|
{
|
|
|
|
struct gpio_bank *bank = omap_irq_data_get_bank(data);
|
2013-09-25 07:36:54 +07:00
|
|
|
|
2018-09-29 04:39:50 +07:00
|
|
|
pm_runtime_put(bank->chip.parent);
|
2006-09-25 16:41:38 +07:00
|
|
|
}
|
|
|
|
|
2014-06-28 03:17:37 +07:00
|
|
|
static void omap_gpio_ack_irq(struct irq_data *d)
|
2005-07-11 01:58:15 +07:00
|
|
|
{
|
2014-06-28 03:17:37 +07:00
|
|
|
struct gpio_bank *bank = omap_irq_data_get_bank(d);
|
2015-03-23 19:18:27 +07:00
|
|
|
unsigned offset = d->hwirq;
|
2005-07-11 01:58:15 +07:00
|
|
|
|
2015-03-23 19:18:27 +07:00
|
|
|
omap_clear_gpio_irqstatus(bank, offset);
|
2005-07-11 01:58:15 +07:00
|
|
|
}
|
|
|
|
|
2014-06-28 03:17:37 +07:00
|
|
|
static void omap_gpio_mask_irq(struct irq_data *d)
|
2005-07-11 01:58:15 +07:00
|
|
|
{
|
2014-06-28 03:17:37 +07:00
|
|
|
struct gpio_bank *bank = omap_irq_data_get_bank(d);
|
2015-03-23 19:18:27 +07:00
|
|
|
unsigned offset = d->hwirq;
|
2011-06-07 03:38:18 +07:00
|
|
|
unsigned long flags;
|
2005-07-11 01:58:15 +07:00
|
|
|
|
2015-07-21 23:26:51 +07:00
|
|
|
raw_spin_lock_irqsave(&bank->lock, flags);
|
2015-03-23 19:18:27 +07:00
|
|
|
omap_set_gpio_irqenable(bank, offset, 0);
|
|
|
|
omap_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
|
2015-07-21 23:26:51 +07:00
|
|
|
raw_spin_unlock_irqrestore(&bank->lock, flags);
|
2005-07-11 01:58:15 +07:00
|
|
|
}
|
|
|
|
|
2014-06-28 03:17:37 +07:00
|
|
|
static void omap_gpio_unmask_irq(struct irq_data *d)
|
2005-07-11 01:58:15 +07:00
|
|
|
{
|
2014-06-28 03:17:37 +07:00
|
|
|
struct gpio_bank *bank = omap_irq_data_get_bank(d);
|
2015-03-23 19:18:27 +07:00
|
|
|
unsigned offset = d->hwirq;
|
2011-03-24 18:40:15 +07:00
|
|
|
u32 trigger = irqd_get_trigger_type(d);
|
2011-06-07 03:38:18 +07:00
|
|
|
unsigned long flags;
|
2009-06-05 05:57:10 +07:00
|
|
|
|
2015-07-21 23:26:51 +07:00
|
|
|
raw_spin_lock_irqsave(&bank->lock, flags);
|
2009-06-05 05:57:10 +07:00
|
|
|
if (trigger)
|
2015-03-23 19:18:27 +07:00
|
|
|
omap_set_gpio_triggering(bank, offset, trigger);
|
2008-01-17 12:56:15 +07:00
|
|
|
|
gpio: gpio-omap: fix level interrupt idling
Tony notes that the GPIO module does not idle when level interrupts are
in use, as the wakeup appears to get stuck.
After extensive investigation, it appears that the wakeup will only be
cleared if the interrupt status register is cleared while the interrupt
is enabled. However, we are currently clearing it with the interrupt
disabled for level-based interrupts.
It is acknowledged that this observed behaviour conflicts with a
statement in the TRM:
CAUTION
After servicing the interrupt, the status bit in the interrupt status
register (GPIOi.GPIO_IRQSTATUS_0 or GPIOi.GPIO_IRQSTATUS_1) must be
reset and the interrupt line released (by setting the corresponding
bit of the interrupt status register to 1) before enabling an
interrupt for the GPIO channel in the interrupt-enable register
(GPIOi.GPIO_IRQSTATUS_SET_0 or GPIOi.GPIO_IRQSTATUS_SET_1) to prevent
the occurrence of unexpected interrupts when enabling an interrupt
for the GPIO channel.
However, this does not appear to be a practical problem.
Further, as reported by Grygorii Strashko <grygorii.strashko@ti.com>,
the TI Android kernel tree has an earlier similar patch as "GPIO: OMAP:
Fix the sequence to clear the IRQ status" saying:
if the status is cleared after disabling the IRQ then sWAKEUP will not
be cleared and gates the module transition
When we unmask the level interrupt after the interrupt has been handled,
enable the interrupt and only then clear the interrupt. If the interrupt
is still pending, the hardware will re-assert the interrupt status.
Should the caution note in the TRM prove to be a problem, we could
use a clear-enable-clear sequence instead.
Cc: Aaro Koskinen <aaro.koskinen@iki.fi>
Cc: Keerthy <j-keerthy@ti.com>
Cc: Peter Ujfalusi <peter.ujfalusi@ti.com>
Signed-off-by: Russell King <rmk+kernel@armlinux.org.uk>
[tony@atomide.com: updated comments based on an earlier TI patch]
Signed-off-by: Tony Lindgren <tony@atomide.com>
Acked-by: Grygorii Strashko <grygorii.strashko@ti.com>
Signed-off-by: Linus Walleij <linus.walleij@linaro.org>
2019-03-02 02:02:52 +07:00
|
|
|
omap_set_gpio_irqenable(bank, offset, 1);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* For level-triggered GPIOs, clearing must be done after the source
|
|
|
|
* is cleared, thus after the handler has run. OMAP4 needs this done
|
|
|
|
* after enabing the interrupt to clear the wakeup status.
|
|
|
|
*/
|
|
|
|
if (bank->level_mask & BIT(offset))
|
2015-03-23 19:18:27 +07:00
|
|
|
omap_clear_gpio_irqstatus(bank, offset);
|
2005-07-11 01:58:15 +07:00
|
|
|
|
2015-07-21 23:26:51 +07:00
|
|
|
raw_spin_unlock_irqrestore(&bank->lock, flags);
|
2005-07-11 01:58:15 +07:00
|
|
|
}
|
|
|
|
|
2018-09-21 02:35:30 +07:00
|
|
|
/*
|
|
|
|
* Only edges can generate a wakeup event to the PRCM.
|
|
|
|
*
|
|
|
|
* Therefore, ensure any wake-up capable GPIOs have
|
|
|
|
* edge-detection enabled before going idle to ensure a wakeup
|
|
|
|
* to the PRCM is generated on a GPIO transition. (c.f. 34xx
|
|
|
|
* NDA TRM 25.5.3.1)
|
|
|
|
*
|
|
|
|
* The normal values will be restored upon ->runtime_resume()
|
|
|
|
* by writing back the values saved in bank->context.
|
|
|
|
*/
|
|
|
|
static void __maybe_unused
|
|
|
|
omap2_gpio_enable_level_quirk(struct gpio_bank *bank)
|
|
|
|
{
|
|
|
|
u32 wake_low, wake_hi;
|
|
|
|
|
|
|
|
/* Enable additional edge detection for level gpios for idle */
|
|
|
|
wake_low = bank->context.leveldetect0 & bank->context.wake_en;
|
|
|
|
if (wake_low)
|
|
|
|
writel_relaxed(wake_low | bank->context.fallingdetect,
|
|
|
|
bank->base + bank->regs->fallingdetect);
|
|
|
|
|
|
|
|
wake_hi = bank->context.leveldetect1 & bank->context.wake_en;
|
|
|
|
if (wake_hi)
|
|
|
|
writel_relaxed(wake_hi | bank->context.risingdetect,
|
|
|
|
bank->base + bank->regs->risingdetect);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void __maybe_unused
|
|
|
|
omap2_gpio_disable_level_quirk(struct gpio_bank *bank)
|
|
|
|
{
|
|
|
|
/* Disable edge detection for level gpios after idle */
|
|
|
|
writel_relaxed(bank->context.fallingdetect,
|
|
|
|
bank->base + bank->regs->fallingdetect);
|
|
|
|
writel_relaxed(bank->context.risingdetect,
|
|
|
|
bank->base + bank->regs->risingdetect);
|
|
|
|
}
|
|
|
|
|
2006-12-07 08:13:59 +07:00
|
|
|
/*---------------------------------------------------------------------*/
|
|
|
|
|
2009-07-08 18:22:04 +07:00
|
|
|
static int omap_mpuio_suspend_noirq(struct device *dev)
|
2006-12-07 08:14:11 +07:00
|
|
|
{
|
2018-10-22 02:59:59 +07:00
|
|
|
struct gpio_bank *bank = dev_get_drvdata(dev);
|
2010-12-08 07:26:58 +07:00
|
|
|
void __iomem *mask_reg = bank->base +
|
|
|
|
OMAP_MPUIO_GPIO_MASKIT / bank->stride;
|
2008-03-03 19:33:30 +07:00
|
|
|
unsigned long flags;
|
2006-12-07 08:14:11 +07:00
|
|
|
|
2015-07-21 23:26:51 +07:00
|
|
|
raw_spin_lock_irqsave(&bank->lock, flags);
|
2013-11-16 07:01:04 +07:00
|
|
|
writel_relaxed(0xffff & ~bank->context.wake_en, mask_reg);
|
2015-07-21 23:26:51 +07:00
|
|
|
raw_spin_unlock_irqrestore(&bank->lock, flags);
|
2006-12-07 08:14:11 +07:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2009-07-08 18:22:04 +07:00
|
|
|
static int omap_mpuio_resume_noirq(struct device *dev)
|
2006-12-07 08:14:11 +07:00
|
|
|
{
|
2018-10-22 02:59:59 +07:00
|
|
|
struct gpio_bank *bank = dev_get_drvdata(dev);
|
2010-12-08 07:26:58 +07:00
|
|
|
void __iomem *mask_reg = bank->base +
|
|
|
|
OMAP_MPUIO_GPIO_MASKIT / bank->stride;
|
2008-03-03 19:33:30 +07:00
|
|
|
unsigned long flags;
|
2006-12-07 08:14:11 +07:00
|
|
|
|
2015-07-21 23:26:51 +07:00
|
|
|
raw_spin_lock_irqsave(&bank->lock, flags);
|
2013-11-16 07:01:04 +07:00
|
|
|
writel_relaxed(bank->context.wake_en, mask_reg);
|
2015-07-21 23:26:51 +07:00
|
|
|
raw_spin_unlock_irqrestore(&bank->lock, flags);
|
2006-12-07 08:14:11 +07:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2009-12-15 09:00:08 +07:00
|
|
|
static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
|
2009-07-08 18:22:04 +07:00
|
|
|
.suspend_noirq = omap_mpuio_suspend_noirq,
|
|
|
|
.resume_noirq = omap_mpuio_resume_noirq,
|
|
|
|
};
|
|
|
|
|
2011-04-23 03:02:46 +07:00
|
|
|
/* use platform_driver for this. */
|
2006-12-07 08:14:11 +07:00
|
|
|
static struct platform_driver omap_mpuio_driver = {
|
|
|
|
.driver = {
|
|
|
|
.name = "mpuio",
|
2009-07-08 18:22:04 +07:00
|
|
|
.pm = &omap_mpuio_dev_pm_ops,
|
2006-12-07 08:14:11 +07:00
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct platform_device omap_mpuio_device = {
|
|
|
|
.name = "mpuio",
|
|
|
|
.id = -1,
|
|
|
|
.dev = {
|
|
|
|
.driver = &omap_mpuio_driver.driver,
|
|
|
|
}
|
|
|
|
/* could list the /proc/iomem resources */
|
|
|
|
};
|
|
|
|
|
2014-06-28 03:17:37 +07:00
|
|
|
static inline void omap_mpuio_init(struct gpio_bank *bank)
|
2006-12-07 08:14:11 +07:00
|
|
|
{
|
2010-12-08 07:26:57 +07:00
|
|
|
platform_set_drvdata(&omap_mpuio_device, bank);
|
2007-04-03 02:46:47 +07:00
|
|
|
|
2006-12-07 08:14:11 +07:00
|
|
|
if (platform_driver_register(&omap_mpuio_driver) == 0)
|
|
|
|
(void) platform_device_register(&omap_mpuio_device);
|
|
|
|
}
|
|
|
|
|
2006-12-07 08:13:59 +07:00
|
|
|
/*---------------------------------------------------------------------*/
|
2005-07-11 01:58:15 +07:00
|
|
|
|
2014-06-28 03:17:37 +07:00
|
|
|
static int omap_gpio_get_direction(struct gpio_chip *chip, unsigned offset)
|
2014-04-24 13:57:39 +07:00
|
|
|
{
|
|
|
|
struct gpio_bank *bank;
|
|
|
|
unsigned long flags;
|
|
|
|
void __iomem *reg;
|
|
|
|
int dir;
|
|
|
|
|
2015-12-07 17:16:00 +07:00
|
|
|
bank = gpiochip_get_data(chip);
|
2014-04-24 13:57:39 +07:00
|
|
|
reg = bank->base + bank->regs->direction;
|
2015-07-21 23:26:51 +07:00
|
|
|
raw_spin_lock_irqsave(&bank->lock, flags);
|
2014-04-24 13:57:39 +07:00
|
|
|
dir = !!(readl_relaxed(reg) & BIT(offset));
|
2015-07-21 23:26:51 +07:00
|
|
|
raw_spin_unlock_irqrestore(&bank->lock, flags);
|
2014-04-24 13:57:39 +07:00
|
|
|
return dir;
|
|
|
|
}
|
|
|
|
|
2014-06-28 03:17:37 +07:00
|
|
|
static int omap_gpio_input(struct gpio_chip *chip, unsigned offset)
|
2008-03-04 03:43:23 +07:00
|
|
|
{
|
|
|
|
struct gpio_bank *bank;
|
|
|
|
unsigned long flags;
|
|
|
|
|
2015-12-07 17:16:00 +07:00
|
|
|
bank = gpiochip_get_data(chip);
|
2015-07-21 23:26:51 +07:00
|
|
|
raw_spin_lock_irqsave(&bank->lock, flags);
|
2014-06-28 03:17:37 +07:00
|
|
|
omap_set_gpio_direction(bank, offset, 1);
|
2015-07-21 23:26:51 +07:00
|
|
|
raw_spin_unlock_irqrestore(&bank->lock, flags);
|
2008-03-04 03:43:23 +07:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2014-06-28 03:17:37 +07:00
|
|
|
static int omap_gpio_get(struct gpio_chip *chip, unsigned offset)
|
2008-03-04 03:43:23 +07:00
|
|
|
{
|
2009-08-05 20:53:24 +07:00
|
|
|
struct gpio_bank *bank;
|
|
|
|
|
2015-12-07 17:16:00 +07:00
|
|
|
bank = gpiochip_get_data(chip);
|
2009-08-05 20:53:24 +07:00
|
|
|
|
2015-03-23 19:18:23 +07:00
|
|
|
if (omap_gpio_is_input(bank, offset))
|
2014-06-28 03:17:37 +07:00
|
|
|
return omap_get_gpio_datain(bank, offset);
|
2009-08-05 20:53:24 +07:00
|
|
|
else
|
2014-06-28 03:17:37 +07:00
|
|
|
return omap_get_gpio_dataout(bank, offset);
|
2008-03-04 03:43:23 +07:00
|
|
|
}
|
|
|
|
|
2014-06-28 03:17:37 +07:00
|
|
|
static int omap_gpio_output(struct gpio_chip *chip, unsigned offset, int value)
|
2008-03-04 03:43:23 +07:00
|
|
|
{
|
|
|
|
struct gpio_bank *bank;
|
|
|
|
unsigned long flags;
|
|
|
|
|
2015-12-07 17:16:00 +07:00
|
|
|
bank = gpiochip_get_data(chip);
|
2015-07-21 23:26:51 +07:00
|
|
|
raw_spin_lock_irqsave(&bank->lock, flags);
|
2011-04-21 06:31:23 +07:00
|
|
|
bank->set_dataout(bank, offset, value);
|
2014-06-28 03:17:37 +07:00
|
|
|
omap_set_gpio_direction(bank, offset, 0);
|
2015-07-21 23:26:51 +07:00
|
|
|
raw_spin_unlock_irqrestore(&bank->lock, flags);
|
2013-10-16 07:47:30 +07:00
|
|
|
return 0;
|
2008-03-04 03:43:23 +07:00
|
|
|
}
|
|
|
|
|
2018-07-19 06:57:08 +07:00
|
|
|
static int omap_gpio_get_multiple(struct gpio_chip *chip, unsigned long *mask,
|
|
|
|
unsigned long *bits)
|
|
|
|
{
|
|
|
|
struct gpio_bank *bank = gpiochip_get_data(chip);
|
|
|
|
void __iomem *reg = bank->base + bank->regs->direction;
|
|
|
|
unsigned long in = readl_relaxed(reg), l;
|
|
|
|
|
|
|
|
*bits = 0;
|
|
|
|
|
|
|
|
l = in & *mask;
|
|
|
|
if (l)
|
|
|
|
*bits |= omap_get_gpio_datain_multiple(bank, &l);
|
|
|
|
|
|
|
|
l = ~in & *mask;
|
|
|
|
if (l)
|
|
|
|
*bits |= omap_get_gpio_dataout_multiple(bank, &l);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2014-06-28 03:17:37 +07:00
|
|
|
static int omap_gpio_debounce(struct gpio_chip *chip, unsigned offset,
|
|
|
|
unsigned debounce)
|
2010-05-27 04:42:23 +07:00
|
|
|
{
|
|
|
|
struct gpio_bank *bank;
|
|
|
|
unsigned long flags;
|
2017-04-25 05:56:50 +07:00
|
|
|
int ret;
|
2010-05-27 04:42:23 +07:00
|
|
|
|
2015-12-07 17:16:00 +07:00
|
|
|
bank = gpiochip_get_data(chip);
|
2010-12-08 07:26:57 +07:00
|
|
|
|
2015-07-21 23:26:51 +07:00
|
|
|
raw_spin_lock_irqsave(&bank->lock, flags);
|
2017-04-25 05:56:50 +07:00
|
|
|
ret = omap2_set_gpio_debounce(bank, offset, debounce);
|
2015-07-21 23:26:51 +07:00
|
|
|
raw_spin_unlock_irqrestore(&bank->lock, flags);
|
2010-05-27 04:42:23 +07:00
|
|
|
|
2017-04-25 05:56:50 +07:00
|
|
|
if (ret)
|
|
|
|
dev_info(chip->parent,
|
|
|
|
"Could not set line %u debounce to %u microseconds (%d)",
|
|
|
|
offset, debounce, ret);
|
|
|
|
|
|
|
|
return ret;
|
2010-05-27 04:42:23 +07:00
|
|
|
}
|
|
|
|
|
2017-01-23 19:34:34 +07:00
|
|
|
static int omap_gpio_set_config(struct gpio_chip *chip, unsigned offset,
|
|
|
|
unsigned long config)
|
|
|
|
{
|
|
|
|
u32 debounce;
|
|
|
|
|
|
|
|
if (pinconf_to_config_param(config) != PIN_CONFIG_INPUT_DEBOUNCE)
|
|
|
|
return -ENOTSUPP;
|
|
|
|
|
|
|
|
debounce = pinconf_to_config_argument(config);
|
|
|
|
return omap_gpio_debounce(chip, offset, debounce);
|
|
|
|
}
|
|
|
|
|
2014-06-28 03:17:37 +07:00
|
|
|
static void omap_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
|
2008-03-04 03:43:23 +07:00
|
|
|
{
|
|
|
|
struct gpio_bank *bank;
|
|
|
|
unsigned long flags;
|
|
|
|
|
2015-12-07 17:16:00 +07:00
|
|
|
bank = gpiochip_get_data(chip);
|
2015-07-21 23:26:51 +07:00
|
|
|
raw_spin_lock_irqsave(&bank->lock, flags);
|
2011-04-21 06:31:23 +07:00
|
|
|
bank->set_dataout(bank, offset, value);
|
2015-07-21 23:26:51 +07:00
|
|
|
raw_spin_unlock_irqrestore(&bank->lock, flags);
|
2008-03-04 03:43:23 +07:00
|
|
|
}
|
|
|
|
|
2018-07-19 06:57:08 +07:00
|
|
|
static void omap_gpio_set_multiple(struct gpio_chip *chip, unsigned long *mask,
|
|
|
|
unsigned long *bits)
|
|
|
|
{
|
|
|
|
struct gpio_bank *bank = gpiochip_get_data(chip);
|
|
|
|
unsigned long flags;
|
|
|
|
|
|
|
|
raw_spin_lock_irqsave(&bank->lock, flags);
|
|
|
|
bank->set_dataout_multiple(bank, mask, bits);
|
|
|
|
raw_spin_unlock_irqrestore(&bank->lock, flags);
|
|
|
|
}
|
|
|
|
|
2008-03-04 03:43:23 +07:00
|
|
|
/*---------------------------------------------------------------------*/
|
|
|
|
|
2017-09-17 03:42:21 +07:00
|
|
|
static void omap_gpio_show_rev(struct gpio_bank *bank)
|
2009-10-20 05:25:20 +07:00
|
|
|
{
|
2011-04-23 04:37:16 +07:00
|
|
|
static bool called;
|
2009-10-20 05:25:20 +07:00
|
|
|
u32 rev;
|
|
|
|
|
2011-04-23 04:37:16 +07:00
|
|
|
if (called || bank->regs->revision == USHRT_MAX)
|
2009-10-20 05:25:20 +07:00
|
|
|
return;
|
|
|
|
|
2013-11-16 07:01:04 +07:00
|
|
|
rev = readw_relaxed(bank->base + bank->regs->revision);
|
2011-04-23 04:37:16 +07:00
|
|
|
pr_info("OMAP GPIO hardware version %d.%d\n",
|
2009-10-20 05:25:20 +07:00
|
|
|
(rev >> 4) & 0x0f, rev & 0x0f);
|
2011-04-23 04:37:16 +07:00
|
|
|
|
|
|
|
called = true;
|
2009-10-20 05:25:20 +07:00
|
|
|
}
|
|
|
|
|
2011-05-05 21:28:01 +07:00
|
|
|
static void omap_gpio_mod_init(struct gpio_bank *bank)
|
2010-12-08 07:26:55 +07:00
|
|
|
{
|
2011-09-13 16:42:05 +07:00
|
|
|
void __iomem *base = bank->base;
|
|
|
|
u32 l = 0xffffffff;
|
2010-12-08 07:26:55 +07:00
|
|
|
|
2011-09-13 16:42:05 +07:00
|
|
|
if (bank->width == 16)
|
|
|
|
l = 0xffff;
|
|
|
|
|
2011-08-31 01:32:21 +07:00
|
|
|
if (bank->is_mpuio) {
|
2013-11-16 07:01:04 +07:00
|
|
|
writel_relaxed(l, bank->base + bank->regs->irqenable);
|
2011-09-13 16:42:05 +07:00
|
|
|
return;
|
2010-12-08 07:26:55 +07:00
|
|
|
}
|
2011-09-13 16:42:05 +07:00
|
|
|
|
2014-06-28 03:17:37 +07:00
|
|
|
omap_gpio_rmw(base, bank->regs->irqenable, l,
|
|
|
|
bank->regs->irqenable_inv);
|
|
|
|
omap_gpio_rmw(base, bank->regs->irqstatus, l,
|
|
|
|
!bank->regs->irqenable_inv);
|
2011-09-13 16:42:05 +07:00
|
|
|
if (bank->regs->debounce_en)
|
2013-11-16 07:01:04 +07:00
|
|
|
writel_relaxed(0, base + bank->regs->debounce_en);
|
2011-09-13 16:42:05 +07:00
|
|
|
|
2011-11-24 04:14:29 +07:00
|
|
|
/* Save OE default value (0xffffffff) in the context */
|
2013-11-16 07:01:04 +07:00
|
|
|
bank->context.oe = readl_relaxed(bank->base + bank->regs->direction);
|
2011-09-13 16:42:05 +07:00
|
|
|
/* Initialize interface clk ungated, module enabled */
|
|
|
|
if (bank->regs->ctrl)
|
2013-11-16 07:01:04 +07:00
|
|
|
writel_relaxed(0, base + bank->regs->ctrl);
|
2010-12-08 07:26:55 +07:00
|
|
|
}
|
|
|
|
|
2014-09-06 02:52:55 +07:00
|
|
|
static int omap_gpio_chip_init(struct gpio_bank *bank, struct irq_chip *irqc)
|
2010-12-08 07:26:55 +07:00
|
|
|
{
|
2017-11-16 01:36:33 +07:00
|
|
|
struct gpio_irq_chip *irq;
|
2010-12-08 07:26:55 +07:00
|
|
|
static int gpio;
|
2017-12-29 19:22:58 +07:00
|
|
|
const char *label;
|
2014-04-06 21:58:16 +07:00
|
|
|
int irq_base = 0;
|
2014-04-06 21:58:14 +07:00
|
|
|
int ret;
|
2010-12-08 07:26:55 +07:00
|
|
|
|
|
|
|
/*
|
|
|
|
* REVISIT eventually switch from OMAP-specific gpio structs
|
|
|
|
* over to the generic ones
|
|
|
|
*/
|
|
|
|
bank->chip.request = omap_gpio_request;
|
|
|
|
bank->chip.free = omap_gpio_free;
|
2014-06-28 03:17:37 +07:00
|
|
|
bank->chip.get_direction = omap_gpio_get_direction;
|
|
|
|
bank->chip.direction_input = omap_gpio_input;
|
|
|
|
bank->chip.get = omap_gpio_get;
|
2018-07-19 06:57:08 +07:00
|
|
|
bank->chip.get_multiple = omap_gpio_get_multiple;
|
2014-06-28 03:17:37 +07:00
|
|
|
bank->chip.direction_output = omap_gpio_output;
|
2017-01-23 19:34:34 +07:00
|
|
|
bank->chip.set_config = omap_gpio_set_config;
|
2014-06-28 03:17:37 +07:00
|
|
|
bank->chip.set = omap_gpio_set;
|
2018-07-19 06:57:08 +07:00
|
|
|
bank->chip.set_multiple = omap_gpio_set_multiple;
|
2011-08-31 01:32:21 +07:00
|
|
|
if (bank->is_mpuio) {
|
2010-12-08 07:26:55 +07:00
|
|
|
bank->chip.label = "mpuio";
|
2011-09-13 16:11:44 +07:00
|
|
|
if (bank->regs->wkup_en)
|
2015-11-04 15:56:26 +07:00
|
|
|
bank->chip.parent = &omap_mpuio_device.dev;
|
2010-12-08 07:26:55 +07:00
|
|
|
bank->chip.base = OMAP_MPUIO(0);
|
|
|
|
} else {
|
2017-12-29 19:22:58 +07:00
|
|
|
label = devm_kasprintf(bank->chip.parent, GFP_KERNEL, "gpio-%d-%d",
|
|
|
|
gpio, gpio + bank->width - 1);
|
|
|
|
if (!label)
|
|
|
|
return -ENOMEM;
|
|
|
|
bank->chip.label = label;
|
2010-12-08 07:26:55 +07:00
|
|
|
bank->chip.base = gpio;
|
|
|
|
}
|
2011-04-21 23:23:00 +07:00
|
|
|
bank->chip.ngpio = bank->width;
|
2010-12-08 07:26:55 +07:00
|
|
|
|
2014-04-06 21:58:16 +07:00
|
|
|
#ifdef CONFIG_ARCH_OMAP1
|
|
|
|
/*
|
|
|
|
* REVISIT: Once we have OMAP1 supporting SPARSE_IRQ, we can drop
|
|
|
|
* irq_alloc_descs() since a base IRQ offset will no longer be needed.
|
|
|
|
*/
|
2017-03-04 23:23:31 +07:00
|
|
|
irq_base = devm_irq_alloc_descs(bank->chip.parent,
|
|
|
|
-1, 0, bank->width, 0);
|
2014-04-06 21:58:16 +07:00
|
|
|
if (irq_base < 0) {
|
2016-03-04 22:25:35 +07:00
|
|
|
dev_err(bank->chip.parent, "Couldn't allocate IRQ numbers\n");
|
2014-04-06 21:58:16 +07:00
|
|
|
return -ENODEV;
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2015-04-24 06:54:17 +07:00
|
|
|
/* MPUIO is a bit different, reading IRQ status clears it */
|
|
|
|
if (bank->is_mpuio) {
|
|
|
|
irqc->irq_ack = dummy_irq_chip.irq_ack;
|
|
|
|
if (!bank->regs->wkup_en)
|
|
|
|
irqc->irq_set_wake = NULL;
|
|
|
|
}
|
|
|
|
|
2017-11-16 01:36:33 +07:00
|
|
|
irq = &bank->chip.irq;
|
|
|
|
irq->chip = irqc;
|
|
|
|
irq->handler = handle_bad_irq;
|
|
|
|
irq->default_type = IRQ_TYPE_NONE;
|
|
|
|
irq->num_parents = 1;
|
|
|
|
irq->parents = &bank->irq;
|
|
|
|
irq->first = irq_base;
|
2014-04-06 21:58:16 +07:00
|
|
|
|
2017-11-16 01:36:33 +07:00
|
|
|
ret = gpiochip_add_data(&bank->chip, bank);
|
2014-04-06 21:58:16 +07:00
|
|
|
if (ret) {
|
2016-03-04 22:25:35 +07:00
|
|
|
dev_err(bank->chip.parent,
|
2017-11-16 01:36:33 +07:00
|
|
|
"Could not register gpio chip %d\n", ret);
|
|
|
|
return ret;
|
2014-04-06 21:58:16 +07:00
|
|
|
}
|
|
|
|
|
2016-03-04 22:25:35 +07:00
|
|
|
ret = devm_request_irq(bank->chip.parent, bank->irq,
|
|
|
|
omap_gpio_irq_handler,
|
|
|
|
0, dev_name(bank->chip.parent), bank);
|
2015-09-26 02:28:03 +07:00
|
|
|
if (ret)
|
|
|
|
gpiochip_remove(&bank->chip);
|
|
|
|
|
2017-11-16 01:36:33 +07:00
|
|
|
if (!bank->is_mpuio)
|
|
|
|
gpio += bank->width;
|
|
|
|
|
2015-09-26 02:28:03 +07:00
|
|
|
return ret;
|
2010-12-08 07:26:55 +07:00
|
|
|
}
|
|
|
|
|
2018-09-21 02:35:31 +07:00
|
|
|
static void omap_gpio_idle(struct gpio_bank *bank, bool may_lose_context);
|
|
|
|
static void omap_gpio_unidle(struct gpio_bank *bank);
|
|
|
|
|
|
|
|
static int gpio_omap_cpu_notifier(struct notifier_block *nb,
|
|
|
|
unsigned long cmd, void *v)
|
|
|
|
{
|
|
|
|
struct gpio_bank *bank;
|
|
|
|
unsigned long flags;
|
|
|
|
|
|
|
|
bank = container_of(nb, struct gpio_bank, nb);
|
|
|
|
|
|
|
|
raw_spin_lock_irqsave(&bank->lock, flags);
|
|
|
|
switch (cmd) {
|
|
|
|
case CPU_CLUSTER_PM_ENTER:
|
|
|
|
if (bank->is_suspended)
|
|
|
|
break;
|
|
|
|
omap_gpio_idle(bank, true);
|
|
|
|
break;
|
|
|
|
case CPU_CLUSTER_PM_ENTER_FAILED:
|
|
|
|
case CPU_CLUSTER_PM_EXIT:
|
|
|
|
if (bank->is_suspended)
|
|
|
|
break;
|
|
|
|
omap_gpio_unidle(bank);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
raw_spin_unlock_irqrestore(&bank->lock, flags);
|
|
|
|
|
|
|
|
return NOTIFY_OK;
|
|
|
|
}
|
|
|
|
|
2011-08-16 16:53:02 +07:00
|
|
|
static const struct of_device_id omap_gpio_match[];
|
|
|
|
|
2012-11-20 01:22:34 +07:00
|
|
|
static int omap_gpio_probe(struct platform_device *pdev)
|
2005-07-11 01:58:15 +07:00
|
|
|
{
|
2012-02-01 21:58:56 +07:00
|
|
|
struct device *dev = &pdev->dev;
|
2011-08-16 16:53:02 +07:00
|
|
|
struct device_node *node = dev->of_node;
|
|
|
|
const struct of_device_id *match;
|
2012-05-22 02:57:39 +07:00
|
|
|
const struct omap_gpio_platform_data *pdata;
|
2010-12-08 07:26:57 +07:00
|
|
|
struct resource *res;
|
2005-07-11 01:58:15 +07:00
|
|
|
struct gpio_bank *bank;
|
2014-09-06 02:52:55 +07:00
|
|
|
struct irq_chip *irqc;
|
2014-04-06 21:58:14 +07:00
|
|
|
int ret;
|
2005-07-11 01:58:15 +07:00
|
|
|
|
2011-08-16 16:53:02 +07:00
|
|
|
match = of_match_device(of_match_ptr(omap_gpio_match), dev);
|
|
|
|
|
2013-07-30 15:08:05 +07:00
|
|
|
pdata = match ? match->data : dev_get_platdata(dev);
|
2011-08-16 16:53:02 +07:00
|
|
|
if (!pdata)
|
2012-02-01 22:01:39 +07:00
|
|
|
return -EINVAL;
|
2007-11-30 07:15:11 +07:00
|
|
|
|
2018-02-11 03:49:22 +07:00
|
|
|
bank = devm_kzalloc(dev, sizeof(*bank), GFP_KERNEL);
|
2018-02-11 03:46:30 +07:00
|
|
|
if (!bank)
|
2012-02-01 22:01:39 +07:00
|
|
|
return -ENOMEM;
|
2005-09-07 23:20:26 +07:00
|
|
|
|
2014-09-06 02:52:55 +07:00
|
|
|
irqc = devm_kzalloc(dev, sizeof(*irqc), GFP_KERNEL);
|
|
|
|
if (!irqc)
|
|
|
|
return -ENOMEM;
|
|
|
|
|
2015-01-17 05:50:50 +07:00
|
|
|
irqc->irq_startup = omap_gpio_irq_startup,
|
2014-09-06 02:52:55 +07:00
|
|
|
irqc->irq_shutdown = omap_gpio_irq_shutdown,
|
|
|
|
irqc->irq_ack = omap_gpio_ack_irq,
|
|
|
|
irqc->irq_mask = omap_gpio_mask_irq,
|
|
|
|
irqc->irq_unmask = omap_gpio_unmask_irq,
|
|
|
|
irqc->irq_set_type = omap_gpio_irq_type,
|
|
|
|
irqc->irq_set_wake = omap_gpio_wake_enable,
|
2015-09-26 02:28:02 +07:00
|
|
|
irqc->irq_bus_lock = omap_gpio_irq_bus_lock,
|
|
|
|
irqc->irq_bus_sync_unlock = gpio_irq_bus_sync_unlock,
|
2014-09-06 02:52:55 +07:00
|
|
|
irqc->name = dev_name(&pdev->dev);
|
2016-04-12 17:52:31 +07:00
|
|
|
irqc->flags = IRQCHIP_MASK_ON_SUSPEND;
|
2018-09-29 04:39:50 +07:00
|
|
|
irqc->parent_device = dev;
|
2014-09-06 02:52:55 +07:00
|
|
|
|
2015-08-18 18:10:53 +07:00
|
|
|
bank->irq = platform_get_irq(pdev, 0);
|
|
|
|
if (bank->irq <= 0) {
|
|
|
|
if (!bank->irq)
|
|
|
|
bank->irq = -ENXIO;
|
|
|
|
if (bank->irq != -EPROBE_DEFER)
|
|
|
|
dev_err(dev,
|
|
|
|
"can't get irq resource ret=%d\n", bank->irq);
|
|
|
|
return bank->irq;
|
2009-05-29 04:16:04 +07:00
|
|
|
}
|
2005-07-11 01:58:15 +07:00
|
|
|
|
2015-11-04 15:56:26 +07:00
|
|
|
bank->chip.parent = dev;
|
2015-06-25 22:13:33 +07:00
|
|
|
bank->chip.owner = THIS_MODULE;
|
2010-12-08 07:26:57 +07:00
|
|
|
bank->dbck_flag = pdata->dbck_flag;
|
2018-09-21 02:35:30 +07:00
|
|
|
bank->quirks = pdata->quirks;
|
2010-12-08 07:26:58 +07:00
|
|
|
bank->stride = pdata->bank_stride;
|
2011-04-21 23:23:00 +07:00
|
|
|
bank->width = pdata->bank_width;
|
2011-08-31 01:32:21 +07:00
|
|
|
bank->is_mpuio = pdata->is_mpuio;
|
2011-05-05 18:34:12 +07:00
|
|
|
bank->non_wakeup_gpios = pdata->non_wakeup_gpios;
|
2011-04-21 06:31:23 +07:00
|
|
|
bank->regs = pdata->regs;
|
2011-08-16 16:53:02 +07:00
|
|
|
#ifdef CONFIG_OF_GPIO
|
|
|
|
bank->chip.of_node = of_node_get(node);
|
|
|
|
#endif
|
2018-09-21 02:35:30 +07:00
|
|
|
|
2013-04-05 03:16:15 +07:00
|
|
|
if (node) {
|
|
|
|
if (!of_property_read_bool(node, "ti,gpio-always-on"))
|
|
|
|
bank->loses_context = true;
|
|
|
|
} else {
|
|
|
|
bank->loses_context = pdata->loses_context;
|
2013-04-16 01:06:54 +07:00
|
|
|
|
|
|
|
if (bank->loses_context)
|
|
|
|
bank->get_context_loss_count =
|
|
|
|
pdata->get_context_loss_count;
|
2011-08-16 16:53:02 +07:00
|
|
|
}
|
|
|
|
|
2018-07-19 06:57:08 +07:00
|
|
|
if (bank->regs->set_dataout && bank->regs->clr_dataout) {
|
2014-06-28 03:17:37 +07:00
|
|
|
bank->set_dataout = omap_set_gpio_dataout_reg;
|
2018-07-19 06:57:08 +07:00
|
|
|
bank->set_dataout_multiple = omap_set_gpio_dataout_reg_multiple;
|
|
|
|
} else {
|
2014-06-28 03:17:37 +07:00
|
|
|
bank->set_dataout = omap_set_gpio_dataout_mask;
|
2018-07-19 06:57:08 +07:00
|
|
|
bank->set_dataout_multiple =
|
|
|
|
omap_set_gpio_dataout_mask_multiple;
|
|
|
|
}
|
2009-10-20 05:25:20 +07:00
|
|
|
|
2018-12-08 02:08:29 +07:00
|
|
|
if (bank->quirks & OMAP_GPIO_QUIRK_IDLE_REMOVE_TRIGGER) {
|
2018-09-21 02:35:30 +07:00
|
|
|
bank->funcs.idle_enable_level_quirk =
|
|
|
|
omap2_gpio_enable_level_quirk;
|
|
|
|
bank->funcs.idle_disable_level_quirk =
|
|
|
|
omap2_gpio_disable_level_quirk;
|
|
|
|
}
|
|
|
|
|
2015-07-21 23:26:51 +07:00
|
|
|
raw_spin_lock_init(&bank->lock);
|
2015-09-26 02:28:03 +07:00
|
|
|
raw_spin_lock_init(&bank->wa_lock);
|
2009-10-20 05:25:20 +07:00
|
|
|
|
2010-12-08 07:26:57 +07:00
|
|
|
/* Static mapping, never released */
|
|
|
|
res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
|
2014-02-12 09:51:38 +07:00
|
|
|
bank->base = devm_ioremap_resource(dev, res);
|
|
|
|
if (IS_ERR(bank->base)) {
|
|
|
|
return PTR_ERR(bank->base);
|
2005-07-11 01:58:15 +07:00
|
|
|
}
|
|
|
|
|
2015-08-18 18:10:56 +07:00
|
|
|
if (bank->dbck_flag) {
|
2016-03-04 22:25:35 +07:00
|
|
|
bank->dbck = devm_clk_get(dev, "dbclk");
|
2015-08-18 18:10:56 +07:00
|
|
|
if (IS_ERR(bank->dbck)) {
|
2016-03-04 22:25:35 +07:00
|
|
|
dev_err(dev,
|
2015-08-18 18:10:56 +07:00
|
|
|
"Could not get gpio dbck. Disable debounce\n");
|
|
|
|
bank->dbck_flag = false;
|
|
|
|
} else {
|
|
|
|
clk_prepare(bank->dbck);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2011-11-24 03:18:52 +07:00
|
|
|
platform_set_drvdata(pdev, bank);
|
|
|
|
|
2016-03-04 22:25:35 +07:00
|
|
|
pm_runtime_enable(dev);
|
|
|
|
pm_runtime_get_sync(dev);
|
2010-12-08 07:26:57 +07:00
|
|
|
|
2011-08-31 01:32:21 +07:00
|
|
|
if (bank->is_mpuio)
|
2014-06-28 03:17:37 +07:00
|
|
|
omap_mpuio_init(bank);
|
2011-09-13 16:42:05 +07:00
|
|
|
|
2011-05-05 21:28:01 +07:00
|
|
|
omap_gpio_mod_init(bank);
|
2014-04-06 21:58:14 +07:00
|
|
|
|
2014-09-06 02:52:55 +07:00
|
|
|
ret = omap_gpio_chip_init(bank, irqc);
|
2015-08-29 01:44:49 +07:00
|
|
|
if (ret) {
|
2016-03-04 22:25:35 +07:00
|
|
|
pm_runtime_put_sync(dev);
|
|
|
|
pm_runtime_disable(dev);
|
2017-08-01 13:44:31 +07:00
|
|
|
if (bank->dbck_flag)
|
|
|
|
clk_unprepare(bank->dbck);
|
2014-04-06 21:58:14 +07:00
|
|
|
return ret;
|
2015-08-29 01:44:49 +07:00
|
|
|
}
|
2014-04-06 21:58:14 +07:00
|
|
|
|
2010-12-08 07:26:56 +07:00
|
|
|
omap_gpio_show_rev(bank);
|
2009-10-20 05:25:20 +07:00
|
|
|
|
2018-09-21 02:35:31 +07:00
|
|
|
if (bank->funcs.idle_enable_level_quirk &&
|
|
|
|
bank->funcs.idle_disable_level_quirk) {
|
|
|
|
bank->nb.notifier_call = gpio_omap_cpu_notifier;
|
|
|
|
cpu_pm_register_notifier(&bank->nb);
|
|
|
|
}
|
|
|
|
|
2016-03-04 22:25:35 +07:00
|
|
|
pm_runtime_put(dev);
|
2011-09-29 08:53:22 +07:00
|
|
|
|
2013-04-05 03:16:12 +07:00
|
|
|
return 0;
|
2005-07-11 01:58:15 +07:00
|
|
|
}
|
|
|
|
|
2015-04-24 06:56:22 +07:00
|
|
|
static int omap_gpio_remove(struct platform_device *pdev)
|
|
|
|
{
|
|
|
|
struct gpio_bank *bank = platform_get_drvdata(pdev);
|
|
|
|
|
2018-09-21 02:35:31 +07:00
|
|
|
if (bank->nb.notifier_call)
|
|
|
|
cpu_pm_unregister_notifier(&bank->nb);
|
2015-04-24 06:56:22 +07:00
|
|
|
list_del(&bank->node);
|
|
|
|
gpiochip_remove(&bank->chip);
|
2016-03-04 22:25:35 +07:00
|
|
|
pm_runtime_disable(&pdev->dev);
|
2015-08-18 18:10:56 +07:00
|
|
|
if (bank->dbck_flag)
|
|
|
|
clk_unprepare(bank->dbck);
|
2015-04-24 06:56:22 +07:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2011-09-29 06:17:25 +07:00
|
|
|
static void omap_gpio_restore_context(struct gpio_bank *bank);
|
2006-12-07 08:13:52 +07:00
|
|
|
|
2018-09-21 02:35:31 +07:00
|
|
|
static void omap_gpio_idle(struct gpio_bank *bank, bool may_lose_context)
|
2006-12-07 08:13:52 +07:00
|
|
|
{
|
2018-09-21 02:35:31 +07:00
|
|
|
struct device *dev = bank->chip.parent;
|
2011-11-24 04:14:29 +07:00
|
|
|
u32 l1 = 0, l2 = 0;
|
2012-03-06 06:10:04 +07:00
|
|
|
|
2018-09-21 02:35:30 +07:00
|
|
|
if (bank->funcs.idle_enable_level_quirk)
|
|
|
|
bank->funcs.idle_enable_level_quirk(bank);
|
2012-03-06 06:10:04 +07:00
|
|
|
|
2012-05-18 06:42:16 +07:00
|
|
|
if (!bank->enabled_non_wakeup_gpios)
|
|
|
|
goto update_gpio_context_count;
|
|
|
|
|
2018-09-21 02:35:31 +07:00
|
|
|
if (!may_lose_context)
|
2011-11-15 14:22:38 +07:00
|
|
|
goto update_gpio_context_count;
|
2018-09-21 02:35:31 +07:00
|
|
|
|
2011-11-24 04:14:29 +07:00
|
|
|
/*
|
|
|
|
* If going to OFF, remove triggering for all
|
|
|
|
* non-wakeup GPIOs. Otherwise spurious IRQs will be
|
|
|
|
* generated. See OMAP2420 Errata item 1.101.
|
|
|
|
*/
|
2013-11-16 07:01:04 +07:00
|
|
|
bank->saved_datain = readl_relaxed(bank->base +
|
2011-11-24 04:14:29 +07:00
|
|
|
bank->regs->datain);
|
2012-04-27 21:13:32 +07:00
|
|
|
l1 = bank->context.fallingdetect;
|
|
|
|
l2 = bank->context.risingdetect;
|
2010-02-16 00:27:25 +07:00
|
|
|
|
2011-11-24 04:14:29 +07:00
|
|
|
l1 &= ~bank->enabled_non_wakeup_gpios;
|
|
|
|
l2 &= ~bank->enabled_non_wakeup_gpios;
|
2010-02-16 00:27:25 +07:00
|
|
|
|
2013-11-16 07:01:04 +07:00
|
|
|
writel_relaxed(l1, bank->base + bank->regs->fallingdetect);
|
|
|
|
writel_relaxed(l2, bank->base + bank->regs->risingdetect);
|
2010-02-16 00:27:25 +07:00
|
|
|
|
2011-11-24 04:14:29 +07:00
|
|
|
bank->workaround_enabled = true;
|
2010-02-16 00:27:25 +07:00
|
|
|
|
2011-11-15 14:22:38 +07:00
|
|
|
update_gpio_context_count:
|
2011-11-24 04:14:29 +07:00
|
|
|
if (bank->get_context_loss_count)
|
|
|
|
bank->context_loss_count =
|
2016-03-04 22:25:35 +07:00
|
|
|
bank->get_context_loss_count(dev);
|
2011-09-29 06:17:25 +07:00
|
|
|
|
2014-06-28 03:17:37 +07:00
|
|
|
omap_gpio_dbck_disable(bank);
|
2006-12-07 08:13:52 +07:00
|
|
|
}
|
|
|
|
|
2013-04-16 01:06:54 +07:00
|
|
|
static void omap_gpio_init_context(struct gpio_bank *p);
|
|
|
|
|
2018-09-21 02:35:31 +07:00
|
|
|
static void omap_gpio_unidle(struct gpio_bank *bank)
|
2006-12-07 08:13:52 +07:00
|
|
|
{
|
2018-09-21 02:35:31 +07:00
|
|
|
struct device *dev = bank->chip.parent;
|
2011-11-24 04:14:29 +07:00
|
|
|
u32 l = 0, gen, gen0, gen1;
|
2013-04-05 03:16:15 +07:00
|
|
|
int c;
|
2009-01-28 02:15:34 +07:00
|
|
|
|
2013-04-16 01:06:54 +07:00
|
|
|
/*
|
|
|
|
* On the first resume during the probe, the context has not
|
|
|
|
* been initialised and so initialise it now. Also initialise
|
|
|
|
* the context loss count.
|
|
|
|
*/
|
|
|
|
if (bank->loses_context && !bank->context_valid) {
|
|
|
|
omap_gpio_init_context(bank);
|
|
|
|
|
|
|
|
if (bank->get_context_loss_count)
|
|
|
|
bank->context_loss_count =
|
2016-03-04 22:25:35 +07:00
|
|
|
bank->get_context_loss_count(dev);
|
2013-04-16 01:06:54 +07:00
|
|
|
}
|
|
|
|
|
2014-06-28 03:17:37 +07:00
|
|
|
omap_gpio_dbck_enable(bank);
|
2012-03-06 06:10:04 +07:00
|
|
|
|
2018-09-21 02:35:30 +07:00
|
|
|
if (bank->funcs.idle_disable_level_quirk)
|
|
|
|
bank->funcs.idle_disable_level_quirk(bank);
|
2012-03-06 06:10:04 +07:00
|
|
|
|
2013-04-05 03:16:15 +07:00
|
|
|
if (bank->loses_context) {
|
|
|
|
if (!bank->get_context_loss_count) {
|
2011-11-24 04:14:29 +07:00
|
|
|
omap_gpio_restore_context(bank);
|
|
|
|
} else {
|
2016-03-04 22:25:35 +07:00
|
|
|
c = bank->get_context_loss_count(dev);
|
2013-04-05 03:16:15 +07:00
|
|
|
if (c != bank->context_loss_count) {
|
|
|
|
omap_gpio_restore_context(bank);
|
|
|
|
} else {
|
2018-09-21 02:35:31 +07:00
|
|
|
return;
|
2013-04-05 03:16:15 +07:00
|
|
|
}
|
2011-09-29 06:17:25 +07:00
|
|
|
}
|
2011-11-24 04:14:29 +07:00
|
|
|
}
|
2009-01-28 02:09:24 +07:00
|
|
|
|
2018-09-21 02:35:31 +07:00
|
|
|
if (!bank->workaround_enabled)
|
|
|
|
return;
|
2012-04-27 21:13:38 +07:00
|
|
|
|
2013-11-16 07:01:04 +07:00
|
|
|
l = readl_relaxed(bank->base + bank->regs->datain);
|
2010-02-16 00:27:25 +07:00
|
|
|
|
2011-11-24 04:14:29 +07:00
|
|
|
/*
|
|
|
|
* Check if any of the non-wakeup interrupt GPIOs have changed
|
|
|
|
* state. If so, generate an IRQ by software. This is
|
|
|
|
* horribly racy, but it's the best we can do to work around
|
|
|
|
* this silicon bug.
|
|
|
|
*/
|
|
|
|
l ^= bank->saved_datain;
|
|
|
|
l &= bank->enabled_non_wakeup_gpios;
|
2010-02-16 00:27:25 +07:00
|
|
|
|
2011-11-24 04:14:29 +07:00
|
|
|
/*
|
|
|
|
* No need to generate IRQs for the rising edge for gpio IRQs
|
|
|
|
* configured with falling edge only; and vice versa.
|
|
|
|
*/
|
2012-04-27 21:13:32 +07:00
|
|
|
gen0 = l & bank->context.fallingdetect;
|
2011-11-24 04:14:29 +07:00
|
|
|
gen0 &= bank->saved_datain;
|
2009-08-29 00:51:36 +07:00
|
|
|
|
2012-04-27 21:13:32 +07:00
|
|
|
gen1 = l & bank->context.risingdetect;
|
2011-11-24 04:14:29 +07:00
|
|
|
gen1 &= ~(bank->saved_datain);
|
2009-08-29 00:51:36 +07:00
|
|
|
|
2011-11-24 04:14:29 +07:00
|
|
|
/* FIXME: Consider GPIO IRQs with level detections properly! */
|
2012-04-27 21:13:32 +07:00
|
|
|
gen = l & (~(bank->context.fallingdetect) &
|
|
|
|
~(bank->context.risingdetect));
|
2011-11-24 04:14:29 +07:00
|
|
|
/* Consider all GPIO IRQs needed to be updated */
|
|
|
|
gen |= gen0 | gen1;
|
2009-08-29 00:51:36 +07:00
|
|
|
|
2011-11-24 04:14:29 +07:00
|
|
|
if (gen) {
|
|
|
|
u32 old0, old1;
|
2009-08-29 00:51:36 +07:00
|
|
|
|
2013-11-16 07:01:04 +07:00
|
|
|
old0 = readl_relaxed(bank->base + bank->regs->leveldetect0);
|
|
|
|
old1 = readl_relaxed(bank->base + bank->regs->leveldetect1);
|
2010-02-16 00:27:25 +07:00
|
|
|
|
2012-04-27 21:13:37 +07:00
|
|
|
if (!bank->regs->irqstatus_raw0) {
|
2013-11-16 07:01:04 +07:00
|
|
|
writel_relaxed(old0 | gen, bank->base +
|
2011-08-30 16:35:44 +07:00
|
|
|
bank->regs->leveldetect0);
|
2013-11-16 07:01:04 +07:00
|
|
|
writel_relaxed(old1 | gen, bank->base +
|
2011-08-30 16:35:44 +07:00
|
|
|
bank->regs->leveldetect1);
|
2011-11-24 04:14:29 +07:00
|
|
|
}
|
2011-08-30 16:35:44 +07:00
|
|
|
|
2012-04-27 21:13:37 +07:00
|
|
|
if (bank->regs->irqstatus_raw0) {
|
2013-11-16 07:01:04 +07:00
|
|
|
writel_relaxed(old0 | l, bank->base +
|
2011-08-30 16:35:44 +07:00
|
|
|
bank->regs->leveldetect0);
|
2013-11-16 07:01:04 +07:00
|
|
|
writel_relaxed(old1 | l, bank->base +
|
2011-08-30 16:35:44 +07:00
|
|
|
bank->regs->leveldetect1);
|
2006-12-07 08:13:52 +07:00
|
|
|
}
|
2013-11-16 07:01:04 +07:00
|
|
|
writel_relaxed(old0, bank->base + bank->regs->leveldetect0);
|
|
|
|
writel_relaxed(old1, bank->base + bank->regs->leveldetect1);
|
2011-11-24 04:14:29 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
bank->workaround_enabled = false;
|
|
|
|
}
|
|
|
|
|
2013-04-16 01:06:54 +07:00
|
|
|
static void omap_gpio_init_context(struct gpio_bank *p)
|
|
|
|
{
|
|
|
|
struct omap_gpio_reg_offs *regs = p->regs;
|
|
|
|
void __iomem *base = p->base;
|
|
|
|
|
2013-11-16 07:01:04 +07:00
|
|
|
p->context.ctrl = readl_relaxed(base + regs->ctrl);
|
|
|
|
p->context.oe = readl_relaxed(base + regs->direction);
|
|
|
|
p->context.wake_en = readl_relaxed(base + regs->wkup_en);
|
|
|
|
p->context.leveldetect0 = readl_relaxed(base + regs->leveldetect0);
|
|
|
|
p->context.leveldetect1 = readl_relaxed(base + regs->leveldetect1);
|
|
|
|
p->context.risingdetect = readl_relaxed(base + regs->risingdetect);
|
|
|
|
p->context.fallingdetect = readl_relaxed(base + regs->fallingdetect);
|
|
|
|
p->context.irqenable1 = readl_relaxed(base + regs->irqenable);
|
|
|
|
p->context.irqenable2 = readl_relaxed(base + regs->irqenable2);
|
2013-04-16 01:06:54 +07:00
|
|
|
|
|
|
|
if (regs->set_dataout && p->regs->clr_dataout)
|
2013-11-16 07:01:04 +07:00
|
|
|
p->context.dataout = readl_relaxed(base + regs->set_dataout);
|
2013-04-16 01:06:54 +07:00
|
|
|
else
|
2013-11-16 07:01:04 +07:00
|
|
|
p->context.dataout = readl_relaxed(base + regs->dataout);
|
2013-04-16 01:06:54 +07:00
|
|
|
|
|
|
|
p->context_valid = true;
|
|
|
|
}
|
|
|
|
|
2011-09-29 06:17:25 +07:00
|
|
|
static void omap_gpio_restore_context(struct gpio_bank *bank)
|
2008-09-26 19:17:48 +07:00
|
|
|
{
|
2013-11-16 07:01:04 +07:00
|
|
|
writel_relaxed(bank->context.wake_en,
|
2011-08-30 16:54:27 +07:00
|
|
|
bank->base + bank->regs->wkup_en);
|
2013-11-16 07:01:04 +07:00
|
|
|
writel_relaxed(bank->context.ctrl, bank->base + bank->regs->ctrl);
|
|
|
|
writel_relaxed(bank->context.leveldetect0,
|
2011-08-30 16:54:27 +07:00
|
|
|
bank->base + bank->regs->leveldetect0);
|
2013-11-16 07:01:04 +07:00
|
|
|
writel_relaxed(bank->context.leveldetect1,
|
2011-08-30 16:54:27 +07:00
|
|
|
bank->base + bank->regs->leveldetect1);
|
2013-11-16 07:01:04 +07:00
|
|
|
writel_relaxed(bank->context.risingdetect,
|
2011-08-30 16:54:27 +07:00
|
|
|
bank->base + bank->regs->risingdetect);
|
2013-11-16 07:01:04 +07:00
|
|
|
writel_relaxed(bank->context.fallingdetect,
|
2011-08-30 16:54:27 +07:00
|
|
|
bank->base + bank->regs->fallingdetect);
|
2011-09-09 20:44:08 +07:00
|
|
|
if (bank->regs->set_dataout && bank->regs->clr_dataout)
|
2013-11-16 07:01:04 +07:00
|
|
|
writel_relaxed(bank->context.dataout,
|
2011-09-09 20:44:08 +07:00
|
|
|
bank->base + bank->regs->set_dataout);
|
|
|
|
else
|
2013-11-16 07:01:04 +07:00
|
|
|
writel_relaxed(bank->context.dataout,
|
2011-09-09 20:44:08 +07:00
|
|
|
bank->base + bank->regs->dataout);
|
2013-11-16 07:01:04 +07:00
|
|
|
writel_relaxed(bank->context.oe, bank->base + bank->regs->direction);
|
2011-08-29 20:24:50 +07:00
|
|
|
|
2011-09-09 20:38:58 +07:00
|
|
|
if (bank->dbck_enable_mask) {
|
2013-11-16 07:01:04 +07:00
|
|
|
writel_relaxed(bank->context.debounce, bank->base +
|
2011-09-09 20:38:58 +07:00
|
|
|
bank->regs->debounce);
|
2013-11-16 07:01:04 +07:00
|
|
|
writel_relaxed(bank->context.debounce_en,
|
2011-09-09 20:38:58 +07:00
|
|
|
bank->base + bank->regs->debounce_en);
|
|
|
|
}
|
2011-08-29 20:11:08 +07:00
|
|
|
|
2013-11-16 07:01:04 +07:00
|
|
|
writel_relaxed(bank->context.irqenable1,
|
2011-08-29 20:11:08 +07:00
|
|
|
bank->base + bank->regs->irqenable);
|
2013-11-16 07:01:04 +07:00
|
|
|
writel_relaxed(bank->context.irqenable2,
|
2011-08-29 20:11:08 +07:00
|
|
|
bank->base + bank->regs->irqenable2);
|
2008-09-26 19:17:48 +07:00
|
|
|
}
|
|
|
|
|
2018-09-21 02:35:31 +07:00
|
|
|
static int __maybe_unused omap_gpio_runtime_suspend(struct device *dev)
|
|
|
|
{
|
2018-10-22 02:59:59 +07:00
|
|
|
struct gpio_bank *bank = dev_get_drvdata(dev);
|
2018-09-21 02:35:31 +07:00
|
|
|
unsigned long flags;
|
|
|
|
int error = 0;
|
|
|
|
|
|
|
|
raw_spin_lock_irqsave(&bank->lock, flags);
|
|
|
|
/* Must be idled only by CPU_CLUSTER_PM_ENTER? */
|
|
|
|
if (bank->irq_usage) {
|
|
|
|
error = -EBUSY;
|
|
|
|
goto unlock;
|
|
|
|
}
|
|
|
|
omap_gpio_idle(bank, true);
|
|
|
|
bank->is_suspended = true;
|
|
|
|
unlock:
|
|
|
|
raw_spin_unlock_irqrestore(&bank->lock, flags);
|
|
|
|
|
|
|
|
return error;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int __maybe_unused omap_gpio_runtime_resume(struct device *dev)
|
|
|
|
{
|
2018-10-22 02:59:59 +07:00
|
|
|
struct gpio_bank *bank = dev_get_drvdata(dev);
|
2018-09-21 02:35:31 +07:00
|
|
|
unsigned long flags;
|
|
|
|
int error = 0;
|
|
|
|
|
|
|
|
raw_spin_lock_irqsave(&bank->lock, flags);
|
|
|
|
/* Must be unidled only by CPU_CLUSTER_PM_ENTER? */
|
|
|
|
if (bank->irq_usage) {
|
|
|
|
error = -EBUSY;
|
|
|
|
goto unlock;
|
|
|
|
}
|
|
|
|
omap_gpio_unidle(bank);
|
|
|
|
bank->is_suspended = false;
|
|
|
|
unlock:
|
|
|
|
raw_spin_unlock_irqrestore(&bank->lock, flags);
|
|
|
|
|
|
|
|
return error;
|
|
|
|
}
|
|
|
|
|
|
|
|
#ifdef CONFIG_ARCH_OMAP2PLUS
|
2011-09-29 08:53:22 +07:00
|
|
|
static const struct dev_pm_ops gpio_pm_ops = {
|
2011-11-24 04:14:29 +07:00
|
|
|
SET_RUNTIME_PM_OPS(omap_gpio_runtime_suspend, omap_gpio_runtime_resume,
|
|
|
|
NULL)
|
2011-09-29 08:53:22 +07:00
|
|
|
};
|
2018-09-21 02:35:31 +07:00
|
|
|
#else
|
|
|
|
static const struct dev_pm_ops gpio_pm_ops;
|
|
|
|
#endif /* CONFIG_ARCH_OMAP2PLUS */
|
2011-09-29 08:53:22 +07:00
|
|
|
|
2011-08-16 16:53:02 +07:00
|
|
|
#if defined(CONFIG_OF)
|
|
|
|
static struct omap_gpio_reg_offs omap2_gpio_regs = {
|
|
|
|
.revision = OMAP24XX_GPIO_REVISION,
|
|
|
|
.direction = OMAP24XX_GPIO_OE,
|
|
|
|
.datain = OMAP24XX_GPIO_DATAIN,
|
|
|
|
.dataout = OMAP24XX_GPIO_DATAOUT,
|
|
|
|
.set_dataout = OMAP24XX_GPIO_SETDATAOUT,
|
|
|
|
.clr_dataout = OMAP24XX_GPIO_CLEARDATAOUT,
|
|
|
|
.irqstatus = OMAP24XX_GPIO_IRQSTATUS1,
|
|
|
|
.irqstatus2 = OMAP24XX_GPIO_IRQSTATUS2,
|
|
|
|
.irqenable = OMAP24XX_GPIO_IRQENABLE1,
|
|
|
|
.irqenable2 = OMAP24XX_GPIO_IRQENABLE2,
|
|
|
|
.set_irqenable = OMAP24XX_GPIO_SETIRQENABLE1,
|
|
|
|
.clr_irqenable = OMAP24XX_GPIO_CLEARIRQENABLE1,
|
|
|
|
.debounce = OMAP24XX_GPIO_DEBOUNCE_VAL,
|
|
|
|
.debounce_en = OMAP24XX_GPIO_DEBOUNCE_EN,
|
|
|
|
.ctrl = OMAP24XX_GPIO_CTRL,
|
|
|
|
.wkup_en = OMAP24XX_GPIO_WAKE_EN,
|
|
|
|
.leveldetect0 = OMAP24XX_GPIO_LEVELDETECT0,
|
|
|
|
.leveldetect1 = OMAP24XX_GPIO_LEVELDETECT1,
|
|
|
|
.risingdetect = OMAP24XX_GPIO_RISINGDETECT,
|
|
|
|
.fallingdetect = OMAP24XX_GPIO_FALLINGDETECT,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_gpio_reg_offs omap4_gpio_regs = {
|
|
|
|
.revision = OMAP4_GPIO_REVISION,
|
|
|
|
.direction = OMAP4_GPIO_OE,
|
|
|
|
.datain = OMAP4_GPIO_DATAIN,
|
|
|
|
.dataout = OMAP4_GPIO_DATAOUT,
|
|
|
|
.set_dataout = OMAP4_GPIO_SETDATAOUT,
|
|
|
|
.clr_dataout = OMAP4_GPIO_CLEARDATAOUT,
|
|
|
|
.irqstatus = OMAP4_GPIO_IRQSTATUS0,
|
|
|
|
.irqstatus2 = OMAP4_GPIO_IRQSTATUS1,
|
|
|
|
.irqenable = OMAP4_GPIO_IRQSTATUSSET0,
|
|
|
|
.irqenable2 = OMAP4_GPIO_IRQSTATUSSET1,
|
|
|
|
.set_irqenable = OMAP4_GPIO_IRQSTATUSSET0,
|
|
|
|
.clr_irqenable = OMAP4_GPIO_IRQSTATUSCLR0,
|
|
|
|
.debounce = OMAP4_GPIO_DEBOUNCINGTIME,
|
|
|
|
.debounce_en = OMAP4_GPIO_DEBOUNCENABLE,
|
|
|
|
.ctrl = OMAP4_GPIO_CTRL,
|
|
|
|
.wkup_en = OMAP4_GPIO_IRQWAKEN0,
|
|
|
|
.leveldetect0 = OMAP4_GPIO_LEVELDETECT0,
|
|
|
|
.leveldetect1 = OMAP4_GPIO_LEVELDETECT1,
|
|
|
|
.risingdetect = OMAP4_GPIO_RISINGDETECT,
|
|
|
|
.fallingdetect = OMAP4_GPIO_FALLINGDETECT,
|
|
|
|
};
|
|
|
|
|
2018-09-21 02:35:31 +07:00
|
|
|
/*
|
|
|
|
* Note that omap2 does not currently support idle modes with context loss so
|
|
|
|
* no need to add OMAP_GPIO_QUIRK_IDLE_REMOVE_TRIGGER quirk flag to save
|
|
|
|
* and restore context.
|
|
|
|
*/
|
2013-02-06 17:44:32 +07:00
|
|
|
static const struct omap_gpio_platform_data omap2_pdata = {
|
2011-08-16 16:53:02 +07:00
|
|
|
.regs = &omap2_gpio_regs,
|
|
|
|
.bank_width = 32,
|
|
|
|
.dbck_flag = false,
|
|
|
|
};
|
|
|
|
|
2013-02-06 17:44:32 +07:00
|
|
|
static const struct omap_gpio_platform_data omap3_pdata = {
|
2011-08-16 16:53:02 +07:00
|
|
|
.regs = &omap2_gpio_regs,
|
|
|
|
.bank_width = 32,
|
|
|
|
.dbck_flag = true,
|
2018-09-21 02:35:31 +07:00
|
|
|
.quirks = OMAP_GPIO_QUIRK_IDLE_REMOVE_TRIGGER,
|
2011-08-16 16:53:02 +07:00
|
|
|
};
|
|
|
|
|
2013-02-06 17:44:32 +07:00
|
|
|
static const struct omap_gpio_platform_data omap4_pdata = {
|
2011-08-16 16:53:02 +07:00
|
|
|
.regs = &omap4_gpio_regs,
|
|
|
|
.bank_width = 32,
|
|
|
|
.dbck_flag = true,
|
2018-12-08 02:08:29 +07:00
|
|
|
.quirks = OMAP_GPIO_QUIRK_IDLE_REMOVE_TRIGGER,
|
2011-08-16 16:53:02 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
static const struct of_device_id omap_gpio_match[] = {
|
|
|
|
{
|
|
|
|
.compatible = "ti,omap4-gpio",
|
|
|
|
.data = &omap4_pdata,
|
|
|
|
},
|
|
|
|
{
|
|
|
|
.compatible = "ti,omap3-gpio",
|
|
|
|
.data = &omap3_pdata,
|
|
|
|
},
|
|
|
|
{
|
|
|
|
.compatible = "ti,omap2-gpio",
|
|
|
|
.data = &omap2_pdata,
|
|
|
|
},
|
|
|
|
{ },
|
|
|
|
};
|
|
|
|
MODULE_DEVICE_TABLE(of, omap_gpio_match);
|
|
|
|
#endif
|
|
|
|
|
2010-12-08 07:26:57 +07:00
|
|
|
static struct platform_driver omap_gpio_driver = {
|
|
|
|
.probe = omap_gpio_probe,
|
2015-04-24 06:56:22 +07:00
|
|
|
.remove = omap_gpio_remove,
|
2010-12-08 07:26:57 +07:00
|
|
|
.driver = {
|
|
|
|
.name = "omap_gpio",
|
2011-09-29 08:53:22 +07:00
|
|
|
.pm = &gpio_pm_ops,
|
2011-08-16 16:53:02 +07:00
|
|
|
.of_match_table = of_match_ptr(omap_gpio_match),
|
2010-12-08 07:26:57 +07:00
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2005-07-11 01:58:15 +07:00
|
|
|
/*
|
2010-12-08 07:26:57 +07:00
|
|
|
* gpio driver register needs to be done before
|
|
|
|
* machine_init functions access gpio APIs.
|
|
|
|
* Hence omap_gpio_drv_reg() is a postcore_initcall.
|
2005-07-11 01:58:15 +07:00
|
|
|
*/
|
2010-12-08 07:26:57 +07:00
|
|
|
static int __init omap_gpio_drv_reg(void)
|
2005-07-11 01:58:15 +07:00
|
|
|
{
|
2010-12-08 07:26:57 +07:00
|
|
|
return platform_driver_register(&omap_gpio_driver);
|
2005-07-11 01:58:15 +07:00
|
|
|
}
|
2010-12-08 07:26:57 +07:00
|
|
|
postcore_initcall(omap_gpio_drv_reg);
|
2015-04-24 06:56:22 +07:00
|
|
|
|
|
|
|
static void __exit omap_gpio_exit(void)
|
|
|
|
{
|
|
|
|
platform_driver_unregister(&omap_gpio_driver);
|
|
|
|
}
|
|
|
|
module_exit(omap_gpio_exit);
|
|
|
|
|
|
|
|
MODULE_DESCRIPTION("omap gpio driver");
|
|
|
|
MODULE_ALIAS("platform:gpio-omap");
|
|
|
|
MODULE_LICENSE("GPL v2");
|