2015-04-21 03:55:21 +07:00
|
|
|
/*
|
|
|
|
* Copyright 2008 Advanced Micro Devices, Inc.
|
|
|
|
* Copyright 2008 Red Hat Inc.
|
|
|
|
* Copyright 2009 Jerome Glisse.
|
|
|
|
*
|
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a
|
|
|
|
* copy of this software and associated documentation files (the "Software"),
|
|
|
|
* to deal in the Software without restriction, including without limitation
|
|
|
|
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
|
|
|
* and/or sell copies of the Software, and to permit persons to whom the
|
|
|
|
* Software is furnished to do so, subject to the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice shall be included in
|
|
|
|
* all copies or substantial portions of the Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
|
|
* THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
|
|
|
|
* OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
|
|
|
|
* ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
|
|
|
|
* OTHER DEALINGS IN THE SOFTWARE.
|
|
|
|
*
|
|
|
|
* Authors: Dave Airlie
|
|
|
|
* Alex Deucher
|
|
|
|
* Jerome Glisse
|
|
|
|
* Christian König
|
|
|
|
*/
|
|
|
|
#include <linux/seq_file.h>
|
|
|
|
#include <linux/slab.h>
|
2019-06-10 05:07:56 +07:00
|
|
|
|
2015-04-21 03:55:21 +07:00
|
|
|
#include <drm/amdgpu_drm.h>
|
2019-06-10 05:07:56 +07:00
|
|
|
#include <drm/drm_debugfs.h>
|
|
|
|
|
2015-04-21 03:55:21 +07:00
|
|
|
#include "amdgpu.h"
|
|
|
|
#include "atom.h"
|
2018-07-31 21:52:25 +07:00
|
|
|
#include "amdgpu_trace.h"
|
2015-04-21 03:55:21 +07:00
|
|
|
|
2016-07-26 12:56:31 +07:00
|
|
|
#define AMDGPU_IB_TEST_TIMEOUT msecs_to_jiffies(1000)
|
2019-04-02 03:09:34 +07:00
|
|
|
#define AMDGPU_IB_TEST_GFX_XGMI_TIMEOUT msecs_to_jiffies(2000)
|
2016-07-06 02:07:17 +07:00
|
|
|
|
2015-04-21 03:55:21 +07:00
|
|
|
/*
|
|
|
|
* IB
|
|
|
|
* IBs (Indirect Buffers) and areas of GPU accessible memory where
|
|
|
|
* commands are stored. You can put a pointer to the IB in the
|
|
|
|
* command ring and the hw will fetch the commands from the IB
|
|
|
|
* and execute them. Generally userspace acceleration drivers
|
|
|
|
* produce command buffers which are send to the kernel and
|
|
|
|
* put in IBs for execution by the requested ring.
|
|
|
|
*/
|
|
|
|
static int amdgpu_debugfs_sa_init(struct amdgpu_device *adev);
|
|
|
|
|
|
|
|
/**
|
|
|
|
* amdgpu_ib_get - request an IB (Indirect Buffer)
|
|
|
|
*
|
|
|
|
* @ring: ring index the IB is associated with
|
|
|
|
* @size: requested IB size
|
|
|
|
* @ib: IB object returned
|
|
|
|
*
|
|
|
|
* Request an IB (all asics). IBs are allocated using the
|
|
|
|
* suballocator.
|
|
|
|
* Returns 0 on success, error on failure.
|
|
|
|
*/
|
2016-01-31 18:29:04 +07:00
|
|
|
int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm,
|
2015-04-21 03:55:21 +07:00
|
|
|
unsigned size, struct amdgpu_ib *ib)
|
|
|
|
{
|
|
|
|
int r;
|
|
|
|
|
|
|
|
if (size) {
|
2015-09-06 13:00:46 +07:00
|
|
|
r = amdgpu_sa_bo_new(&adev->ring_tmp_bo,
|
2015-04-21 03:55:21 +07:00
|
|
|
&ib->sa_bo, size, 256);
|
|
|
|
if (r) {
|
|
|
|
dev_err(adev->dev, "failed to get a new IB (%d)\n", r);
|
|
|
|
return r;
|
|
|
|
}
|
|
|
|
|
|
|
|
ib->ptr = amdgpu_sa_bo_cpu_addr(ib->sa_bo);
|
|
|
|
|
|
|
|
if (!vm)
|
|
|
|
ib->gpu_addr = amdgpu_sa_bo_gpu_addr(ib->sa_bo);
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* amdgpu_ib_free - free an IB (Indirect Buffer)
|
|
|
|
*
|
|
|
|
* @adev: amdgpu_device pointer
|
|
|
|
* @ib: IB object to free
|
2016-03-17 09:47:07 +07:00
|
|
|
* @f: the fence SA bo need wait on for the ib alloation
|
2015-04-21 03:55:21 +07:00
|
|
|
*
|
|
|
|
* Free an IB (all asics).
|
|
|
|
*/
|
2016-05-03 23:46:19 +07:00
|
|
|
void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib,
|
2016-10-25 19:00:45 +07:00
|
|
|
struct dma_fence *f)
|
2015-04-21 03:55:21 +07:00
|
|
|
{
|
2016-03-17 09:47:07 +07:00
|
|
|
amdgpu_sa_bo_free(adev, &ib->sa_bo, f);
|
2015-04-21 03:55:21 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* amdgpu_ib_schedule - schedule an IB (Indirect Buffer) on the ring
|
|
|
|
*
|
|
|
|
* @adev: amdgpu_device pointer
|
|
|
|
* @num_ibs: number of IBs to schedule
|
|
|
|
* @ibs: IB objects to schedule
|
2016-02-01 17:56:35 +07:00
|
|
|
* @f: fence created during this submission
|
2015-04-21 03:55:21 +07:00
|
|
|
*
|
|
|
|
* Schedule an IB on the associated ring (all asics).
|
|
|
|
* Returns 0 on success, error on failure.
|
|
|
|
*
|
|
|
|
* On SI, there are two parallel engines fed from the primary ring,
|
|
|
|
* the CE (Constant Engine) and the DE (Drawing Engine). Since
|
|
|
|
* resource descriptors have moved to memory, the CE allows you to
|
|
|
|
* prime the caches while the DE is updating register state so that
|
|
|
|
* the resource descriptors will be already in cache when the draw is
|
|
|
|
* processed. To accomplish this, the userspace driver submits two
|
|
|
|
* IBs, one for the CE and one for the DE. If there is a CE IB (called
|
|
|
|
* a CONST_IB), it will be put on the ring prior to the DE IB. Prior
|
|
|
|
* to SI there was just a DE IB.
|
|
|
|
*/
|
2016-01-31 18:29:04 +07:00
|
|
|
int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs,
|
2017-01-23 15:30:38 +07:00
|
|
|
struct amdgpu_ib *ibs, struct amdgpu_job *job,
|
|
|
|
struct dma_fence **f)
|
2015-04-21 03:55:21 +07:00
|
|
|
{
|
2016-01-31 18:29:04 +07:00
|
|
|
struct amdgpu_device *adev = ring->adev;
|
2015-04-21 03:55:21 +07:00
|
|
|
struct amdgpu_ib *ib = &ibs[0];
|
2017-05-12 01:52:48 +07:00
|
|
|
struct dma_fence *tmp = NULL;
|
2016-05-06 20:31:19 +07:00
|
|
|
bool skip_preamble, need_ctx_switch;
|
2016-05-06 20:57:42 +07:00
|
|
|
unsigned patch_offset = ~0;
|
|
|
|
struct amdgpu_vm *vm;
|
2016-08-25 14:40:48 +07:00
|
|
|
uint64_t fence_ctx;
|
2016-09-16 22:02:34 +07:00
|
|
|
uint32_t status = 0, alloc_size;
|
2018-04-04 00:05:03 +07:00
|
|
|
unsigned fence_flags = 0;
|
2016-01-14 18:07:38 +07:00
|
|
|
|
2016-05-06 20:57:42 +07:00
|
|
|
unsigned i;
|
2015-04-21 03:55:21 +07:00
|
|
|
int r = 0;
|
2017-06-06 16:25:13 +07:00
|
|
|
bool need_pipe_sync = false;
|
2015-04-21 03:55:21 +07:00
|
|
|
|
|
|
|
if (num_ibs == 0)
|
|
|
|
return -EINVAL;
|
|
|
|
|
2016-05-06 20:57:42 +07:00
|
|
|
/* ring tests don't use a job */
|
|
|
|
if (job) {
|
2016-04-19 19:11:32 +07:00
|
|
|
vm = job->vm;
|
2019-09-06 06:22:02 +07:00
|
|
|
fence_ctx = job->base.s_fence ?
|
|
|
|
job->base.s_fence->scheduled.context : 0;
|
2016-05-06 20:57:42 +07:00
|
|
|
} else {
|
|
|
|
vm = NULL;
|
2016-08-25 14:40:48 +07:00
|
|
|
fence_ctx = 0;
|
2016-05-06 20:57:42 +07:00
|
|
|
}
|
2015-05-11 19:32:17 +07:00
|
|
|
|
2018-10-20 03:22:48 +07:00
|
|
|
if (!ring->sched.ready) {
|
2016-08-22 21:54:28 +07:00
|
|
|
dev_err(adev->dev, "couldn't schedule ib on ring <%s>\n", ring->name);
|
2015-04-21 03:55:21 +07:00
|
|
|
return -EINVAL;
|
|
|
|
}
|
2016-01-15 10:12:42 +07:00
|
|
|
|
2017-12-18 23:08:25 +07:00
|
|
|
if (vm && !job->vmid) {
|
2015-11-04 02:58:50 +07:00
|
|
|
dev_err(adev->dev, "VM IB without ID\n");
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
2016-10-05 19:29:38 +07:00
|
|
|
alloc_size = ring->funcs->emit_frame_size + num_ibs *
|
|
|
|
ring->funcs->emit_ib_size;
|
2016-09-16 22:02:34 +07:00
|
|
|
|
|
|
|
r = amdgpu_ring_alloc(ring, alloc_size);
|
2015-04-21 03:55:21 +07:00
|
|
|
if (r) {
|
|
|
|
dev_err(adev->dev, "scheduling IB failed (%d).\n", r);
|
|
|
|
return r;
|
|
|
|
}
|
2017-05-09 14:50:22 +07:00
|
|
|
|
2018-08-22 19:18:25 +07:00
|
|
|
need_ctx_switch = ring->current_ctx != fence_ctx;
|
2017-05-09 14:50:22 +07:00
|
|
|
if (ring->funcs->emit_pipeline_sync && job &&
|
2017-11-14 02:47:52 +07:00
|
|
|
((tmp = amdgpu_sync_get_fence(&job->sched_sync, NULL)) ||
|
2018-08-22 19:18:25 +07:00
|
|
|
(amdgpu_sriov_vf(adev) && need_ctx_switch) ||
|
2017-05-12 01:52:48 +07:00
|
|
|
amdgpu_vm_need_pipeline_sync(ring, job))) {
|
2017-06-06 16:25:13 +07:00
|
|
|
need_pipe_sync = true;
|
2018-07-31 21:52:25 +07:00
|
|
|
|
|
|
|
if (tmp)
|
|
|
|
trace_amdgpu_ib_pipe_sync(job, tmp);
|
|
|
|
|
2017-05-09 14:50:22 +07:00
|
|
|
dma_fence_put(tmp);
|
|
|
|
}
|
2015-04-21 03:55:21 +07:00
|
|
|
|
2017-05-12 03:29:08 +07:00
|
|
|
if (ring->funcs->insert_start)
|
|
|
|
ring->funcs->insert_start(ring);
|
|
|
|
|
2017-06-28 20:41:17 +07:00
|
|
|
if (job) {
|
2017-06-06 16:25:13 +07:00
|
|
|
r = amdgpu_vm_flush(ring, job, need_pipe_sync);
|
2016-03-01 22:46:18 +07:00
|
|
|
if (r) {
|
|
|
|
amdgpu_ring_undo(ring);
|
|
|
|
return r;
|
|
|
|
}
|
2015-07-17 16:10:09 +07:00
|
|
|
}
|
2015-05-11 19:10:34 +07:00
|
|
|
|
2018-01-19 18:06:31 +07:00
|
|
|
if (job && ring->funcs->init_cond_exec)
|
drm/amdgpu:changes in gfx DMAframe scheme (v2)
1) Adapt to vulkan:
Now use double SWITCH BUFFER to replace the 128 nops w/a,
because when vulkan introduced, umd can insert 7 ~ 16 IBs
per submit which makes 256 DW size cannot hold the whole
DMAframe (if we still insert those 128 nops), CP team suggests
use double SWITCH_BUFFERs, instead of tricky 128 NOPs w/a.
2) To fix the CE VM fault issue when MCBP introduced:
Need one more COND_EXEC wrapping IB part (original one us
for VM switch part).
this change can fix vm fault issue caused by below scenario
without this change:
>CE passed original COND_EXEC (no MCBP issued this moment),
proceed as normal.
>DE catch up to this COND_EXEC, but this time MCBP issued,
thus DE treats all following packages as NOP. The following
VM switch packages now looks just as NOP to DE, so DE
dosen't do VM flush at all.
>Now CE proceeds to the first IBc, and triggers VM fault,
because DE didn't do VM flush for this DMAframe.
3) change estimated alloc size for gfx9.
with new DMAframe scheme, we need modify emit_frame_size
for gfx9
4) No need to insert 128 nops after gfx8 vm flush anymore
because there was double SWITCH_BUFFER append to vm flush,
and for gfx7 we already use double SWITCH_BUFFER following
after vm_flush so no change needed for it.
5) Change emit_frame_size for gfx8
v2: squash in BUG removal from Monk
Signed-off-by: Monk Liu <Monk.Liu@amd.com>
Acked-by: Alex Deucher <alexander.deucher@amd.com>
Signed-off-by: Alex Deucher <alexander.deucher@amd.com>
2017-03-15 11:18:57 +07:00
|
|
|
patch_offset = amdgpu_ring_init_cond_exec(ring);
|
|
|
|
|
2017-02-17 21:04:31 +07:00
|
|
|
#ifdef CONFIG_X86_64
|
2018-01-19 20:21:47 +07:00
|
|
|
if (!(adev->flags & AMD_IS_APU))
|
2017-02-17 21:04:31 +07:00
|
|
|
#endif
|
2018-01-19 20:21:47 +07:00
|
|
|
{
|
|
|
|
if (ring->funcs->emit_hdp_flush)
|
|
|
|
amdgpu_ring_emit_hdp_flush(ring);
|
|
|
|
else
|
|
|
|
amdgpu_asic_flush_hdp(adev, ring);
|
|
|
|
}
|
2016-05-04 15:27:41 +07:00
|
|
|
|
2019-01-18 17:13:36 +07:00
|
|
|
if (need_ctx_switch)
|
|
|
|
status |= AMDGPU_HAVE_CTX_SWITCH;
|
|
|
|
|
2016-08-25 14:40:48 +07:00
|
|
|
skip_preamble = ring->current_ctx == fence_ctx;
|
2016-08-26 12:28:28 +07:00
|
|
|
if (job && ring->funcs->emit_cntxcntl) {
|
|
|
|
status |= job->preamble_status;
|
2019-01-17 14:47:36 +07:00
|
|
|
status |= job->preemption_status;
|
2016-08-26 12:28:28 +07:00
|
|
|
amdgpu_ring_emit_cntxcntl(ring, status);
|
|
|
|
}
|
|
|
|
|
2015-04-21 03:55:21 +07:00
|
|
|
for (i = 0; i < num_ibs; ++i) {
|
2016-05-06 20:31:19 +07:00
|
|
|
ib = &ibs[i];
|
2016-05-06 19:52:57 +07:00
|
|
|
|
|
|
|
/* drop preamble IBs if we don't have a context switch */
|
2016-08-26 12:28:28 +07:00
|
|
|
if ((ib->flags & AMDGPU_IB_FLAG_PREAMBLE) &&
|
2019-01-10 14:50:10 +07:00
|
|
|
skip_preamble &&
|
|
|
|
!(status & AMDGPU_PREAMBLE_IB_PRESENT_FIRST) &&
|
|
|
|
!amdgpu_mcbp &&
|
|
|
|
!amdgpu_sriov_vf(adev)) /* for SRIOV preemption, Preamble CE ib must be inserted anyway */
|
2016-05-06 19:52:57 +07:00
|
|
|
continue;
|
|
|
|
|
2019-01-18 17:13:36 +07:00
|
|
|
amdgpu_ring_emit_ib(ring, job, ib, status);
|
|
|
|
status &= ~AMDGPU_HAVE_CTX_SWITCH;
|
2015-04-21 03:55:21 +07:00
|
|
|
}
|
|
|
|
|
2017-05-01 17:09:22 +07:00
|
|
|
if (ring->funcs->emit_tmz)
|
|
|
|
amdgpu_ring_emit_tmz(ring, false);
|
|
|
|
|
2017-02-17 21:04:31 +07:00
|
|
|
#ifdef CONFIG_X86_64
|
2018-01-19 20:21:47 +07:00
|
|
|
if (!(adev->flags & AMD_IS_APU))
|
2017-02-17 21:04:31 +07:00
|
|
|
#endif
|
2018-01-19 21:19:16 +07:00
|
|
|
amdgpu_asic_invalidate_hdp(adev, ring);
|
2016-03-03 10:38:48 +07:00
|
|
|
|
2018-04-04 00:05:03 +07:00
|
|
|
if (ib->flags & AMDGPU_IB_FLAG_TC_WB_NOT_INVALIDATE)
|
|
|
|
fence_flags |= AMDGPU_FENCE_FLAG_TC_WB_ONLY;
|
|
|
|
|
2018-06-29 18:23:25 +07:00
|
|
|
/* wrap the last IB with fence */
|
|
|
|
if (job && job->uf_addr) {
|
|
|
|
amdgpu_ring_emit_fence(ring, job->uf_addr, job->uf_sequence,
|
|
|
|
fence_flags | AMDGPU_FENCE_FLAG_64BIT);
|
|
|
|
}
|
|
|
|
|
2018-04-04 00:05:03 +07:00
|
|
|
r = amdgpu_fence_emit(ring, f, fence_flags);
|
2015-04-21 03:55:21 +07:00
|
|
|
if (r) {
|
|
|
|
dev_err(adev->dev, "failed to emit fence (%d)\n", r);
|
2017-12-18 23:08:25 +07:00
|
|
|
if (job && job->vmid)
|
|
|
|
amdgpu_vmid_reset(adev, ring->funcs->vmhub, job->vmid);
|
2016-01-21 17:28:53 +07:00
|
|
|
amdgpu_ring_undo(ring);
|
2015-04-21 03:55:21 +07:00
|
|
|
return r;
|
|
|
|
}
|
|
|
|
|
2016-12-15 03:05:00 +07:00
|
|
|
if (ring->funcs->insert_end)
|
|
|
|
ring->funcs->insert_end(ring);
|
|
|
|
|
2016-01-14 18:07:38 +07:00
|
|
|
if (patch_offset != ~0 && ring->funcs->patch_cond_exec)
|
|
|
|
amdgpu_ring_patch_cond_exec(ring, patch_offset);
|
|
|
|
|
2016-08-25 14:40:48 +07:00
|
|
|
ring->current_ctx = fence_ctx;
|
2017-01-18 09:38:06 +07:00
|
|
|
if (vm && ring->funcs->emit_switch_buffer)
|
2016-08-26 13:12:37 +07:00
|
|
|
amdgpu_ring_emit_switch_buffer(ring);
|
2016-01-21 17:28:53 +07:00
|
|
|
amdgpu_ring_commit(ring);
|
2015-04-21 03:55:21 +07:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* amdgpu_ib_pool_init - Init the IB (Indirect Buffer) pool
|
|
|
|
*
|
|
|
|
* @adev: amdgpu_device pointer
|
|
|
|
*
|
|
|
|
* Initialize the suballocator to manage a pool of memory
|
|
|
|
* for use as IBs (all asics).
|
|
|
|
* Returns 0 on success, error on failure.
|
|
|
|
*/
|
|
|
|
int amdgpu_ib_pool_init(struct amdgpu_device *adev)
|
|
|
|
{
|
|
|
|
int r;
|
|
|
|
|
|
|
|
if (adev->ib_pool_ready) {
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
r = amdgpu_sa_bo_manager_init(adev, &adev->ring_tmp_bo,
|
|
|
|
AMDGPU_IB_POOL_SIZE*64*1024,
|
|
|
|
AMDGPU_GPU_PAGE_SIZE,
|
|
|
|
AMDGPU_GEM_DOMAIN_GTT);
|
|
|
|
if (r) {
|
|
|
|
return r;
|
|
|
|
}
|
|
|
|
|
|
|
|
adev->ib_pool_ready = true;
|
|
|
|
if (amdgpu_debugfs_sa_init(adev)) {
|
|
|
|
dev_err(adev->dev, "failed to register debugfs file for SA\n");
|
|
|
|
}
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* amdgpu_ib_pool_fini - Free the IB (Indirect Buffer) pool
|
|
|
|
*
|
|
|
|
* @adev: amdgpu_device pointer
|
|
|
|
*
|
|
|
|
* Tear down the suballocator managing the pool of memory
|
|
|
|
* for use as IBs (all asics).
|
|
|
|
*/
|
|
|
|
void amdgpu_ib_pool_fini(struct amdgpu_device *adev)
|
|
|
|
{
|
|
|
|
if (adev->ib_pool_ready) {
|
|
|
|
amdgpu_sa_bo_manager_fini(adev, &adev->ring_tmp_bo);
|
|
|
|
adev->ib_pool_ready = false;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* amdgpu_ib_ring_tests - test IBs on the rings
|
|
|
|
*
|
|
|
|
* @adev: amdgpu_device pointer
|
|
|
|
*
|
|
|
|
* Test an IB (Indirect Buffer) on each ring.
|
|
|
|
* If the test fails, disable the ring.
|
|
|
|
* Returns 0 on success, error if the primary GFX ring
|
|
|
|
* IB test fails.
|
|
|
|
*/
|
|
|
|
int amdgpu_ib_ring_tests(struct amdgpu_device *adev)
|
|
|
|
{
|
|
|
|
unsigned i;
|
2016-08-30 16:59:11 +07:00
|
|
|
int r, ret = 0;
|
2018-01-23 17:26:20 +07:00
|
|
|
long tmo_gfx, tmo_mm;
|
|
|
|
|
|
|
|
tmo_mm = tmo_gfx = AMDGPU_IB_TEST_TIMEOUT;
|
|
|
|
if (amdgpu_sriov_vf(adev)) {
|
|
|
|
/* for MM engines in hypervisor side they are not scheduled together
|
|
|
|
* with CP and SDMA engines, so even in exclusive mode MM engine could
|
|
|
|
* still running on other VF thus the IB TEST TIMEOUT for MM engines
|
|
|
|
* under SR-IOV should be set to a long time. 8 sec should be enough
|
|
|
|
* for the MM comes back to this VF.
|
|
|
|
*/
|
|
|
|
tmo_mm = 8 * AMDGPU_IB_TEST_TIMEOUT;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (amdgpu_sriov_runtime(adev)) {
|
|
|
|
/* for CP & SDMA engines since they are scheduled together so
|
|
|
|
* need to make the timeout width enough to cover the time
|
|
|
|
* cost waiting for it coming back under RUNTIME only
|
|
|
|
*/
|
|
|
|
tmo_gfx = 8 * AMDGPU_IB_TEST_TIMEOUT;
|
2019-04-02 03:09:34 +07:00
|
|
|
} else if (adev->gmc.xgmi.hive_id) {
|
|
|
|
tmo_gfx = AMDGPU_IB_TEST_GFX_XGMI_TIMEOUT;
|
2018-01-23 17:26:20 +07:00
|
|
|
}
|
2015-04-21 03:55:21 +07:00
|
|
|
|
2018-10-29 16:55:23 +07:00
|
|
|
for (i = 0; i < adev->num_rings; ++i) {
|
2015-04-21 03:55:21 +07:00
|
|
|
struct amdgpu_ring *ring = adev->rings[i];
|
2018-01-23 17:26:20 +07:00
|
|
|
long tmo;
|
2015-04-21 03:55:21 +07:00
|
|
|
|
2018-10-29 20:56:34 +07:00
|
|
|
/* KIQ rings don't have an IB test because we never submit IBs
|
|
|
|
* to them and they have no interrupt support.
|
2018-10-03 22:15:11 +07:00
|
|
|
*/
|
2018-10-29 20:56:34 +07:00
|
|
|
if (!ring->sched.ready || !ring->funcs->test_ib)
|
2018-10-03 22:15:11 +07:00
|
|
|
continue;
|
|
|
|
|
2018-01-23 17:26:20 +07:00
|
|
|
/* MM engine need more time */
|
|
|
|
if (ring->funcs->type == AMDGPU_RING_TYPE_UVD ||
|
|
|
|
ring->funcs->type == AMDGPU_RING_TYPE_VCE ||
|
|
|
|
ring->funcs->type == AMDGPU_RING_TYPE_UVD_ENC ||
|
|
|
|
ring->funcs->type == AMDGPU_RING_TYPE_VCN_DEC ||
|
2018-05-02 01:40:24 +07:00
|
|
|
ring->funcs->type == AMDGPU_RING_TYPE_VCN_ENC ||
|
|
|
|
ring->funcs->type == AMDGPU_RING_TYPE_VCN_JPEG)
|
2018-01-23 17:26:20 +07:00
|
|
|
tmo = tmo_mm;
|
|
|
|
else
|
|
|
|
tmo = tmo_gfx;
|
|
|
|
|
|
|
|
r = amdgpu_ring_test_ib(ring, tmo);
|
2018-10-29 16:55:23 +07:00
|
|
|
if (!r) {
|
|
|
|
DRM_DEV_DEBUG(adev->dev, "ib test on %s succeeded\n",
|
|
|
|
ring->name);
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
|
|
|
|
ring->sched.ready = false;
|
|
|
|
DRM_DEV_ERROR(adev->dev, "IB test failed on %s (%d).\n",
|
|
|
|
ring->name, r);
|
|
|
|
|
|
|
|
if (ring == &adev->gfx.gfx_ring[0]) {
|
|
|
|
/* oh, oh, that's really bad */
|
|
|
|
adev->accel_working = false;
|
|
|
|
return r;
|
|
|
|
|
|
|
|
} else {
|
|
|
|
ret = r;
|
2015-04-21 03:55:21 +07:00
|
|
|
}
|
|
|
|
}
|
2016-08-30 16:59:11 +07:00
|
|
|
return ret;
|
2015-04-21 03:55:21 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Debugfs info
|
|
|
|
*/
|
|
|
|
#if defined(CONFIG_DEBUG_FS)
|
|
|
|
|
|
|
|
static int amdgpu_debugfs_sa_info(struct seq_file *m, void *data)
|
|
|
|
{
|
|
|
|
struct drm_info_node *node = (struct drm_info_node *) m->private;
|
|
|
|
struct drm_device *dev = node->minor->dev;
|
|
|
|
struct amdgpu_device *adev = dev->dev_private;
|
|
|
|
|
|
|
|
amdgpu_sa_bo_dump_debug_info(&adev->ring_tmp_bo, m);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
}
|
|
|
|
|
2016-05-02 23:46:15 +07:00
|
|
|
static const struct drm_info_list amdgpu_debugfs_sa_list[] = {
|
2015-04-21 03:55:21 +07:00
|
|
|
{"amdgpu_sa_info", &amdgpu_debugfs_sa_info, 0, NULL},
|
|
|
|
};
|
|
|
|
|
|
|
|
#endif
|
|
|
|
|
|
|
|
static int amdgpu_debugfs_sa_init(struct amdgpu_device *adev)
|
|
|
|
{
|
|
|
|
#if defined(CONFIG_DEBUG_FS)
|
|
|
|
return amdgpu_debugfs_add_files(adev, amdgpu_debugfs_sa_list, 1);
|
|
|
|
#else
|
|
|
|
return 0;
|
|
|
|
#endif
|
|
|
|
}
|