2018-06-11 21:49:36 +07:00
|
|
|
// SPDX-License-Identifier: GPL-2.0
|
2016-06-13 04:06:52 +07:00
|
|
|
/*
|
2018-09-17 15:39:39 +07:00
|
|
|
* Device Tree Source for the R-Car V2H (R8A77920) SoC
|
2016-06-13 04:06:52 +07:00
|
|
|
*
|
|
|
|
* Copyright (C) 2016 Cogent Embedded Inc.
|
|
|
|
*/
|
|
|
|
|
2017-08-18 16:11:36 +07:00
|
|
|
#include <dt-bindings/clock/r8a7792-cpg-mssr.h>
|
2016-06-13 04:06:52 +07:00
|
|
|
#include <dt-bindings/interrupt-controller/irq.h>
|
|
|
|
#include <dt-bindings/interrupt-controller/arm-gic.h>
|
|
|
|
#include <dt-bindings/power/r8a7792-sysc.h>
|
|
|
|
|
|
|
|
/ {
|
|
|
|
compatible = "renesas,r8a7792";
|
|
|
|
#address-cells = <2>;
|
|
|
|
#size-cells = <2>;
|
|
|
|
|
2016-07-24 01:49:12 +07:00
|
|
|
aliases {
|
|
|
|
i2c0 = &i2c0;
|
|
|
|
i2c1 = &i2c1;
|
|
|
|
i2c2 = &i2c2;
|
|
|
|
i2c3 = &i2c3;
|
|
|
|
i2c4 = &i2c4;
|
|
|
|
i2c5 = &i2c5;
|
2019-03-05 02:59:58 +07:00
|
|
|
i2c6 = &iic3;
|
2016-09-03 05:08:45 +07:00
|
|
|
spi0 = &qspi;
|
2016-09-06 03:55:57 +07:00
|
|
|
spi1 = &msiof0;
|
|
|
|
spi2 = &msiof1;
|
2016-07-24 02:17:42 +07:00
|
|
|
vin0 = &vin0;
|
|
|
|
vin1 = &vin1;
|
|
|
|
vin2 = &vin2;
|
|
|
|
vin3 = &vin3;
|
|
|
|
vin4 = &vin4;
|
|
|
|
vin5 = &vin5;
|
2016-08-06 04:52:39 +07:00
|
|
|
};
|
2016-07-24 01:49:12 +07:00
|
|
|
|
2017-12-19 04:27:01 +07:00
|
|
|
/* External CAN clock */
|
|
|
|
can_clk: can {
|
|
|
|
compatible = "fixed-clock";
|
|
|
|
#clock-cells = <0>;
|
|
|
|
/* This value must be overridden by the board. */
|
|
|
|
clock-frequency = <0>;
|
|
|
|
};
|
|
|
|
|
2016-06-13 04:06:52 +07:00
|
|
|
cpus {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2016-06-21 05:31:01 +07:00
|
|
|
enable-method = "renesas,apmu";
|
2016-06-13 04:06:52 +07:00
|
|
|
|
|
|
|
cpu0: cpu@0 {
|
|
|
|
device_type = "cpu";
|
|
|
|
compatible = "arm,cortex-a15";
|
|
|
|
reg = <0>;
|
|
|
|
clock-frequency = <1000000000>;
|
2017-08-18 16:11:36 +07:00
|
|
|
clocks = <&cpg CPG_CORE R8A7792_CLK_Z>;
|
2016-06-13 04:06:52 +07:00
|
|
|
power-domains = <&sysc R8A7792_PD_CA15_CPU0>;
|
|
|
|
next-level-cache = <&L2_CA15>;
|
|
|
|
};
|
|
|
|
|
2016-06-21 05:31:01 +07:00
|
|
|
cpu1: cpu@1 {
|
|
|
|
device_type = "cpu";
|
|
|
|
compatible = "arm,cortex-a15";
|
|
|
|
reg = <1>;
|
|
|
|
clock-frequency = <1000000000>;
|
2017-10-12 16:35:13 +07:00
|
|
|
clocks = <&cpg CPG_CORE R8A7792_CLK_Z>;
|
2016-06-21 05:31:01 +07:00
|
|
|
power-domains = <&sysc R8A7792_PD_CA15_CPU1>;
|
|
|
|
next-level-cache = <&L2_CA15>;
|
|
|
|
};
|
|
|
|
|
2017-03-06 23:40:41 +07:00
|
|
|
L2_CA15: cache-controller-0 {
|
2016-06-13 04:06:52 +07:00
|
|
|
compatible = "cache";
|
|
|
|
cache-unified;
|
|
|
|
cache-level = <2>;
|
|
|
|
power-domains = <&sysc R8A7792_PD_CA15_SCU>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2017-12-19 04:27:01 +07:00
|
|
|
/* External root clock */
|
|
|
|
extal_clk: extal {
|
|
|
|
compatible = "fixed-clock";
|
|
|
|
#clock-cells = <0>;
|
|
|
|
/* This value must be overridden by the board. */
|
|
|
|
clock-frequency = <0>;
|
|
|
|
};
|
|
|
|
|
2018-05-07 20:57:03 +07:00
|
|
|
pmu {
|
|
|
|
compatible = "arm,cortex-a15-pmu";
|
|
|
|
interrupts-extended = <&gic GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<&gic GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
interrupt-affinity = <&cpu0>, <&cpu1>;
|
|
|
|
};
|
|
|
|
|
2017-12-19 04:27:01 +07:00
|
|
|
/* External SCIF clock */
|
|
|
|
scif_clk: scif {
|
|
|
|
compatible = "fixed-clock";
|
|
|
|
#clock-cells = <0>;
|
|
|
|
/* This value must be overridden by the board. */
|
|
|
|
clock-frequency = <0>;
|
|
|
|
};
|
|
|
|
|
2016-06-13 04:06:52 +07:00
|
|
|
soc {
|
|
|
|
compatible = "simple-bus";
|
|
|
|
interrupt-parent = <&gic>;
|
|
|
|
|
|
|
|
#address-cells = <2>;
|
|
|
|
#size-cells = <2>;
|
|
|
|
ranges;
|
|
|
|
|
2018-02-08 17:34:08 +07:00
|
|
|
rwdt: watchdog@e6020000 {
|
|
|
|
compatible = "renesas,r8a7792-wdt",
|
|
|
|
"renesas,rcar-gen2-wdt";
|
|
|
|
reg = <0 0xe6020000 0 0x0c>;
|
|
|
|
clocks = <&cpg CPG_MOD 402>;
|
|
|
|
power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 402>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2016-07-06 05:02:20 +07:00
|
|
|
gpio0: gpio@e6050000 {
|
|
|
|
compatible = "renesas,gpio-r8a7792",
|
2017-10-13 19:33:07 +07:00
|
|
|
"renesas,rcar-gen2-gpio";
|
2016-07-06 05:02:20 +07:00
|
|
|
reg = <0 0xe6050000 0 0x50>;
|
|
|
|
interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
gpio-controller;
|
|
|
|
gpio-ranges = <&pfc 0 0 29>;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
interrupt-controller;
|
2017-08-18 16:11:36 +07:00
|
|
|
clocks = <&cpg CPG_MOD 912>;
|
2016-07-06 05:02:20 +07:00
|
|
|
power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
|
2017-09-11 20:09:57 +07:00
|
|
|
resets = <&cpg 912>;
|
2016-07-06 05:02:20 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
gpio1: gpio@e6051000 {
|
|
|
|
compatible = "renesas,gpio-r8a7792",
|
2017-10-13 19:33:07 +07:00
|
|
|
"renesas,rcar-gen2-gpio";
|
2016-07-06 05:02:20 +07:00
|
|
|
reg = <0 0xe6051000 0 0x50>;
|
|
|
|
interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
gpio-controller;
|
|
|
|
gpio-ranges = <&pfc 0 32 23>;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
interrupt-controller;
|
2017-08-18 16:11:36 +07:00
|
|
|
clocks = <&cpg CPG_MOD 911>;
|
2016-07-06 05:02:20 +07:00
|
|
|
power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
|
2017-09-11 20:09:57 +07:00
|
|
|
resets = <&cpg 911>;
|
2016-07-06 05:02:20 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
gpio2: gpio@e6052000 {
|
|
|
|
compatible = "renesas,gpio-r8a7792",
|
2017-10-13 19:33:07 +07:00
|
|
|
"renesas,rcar-gen2-gpio";
|
2016-07-06 05:02:20 +07:00
|
|
|
reg = <0 0xe6052000 0 0x50>;
|
|
|
|
interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
gpio-controller;
|
|
|
|
gpio-ranges = <&pfc 0 64 32>;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
interrupt-controller;
|
2017-08-18 16:11:36 +07:00
|
|
|
clocks = <&cpg CPG_MOD 910>;
|
2016-07-06 05:02:20 +07:00
|
|
|
power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
|
2017-09-11 20:09:57 +07:00
|
|
|
resets = <&cpg 910>;
|
2016-07-06 05:02:20 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
gpio3: gpio@e6053000 {
|
|
|
|
compatible = "renesas,gpio-r8a7792",
|
2017-10-13 19:33:07 +07:00
|
|
|
"renesas,rcar-gen2-gpio";
|
2016-07-06 05:02:20 +07:00
|
|
|
reg = <0 0xe6053000 0 0x50>;
|
|
|
|
interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
gpio-controller;
|
|
|
|
gpio-ranges = <&pfc 0 96 28>;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
interrupt-controller;
|
2017-08-18 16:11:36 +07:00
|
|
|
clocks = <&cpg CPG_MOD 909>;
|
2016-07-06 05:02:20 +07:00
|
|
|
power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
|
2017-09-11 20:09:57 +07:00
|
|
|
resets = <&cpg 909>;
|
2016-07-06 05:02:20 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
gpio4: gpio@e6054000 {
|
|
|
|
compatible = "renesas,gpio-r8a7792",
|
2017-10-13 19:33:07 +07:00
|
|
|
"renesas,rcar-gen2-gpio";
|
2016-07-06 05:02:20 +07:00
|
|
|
reg = <0 0xe6054000 0 0x50>;
|
|
|
|
interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
gpio-controller;
|
|
|
|
gpio-ranges = <&pfc 0 128 17>;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
interrupt-controller;
|
2017-08-18 16:11:36 +07:00
|
|
|
clocks = <&cpg CPG_MOD 908>;
|
2016-07-06 05:02:20 +07:00
|
|
|
power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
|
2017-09-11 20:09:57 +07:00
|
|
|
resets = <&cpg 908>;
|
2016-07-06 05:02:20 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
gpio5: gpio@e6055000 {
|
|
|
|
compatible = "renesas,gpio-r8a7792",
|
2017-10-13 19:33:07 +07:00
|
|
|
"renesas,rcar-gen2-gpio";
|
2016-07-06 05:02:20 +07:00
|
|
|
reg = <0 0xe6055000 0 0x50>;
|
|
|
|
interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
gpio-controller;
|
|
|
|
gpio-ranges = <&pfc 0 160 17>;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
interrupt-controller;
|
2017-08-18 16:11:36 +07:00
|
|
|
clocks = <&cpg CPG_MOD 907>;
|
2016-07-06 05:02:20 +07:00
|
|
|
power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
|
2017-09-11 20:09:57 +07:00
|
|
|
resets = <&cpg 907>;
|
2016-07-06 05:02:20 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
gpio6: gpio@e6055100 {
|
|
|
|
compatible = "renesas,gpio-r8a7792",
|
2017-10-13 19:33:07 +07:00
|
|
|
"renesas,rcar-gen2-gpio";
|
2016-07-06 05:02:20 +07:00
|
|
|
reg = <0 0xe6055100 0 0x50>;
|
|
|
|
interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
gpio-controller;
|
|
|
|
gpio-ranges = <&pfc 0 192 17>;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
interrupt-controller;
|
2017-08-18 16:11:36 +07:00
|
|
|
clocks = <&cpg CPG_MOD 905>;
|
2016-07-06 05:02:20 +07:00
|
|
|
power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
|
2017-09-11 20:09:57 +07:00
|
|
|
resets = <&cpg 905>;
|
2016-07-06 05:02:20 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
gpio7: gpio@e6055200 {
|
|
|
|
compatible = "renesas,gpio-r8a7792",
|
2017-10-13 19:33:07 +07:00
|
|
|
"renesas,rcar-gen2-gpio";
|
2016-07-06 05:02:20 +07:00
|
|
|
reg = <0 0xe6055200 0 0x50>;
|
|
|
|
interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
gpio-controller;
|
|
|
|
gpio-ranges = <&pfc 0 224 17>;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
interrupt-controller;
|
2017-08-18 16:11:36 +07:00
|
|
|
clocks = <&cpg CPG_MOD 904>;
|
2016-07-06 05:02:20 +07:00
|
|
|
power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
|
2017-09-11 20:09:57 +07:00
|
|
|
resets = <&cpg 904>;
|
2016-07-06 05:02:20 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
gpio8: gpio@e6055300 {
|
|
|
|
compatible = "renesas,gpio-r8a7792",
|
2017-10-13 19:33:07 +07:00
|
|
|
"renesas,rcar-gen2-gpio";
|
2016-07-06 05:02:20 +07:00
|
|
|
reg = <0 0xe6055300 0 0x50>;
|
|
|
|
interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
gpio-controller;
|
|
|
|
gpio-ranges = <&pfc 0 256 17>;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
interrupt-controller;
|
2017-08-18 16:11:36 +07:00
|
|
|
clocks = <&cpg CPG_MOD 921>;
|
2016-07-06 05:02:20 +07:00
|
|
|
power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
|
2017-09-11 20:09:57 +07:00
|
|
|
resets = <&cpg 921>;
|
2016-07-06 05:02:20 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
gpio9: gpio@e6055400 {
|
|
|
|
compatible = "renesas,gpio-r8a7792",
|
2017-10-13 19:33:07 +07:00
|
|
|
"renesas,rcar-gen2-gpio";
|
2016-07-06 05:02:20 +07:00
|
|
|
reg = <0 0xe6055400 0 0x50>;
|
|
|
|
interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
gpio-controller;
|
|
|
|
gpio-ranges = <&pfc 0 288 17>;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
interrupt-controller;
|
2017-08-18 16:11:36 +07:00
|
|
|
clocks = <&cpg CPG_MOD 919>;
|
2016-07-06 05:02:20 +07:00
|
|
|
power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
|
2017-09-11 20:09:57 +07:00
|
|
|
resets = <&cpg 919>;
|
2016-07-06 05:02:20 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
gpio10: gpio@e6055500 {
|
|
|
|
compatible = "renesas,gpio-r8a7792",
|
2017-10-13 19:33:07 +07:00
|
|
|
"renesas,rcar-gen2-gpio";
|
2016-07-06 05:02:20 +07:00
|
|
|
reg = <0 0xe6055500 0 0x50>;
|
|
|
|
interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
gpio-controller;
|
|
|
|
gpio-ranges = <&pfc 0 320 32>;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
interrupt-controller;
|
2017-08-18 16:11:36 +07:00
|
|
|
clocks = <&cpg CPG_MOD 914>;
|
2016-07-06 05:02:20 +07:00
|
|
|
power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
|
2017-09-11 20:09:57 +07:00
|
|
|
resets = <&cpg 914>;
|
2016-07-06 05:02:20 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
gpio11: gpio@e6055600 {
|
|
|
|
compatible = "renesas,gpio-r8a7792",
|
2017-10-13 19:33:07 +07:00
|
|
|
"renesas,rcar-gen2-gpio";
|
2016-07-06 05:02:20 +07:00
|
|
|
reg = <0 0xe6055600 0 0x50>;
|
|
|
|
interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
gpio-controller;
|
|
|
|
gpio-ranges = <&pfc 0 352 30>;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
interrupt-controller;
|
2017-08-18 16:11:36 +07:00
|
|
|
clocks = <&cpg CPG_MOD 913>;
|
2016-07-06 05:02:20 +07:00
|
|
|
power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
|
2017-09-11 20:09:57 +07:00
|
|
|
resets = <&cpg 913>;
|
2016-07-06 05:02:20 +07:00
|
|
|
};
|
|
|
|
|
2018-01-17 23:17:09 +07:00
|
|
|
pfc: pin-controller@e6060000 {
|
|
|
|
compatible = "renesas,pfc-r8a7792";
|
|
|
|
reg = <0 0xe6060000 0 0x144>;
|
|
|
|
};
|
|
|
|
|
|
|
|
cpg: clock-controller@e6150000 {
|
|
|
|
compatible = "renesas,r8a7792-cpg-mssr";
|
|
|
|
reg = <0 0xe6150000 0 0x1000>;
|
|
|
|
clocks = <&extal_clk>;
|
|
|
|
clock-names = "extal";
|
|
|
|
#clock-cells = <2>;
|
|
|
|
#power-domain-cells = <0>;
|
|
|
|
#reset-cells = <1>;
|
|
|
|
};
|
|
|
|
|
|
|
|
apmu@e6152000 {
|
|
|
|
compatible = "renesas,r8a7792-apmu", "renesas,apmu";
|
|
|
|
reg = <0 0xe6152000 0 0x188>;
|
|
|
|
cpus = <&cpu0 &cpu1>;
|
|
|
|
};
|
|
|
|
|
|
|
|
rst: reset-controller@e6160000 {
|
|
|
|
compatible = "renesas,r8a7792-rst";
|
|
|
|
reg = <0 0xe6160000 0 0x0100>;
|
|
|
|
};
|
|
|
|
|
|
|
|
sysc: system-controller@e6180000 {
|
|
|
|
compatible = "renesas,r8a7792-sysc";
|
|
|
|
reg = <0 0xe6180000 0 0x0200>;
|
|
|
|
#power-domain-cells = <1>;
|
|
|
|
};
|
|
|
|
|
|
|
|
irqc: interrupt-controller@e61c0000 {
|
|
|
|
compatible = "renesas,irqc-r8a7792", "renesas,irqc";
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
interrupt-controller;
|
|
|
|
reg = <0 0xe61c0000 0 0x200>;
|
|
|
|
interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cpg CPG_MOD 407>;
|
|
|
|
power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 407>;
|
|
|
|
};
|
|
|
|
|
|
|
|
icram0: sram@e63a0000 {
|
|
|
|
compatible = "mmio-sram";
|
|
|
|
reg = <0 0xe63a0000 0 0x12000>;
|
|
|
|
};
|
|
|
|
|
|
|
|
icram1: sram@e63c0000 {
|
|
|
|
compatible = "mmio-sram";
|
|
|
|
reg = <0 0xe63c0000 0 0x1000>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
ranges = <0 0 0xe63c0000 0x1000>;
|
|
|
|
|
|
|
|
smp-sram@0 {
|
|
|
|
compatible = "renesas,smp-sram";
|
2018-02-13 00:44:15 +07:00
|
|
|
reg = <0 0x100>;
|
2018-01-17 23:17:09 +07:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
/* I2C doesn't need pinmux */
|
|
|
|
i2c0: i2c@e6508000 {
|
|
|
|
compatible = "renesas,i2c-r8a7792",
|
|
|
|
"renesas,rcar-gen2-i2c";
|
|
|
|
reg = <0 0xe6508000 0 0x40>;
|
|
|
|
interrupts = <GIC_SPI 287 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cpg CPG_MOD 931>;
|
|
|
|
power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 931>;
|
|
|
|
i2c-scl-internal-delay-ns = <6>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
i2c1: i2c@e6518000 {
|
|
|
|
compatible = "renesas,i2c-r8a7792",
|
|
|
|
"renesas,rcar-gen2-i2c";
|
|
|
|
reg = <0 0xe6518000 0 0x40>;
|
|
|
|
interrupts = <GIC_SPI 288 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cpg CPG_MOD 930>;
|
|
|
|
power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 930>;
|
|
|
|
i2c-scl-internal-delay-ns = <6>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
i2c2: i2c@e6530000 {
|
|
|
|
compatible = "renesas,i2c-r8a7792",
|
|
|
|
"renesas,rcar-gen2-i2c";
|
|
|
|
reg = <0 0xe6530000 0 0x40>;
|
|
|
|
interrupts = <GIC_SPI 286 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cpg CPG_MOD 929>;
|
|
|
|
power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 929>;
|
|
|
|
i2c-scl-internal-delay-ns = <6>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
i2c3: i2c@e6540000 {
|
|
|
|
compatible = "renesas,i2c-r8a7792",
|
|
|
|
"renesas,rcar-gen2-i2c";
|
|
|
|
reg = <0 0xe6540000 0 0x40>;
|
|
|
|
interrupts = <GIC_SPI 290 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cpg CPG_MOD 928>;
|
|
|
|
power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 928>;
|
|
|
|
i2c-scl-internal-delay-ns = <6>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
i2c4: i2c@e6520000 {
|
|
|
|
compatible = "renesas,i2c-r8a7792",
|
|
|
|
"renesas,rcar-gen2-i2c";
|
|
|
|
reg = <0 0xe6520000 0 0x40>;
|
|
|
|
interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cpg CPG_MOD 927>;
|
|
|
|
power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 927>;
|
|
|
|
i2c-scl-internal-delay-ns = <6>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
i2c5: i2c@e6528000 {
|
|
|
|
compatible = "renesas,i2c-r8a7792",
|
|
|
|
"renesas,rcar-gen2-i2c";
|
|
|
|
reg = <0 0xe6528000 0 0x40>;
|
|
|
|
interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cpg CPG_MOD 925>;
|
|
|
|
power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 925>;
|
|
|
|
i2c-scl-internal-delay-ns = <110>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2019-03-05 02:59:58 +07:00
|
|
|
iic3: i2c@e60b0000 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
compatible = "renesas,iic-r8a7792",
|
|
|
|
"renesas,rcar-gen2-iic",
|
|
|
|
"renesas,rmobile-iic";
|
|
|
|
reg = <0 0xe60b0000 0 0x425>;
|
|
|
|
interrupts = <GIC_SPI 173 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cpg CPG_MOD 926>;
|
|
|
|
dmas = <&dmac0 0x77>, <&dmac0 0x78>,
|
|
|
|
<&dmac1 0x77>, <&dmac1 0x78>;
|
|
|
|
dma-names = "tx", "rx", "tx", "rx";
|
|
|
|
power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 926>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2016-06-13 04:08:18 +07:00
|
|
|
dmac0: dma-controller@e6700000 {
|
|
|
|
compatible = "renesas,dmac-r8a7792",
|
|
|
|
"renesas,rcar-dmac";
|
|
|
|
reg = <0 0xe6700000 0 0x20000>;
|
|
|
|
interrupts = <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH
|
|
|
|
GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH
|
|
|
|
GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH
|
|
|
|
GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH
|
|
|
|
GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH
|
|
|
|
GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH
|
|
|
|
GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH
|
|
|
|
GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH
|
|
|
|
GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH
|
|
|
|
GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH
|
|
|
|
GIC_SPI 209 IRQ_TYPE_LEVEL_HIGH
|
|
|
|
GIC_SPI 210 IRQ_TYPE_LEVEL_HIGH
|
|
|
|
GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH
|
|
|
|
GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH
|
|
|
|
GIC_SPI 213 IRQ_TYPE_LEVEL_HIGH
|
|
|
|
GIC_SPI 214 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
interrupt-names = "error",
|
|
|
|
"ch0", "ch1", "ch2", "ch3",
|
|
|
|
"ch4", "ch5", "ch6", "ch7",
|
|
|
|
"ch8", "ch9", "ch10", "ch11",
|
|
|
|
"ch12", "ch13", "ch14";
|
2017-08-18 16:11:36 +07:00
|
|
|
clocks = <&cpg CPG_MOD 219>;
|
2016-06-13 04:08:18 +07:00
|
|
|
clock-names = "fck";
|
|
|
|
power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
|
2017-09-11 20:09:57 +07:00
|
|
|
resets = <&cpg 219>;
|
2016-06-13 04:08:18 +07:00
|
|
|
#dma-cells = <1>;
|
|
|
|
dma-channels = <15>;
|
|
|
|
};
|
|
|
|
|
|
|
|
dmac1: dma-controller@e6720000 {
|
|
|
|
compatible = "renesas,dmac-r8a7792",
|
|
|
|
"renesas,rcar-dmac";
|
|
|
|
reg = <0 0xe6720000 0 0x20000>;
|
|
|
|
interrupts = <GIC_SPI 220 IRQ_TYPE_LEVEL_HIGH
|
|
|
|
GIC_SPI 216 IRQ_TYPE_LEVEL_HIGH
|
|
|
|
GIC_SPI 217 IRQ_TYPE_LEVEL_HIGH
|
|
|
|
GIC_SPI 218 IRQ_TYPE_LEVEL_HIGH
|
|
|
|
GIC_SPI 219 IRQ_TYPE_LEVEL_HIGH
|
|
|
|
GIC_SPI 308 IRQ_TYPE_LEVEL_HIGH
|
|
|
|
GIC_SPI 309 IRQ_TYPE_LEVEL_HIGH
|
|
|
|
GIC_SPI 310 IRQ_TYPE_LEVEL_HIGH
|
|
|
|
GIC_SPI 311 IRQ_TYPE_LEVEL_HIGH
|
|
|
|
GIC_SPI 312 IRQ_TYPE_LEVEL_HIGH
|
|
|
|
GIC_SPI 313 IRQ_TYPE_LEVEL_HIGH
|
|
|
|
GIC_SPI 314 IRQ_TYPE_LEVEL_HIGH
|
|
|
|
GIC_SPI 315 IRQ_TYPE_LEVEL_HIGH
|
|
|
|
GIC_SPI 316 IRQ_TYPE_LEVEL_HIGH
|
|
|
|
GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH
|
|
|
|
GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
interrupt-names = "error",
|
|
|
|
"ch0", "ch1", "ch2", "ch3",
|
|
|
|
"ch4", "ch5", "ch6", "ch7",
|
|
|
|
"ch8", "ch9", "ch10", "ch11",
|
|
|
|
"ch12", "ch13", "ch14";
|
2017-08-18 16:11:36 +07:00
|
|
|
clocks = <&cpg CPG_MOD 218>;
|
2016-06-13 04:08:18 +07:00
|
|
|
clock-names = "fck";
|
|
|
|
power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
|
2017-09-11 20:09:57 +07:00
|
|
|
resets = <&cpg 218>;
|
2016-06-13 04:08:18 +07:00
|
|
|
#dma-cells = <1>;
|
|
|
|
dma-channels = <15>;
|
|
|
|
};
|
|
|
|
|
2018-01-17 23:17:09 +07:00
|
|
|
avb: ethernet@e6800000 {
|
|
|
|
compatible = "renesas,etheravb-r8a7792",
|
|
|
|
"renesas,etheravb-rcar-gen2";
|
|
|
|
reg = <0 0xe6800000 0 0x800>, <0 0xee0e8000 0 0x4000>;
|
|
|
|
interrupts = <GIC_SPI 163 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cpg CPG_MOD 812>;
|
|
|
|
power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 812>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
qspi: spi@e6b10000 {
|
|
|
|
compatible = "renesas,qspi-r8a7792", "renesas,qspi";
|
|
|
|
reg = <0 0xe6b10000 0 0x2c>;
|
|
|
|
interrupts = <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cpg CPG_MOD 917>;
|
|
|
|
dmas = <&dmac0 0x17>, <&dmac0 0x18>,
|
|
|
|
<&dmac1 0x17>, <&dmac1 0x18>;
|
|
|
|
dma-names = "tx", "rx", "tx", "rx";
|
|
|
|
power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 917>;
|
|
|
|
num-cs = <1>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2016-06-13 04:09:42 +07:00
|
|
|
scif0: serial@e6e60000 {
|
|
|
|
compatible = "renesas,scif-r8a7792",
|
|
|
|
"renesas,rcar-gen2-scif", "renesas,scif";
|
|
|
|
reg = <0 0xe6e60000 0 64>;
|
|
|
|
interrupts = <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>;
|
2017-08-18 16:11:36 +07:00
|
|
|
clocks = <&cpg CPG_MOD 721>,
|
|
|
|
<&cpg CPG_CORE R8A7792_CLK_ZS>, <&scif_clk>;
|
2016-06-13 04:09:42 +07:00
|
|
|
clock-names = "fck", "brg_int", "scif_clk";
|
|
|
|
dmas = <&dmac0 0x29>, <&dmac0 0x2a>,
|
|
|
|
<&dmac1 0x29>, <&dmac1 0x2a>;
|
|
|
|
dma-names = "tx", "rx", "tx", "rx";
|
|
|
|
power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
|
2017-09-11 20:09:57 +07:00
|
|
|
resets = <&cpg 721>;
|
2016-06-13 04:09:42 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
scif1: serial@e6e68000 {
|
|
|
|
compatible = "renesas,scif-r8a7792",
|
|
|
|
"renesas,rcar-gen2-scif", "renesas,scif";
|
|
|
|
reg = <0 0xe6e68000 0 64>;
|
|
|
|
interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>;
|
2017-08-18 16:11:36 +07:00
|
|
|
clocks = <&cpg CPG_MOD 720>,
|
|
|
|
<&cpg CPG_CORE R8A7792_CLK_ZS>, <&scif_clk>;
|
2016-06-13 04:09:42 +07:00
|
|
|
clock-names = "fck", "brg_int", "scif_clk";
|
|
|
|
dmas = <&dmac0 0x2d>, <&dmac0 0x2e>,
|
|
|
|
<&dmac1 0x2d>, <&dmac1 0x2e>;
|
|
|
|
dma-names = "tx", "rx", "tx", "rx";
|
|
|
|
power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
|
2017-09-11 20:09:57 +07:00
|
|
|
resets = <&cpg 720>;
|
2016-06-13 04:09:42 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
scif2: serial@e6e58000 {
|
|
|
|
compatible = "renesas,scif-r8a7792",
|
|
|
|
"renesas,rcar-gen2-scif", "renesas,scif";
|
|
|
|
reg = <0 0xe6e58000 0 64>;
|
|
|
|
interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
|
2017-08-18 16:11:36 +07:00
|
|
|
clocks = <&cpg CPG_MOD 719>,
|
|
|
|
<&cpg CPG_CORE R8A7792_CLK_ZS>, <&scif_clk>;
|
2016-06-13 04:09:42 +07:00
|
|
|
clock-names = "fck", "brg_int", "scif_clk";
|
|
|
|
dmas = <&dmac0 0x2b>, <&dmac0 0x2c>,
|
|
|
|
<&dmac1 0x2b>, <&dmac1 0x2c>;
|
|
|
|
dma-names = "tx", "rx", "tx", "rx";
|
|
|
|
power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
|
2017-09-11 20:09:57 +07:00
|
|
|
resets = <&cpg 719>;
|
2016-06-13 04:09:42 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
scif3: serial@e6ea8000 {
|
|
|
|
compatible = "renesas,scif-r8a7792",
|
|
|
|
"renesas,rcar-gen2-scif", "renesas,scif";
|
|
|
|
reg = <0 0xe6ea8000 0 64>;
|
|
|
|
interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
|
2017-08-18 16:11:36 +07:00
|
|
|
clocks = <&cpg CPG_MOD 718>,
|
|
|
|
<&cpg CPG_CORE R8A7792_CLK_ZS>, <&scif_clk>;
|
2016-06-13 04:09:42 +07:00
|
|
|
clock-names = "fck", "brg_int", "scif_clk";
|
|
|
|
dmas = <&dmac0 0x2f>, <&dmac0 0x30>,
|
|
|
|
<&dmac1 0x2f>, <&dmac1 0x30>;
|
|
|
|
dma-names = "tx", "rx", "tx", "rx";
|
|
|
|
power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
|
2017-09-11 20:09:57 +07:00
|
|
|
resets = <&cpg 718>;
|
2016-06-13 04:09:42 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
hscif0: serial@e62c0000 {
|
|
|
|
compatible = "renesas,hscif-r8a7792",
|
|
|
|
"renesas,rcar-gen2-hscif", "renesas,hscif";
|
|
|
|
reg = <0 0xe62c0000 0 96>;
|
|
|
|
interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>;
|
2017-08-18 16:11:36 +07:00
|
|
|
clocks = <&cpg CPG_MOD 717>,
|
|
|
|
<&cpg CPG_CORE R8A7792_CLK_ZS>, <&scif_clk>;
|
2016-06-13 04:09:42 +07:00
|
|
|
clock-names = "fck", "brg_int", "scif_clk";
|
|
|
|
dmas = <&dmac0 0x39>, <&dmac0 0x3a>,
|
|
|
|
<&dmac1 0x39>, <&dmac1 0x3a>;
|
|
|
|
dma-names = "tx", "rx", "tx", "rx";
|
|
|
|
power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
|
2017-09-11 20:09:57 +07:00
|
|
|
resets = <&cpg 717>;
|
2016-06-13 04:09:42 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
hscif1: serial@e62c8000 {
|
|
|
|
compatible = "renesas,hscif-r8a7792",
|
|
|
|
"renesas,rcar-gen2-hscif", "renesas,hscif";
|
|
|
|
reg = <0 0xe62c8000 0 96>;
|
|
|
|
interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>;
|
2017-08-18 16:11:36 +07:00
|
|
|
clocks = <&cpg CPG_MOD 716>,
|
|
|
|
<&cpg CPG_CORE R8A7792_CLK_ZS>, <&scif_clk>;
|
2016-06-13 04:09:42 +07:00
|
|
|
clock-names = "fck", "brg_int", "scif_clk";
|
|
|
|
dmas = <&dmac0 0x4d>, <&dmac0 0x4e>,
|
|
|
|
<&dmac1 0x4d>, <&dmac1 0x4e>;
|
|
|
|
dma-names = "tx", "rx", "tx", "rx";
|
|
|
|
power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
|
2017-09-11 20:09:57 +07:00
|
|
|
resets = <&cpg 716>;
|
2016-06-13 04:09:42 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2016-09-06 03:55:57 +07:00
|
|
|
msiof0: spi@e6e20000 {
|
2016-12-20 17:32:38 +07:00
|
|
|
compatible = "renesas,msiof-r8a7792",
|
|
|
|
"renesas,rcar-gen2-msiof";
|
2016-09-06 03:55:57 +07:00
|
|
|
reg = <0 0xe6e20000 0 0x0064>;
|
|
|
|
interrupts = <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>;
|
2017-08-18 16:11:36 +07:00
|
|
|
clocks = <&cpg CPG_MOD 000>;
|
2016-09-06 03:55:57 +07:00
|
|
|
dmas = <&dmac0 0x51>, <&dmac0 0x52>,
|
|
|
|
<&dmac1 0x51>, <&dmac1 0x52>;
|
|
|
|
dma-names = "tx", "rx", "tx", "rx";
|
|
|
|
power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
|
2017-09-11 20:09:57 +07:00
|
|
|
resets = <&cpg 000>;
|
2016-09-06 03:55:57 +07:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
msiof1: spi@e6e10000 {
|
2016-12-20 17:32:38 +07:00
|
|
|
compatible = "renesas,msiof-r8a7792",
|
|
|
|
"renesas,rcar-gen2-msiof";
|
2016-09-06 03:55:57 +07:00
|
|
|
reg = <0 0xe6e10000 0 0x0064>;
|
|
|
|
interrupts = <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>;
|
2017-08-18 16:11:36 +07:00
|
|
|
clocks = <&cpg CPG_MOD 208>;
|
2016-09-06 03:55:57 +07:00
|
|
|
dmas = <&dmac0 0x55>, <&dmac0 0x56>,
|
|
|
|
<&dmac1 0x55>, <&dmac1 0x56>;
|
|
|
|
dma-names = "tx", "rx", "tx", "rx";
|
|
|
|
power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
|
2017-09-11 20:09:57 +07:00
|
|
|
resets = <&cpg 208>;
|
2016-09-06 03:55:57 +07:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2016-07-15 03:20:35 +07:00
|
|
|
can0: can@e6e80000 {
|
|
|
|
compatible = "renesas,can-r8a7792",
|
|
|
|
"renesas,rcar-gen2-can";
|
|
|
|
reg = <0 0xe6e80000 0 0x1000>;
|
|
|
|
interrupts = <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>;
|
2017-08-18 16:11:36 +07:00
|
|
|
clocks = <&cpg CPG_MOD 916>,
|
|
|
|
<&cpg CPG_CORE R8A7792_CLK_RCAN>, <&can_clk>;
|
2016-07-15 03:20:35 +07:00
|
|
|
clock-names = "clkp1", "clkp2", "can_clk";
|
|
|
|
power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
|
2017-09-11 20:09:57 +07:00
|
|
|
resets = <&cpg 916>;
|
2016-07-15 03:20:35 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
can1: can@e6e88000 {
|
|
|
|
compatible = "renesas,can-r8a7792",
|
|
|
|
"renesas,rcar-gen2-can";
|
|
|
|
reg = <0 0xe6e88000 0 0x1000>;
|
|
|
|
interrupts = <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>;
|
2017-08-18 16:11:36 +07:00
|
|
|
clocks = <&cpg CPG_MOD 915>,
|
|
|
|
<&cpg CPG_CORE R8A7792_CLK_RCAN>, <&can_clk>;
|
2016-07-15 03:20:35 +07:00
|
|
|
clock-names = "clkp1", "clkp2", "can_clk";
|
|
|
|
power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
|
2017-09-11 20:09:57 +07:00
|
|
|
resets = <&cpg 915>;
|
2016-07-15 03:20:35 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2016-07-24 02:17:42 +07:00
|
|
|
vin0: video@e6ef0000 {
|
|
|
|
compatible = "renesas,vin-r8a7792",
|
|
|
|
"renesas,rcar-gen2-vin";
|
|
|
|
reg = <0 0xe6ef0000 0 0x1000>;
|
|
|
|
interrupts = <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>;
|
2017-08-18 16:11:36 +07:00
|
|
|
clocks = <&cpg CPG_MOD 811>;
|
2016-07-24 02:17:42 +07:00
|
|
|
power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
|
2017-09-11 20:09:57 +07:00
|
|
|
resets = <&cpg 811>;
|
2016-07-24 02:17:42 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
vin1: video@e6ef1000 {
|
|
|
|
compatible = "renesas,vin-r8a7792",
|
|
|
|
"renesas,rcar-gen2-vin";
|
|
|
|
reg = <0 0xe6ef1000 0 0x1000>;
|
|
|
|
interrupts = <GIC_SPI 189 IRQ_TYPE_LEVEL_HIGH>;
|
2017-08-18 16:11:36 +07:00
|
|
|
clocks = <&cpg CPG_MOD 810>;
|
2016-07-24 02:17:42 +07:00
|
|
|
power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
|
2017-09-11 20:09:57 +07:00
|
|
|
resets = <&cpg 810>;
|
2016-07-24 02:17:42 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
vin2: video@e6ef2000 {
|
|
|
|
compatible = "renesas,vin-r8a7792",
|
|
|
|
"renesas,rcar-gen2-vin";
|
|
|
|
reg = <0 0xe6ef2000 0 0x1000>;
|
|
|
|
interrupts = <GIC_SPI 190 IRQ_TYPE_LEVEL_HIGH>;
|
2017-08-18 16:11:36 +07:00
|
|
|
clocks = <&cpg CPG_MOD 809>;
|
2016-07-24 02:17:42 +07:00
|
|
|
power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
|
2017-09-11 20:09:57 +07:00
|
|
|
resets = <&cpg 809>;
|
2016-07-24 02:17:42 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
vin3: video@e6ef3000 {
|
|
|
|
compatible = "renesas,vin-r8a7792",
|
|
|
|
"renesas,rcar-gen2-vin";
|
|
|
|
reg = <0 0xe6ef3000 0 0x1000>;
|
|
|
|
interrupts = <GIC_SPI 191 IRQ_TYPE_LEVEL_HIGH>;
|
2017-08-18 16:11:36 +07:00
|
|
|
clocks = <&cpg CPG_MOD 808>;
|
2016-07-24 02:17:42 +07:00
|
|
|
power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
|
2017-09-11 20:09:57 +07:00
|
|
|
resets = <&cpg 808>;
|
2016-07-24 02:17:42 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
vin4: video@e6ef4000 {
|
|
|
|
compatible = "renesas,vin-r8a7792",
|
|
|
|
"renesas,rcar-gen2-vin";
|
|
|
|
reg = <0 0xe6ef4000 0 0x1000>;
|
|
|
|
interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>;
|
2017-08-18 16:11:36 +07:00
|
|
|
clocks = <&cpg CPG_MOD 805>;
|
2016-07-24 02:17:42 +07:00
|
|
|
power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
|
2017-09-11 20:09:57 +07:00
|
|
|
resets = <&cpg 805>;
|
2016-07-24 02:17:42 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
vin5: video@e6ef5000 {
|
|
|
|
compatible = "renesas,vin-r8a7792",
|
|
|
|
"renesas,rcar-gen2-vin";
|
|
|
|
reg = <0 0xe6ef5000 0 0x1000>;
|
|
|
|
interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>;
|
2017-08-18 16:11:36 +07:00
|
|
|
clocks = <&cpg CPG_MOD 804>;
|
2016-07-24 02:17:42 +07:00
|
|
|
power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
|
2017-09-11 20:09:57 +07:00
|
|
|
resets = <&cpg 804>;
|
2016-07-24 02:17:42 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2018-01-17 23:17:09 +07:00
|
|
|
sdhi0: sd@ee100000 {
|
|
|
|
compatible = "renesas,sdhi-r8a7792",
|
|
|
|
"renesas,rcar-gen2-sdhi";
|
|
|
|
reg = <0 0xee100000 0 0x328>;
|
|
|
|
interrupts = <0 165 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
dmas = <&dmac0 0xcd>, <&dmac0 0xce>,
|
|
|
|
<&dmac1 0xcd>, <&dmac1 0xce>;
|
|
|
|
dma-names = "tx", "rx", "tx", "rx";
|
|
|
|
clocks = <&cpg CPG_MOD 314>;
|
|
|
|
power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 314>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
gic: interrupt-controller@f1001000 {
|
|
|
|
compatible = "arm,gic-400";
|
|
|
|
#interrupt-cells = <3>;
|
|
|
|
interrupt-controller;
|
|
|
|
reg = <0 0xf1001000 0 0x1000>,
|
|
|
|
<0 0xf1002000 0 0x2000>,
|
|
|
|
<0 0xf1004000 0 0x2000>,
|
|
|
|
<0 0xf1006000 0 0x2000>;
|
|
|
|
interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(2) |
|
|
|
|
IRQ_TYPE_LEVEL_HIGH)>;
|
|
|
|
clocks = <&cpg CPG_MOD 408>;
|
|
|
|
clock-names = "clk";
|
|
|
|
power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 408>;
|
|
|
|
};
|
|
|
|
|
2017-10-04 19:36:48 +07:00
|
|
|
vsp@fe928000 {
|
2016-08-20 05:19:48 +07:00
|
|
|
compatible = "renesas,vsp1";
|
|
|
|
reg = <0 0xfe928000 0 0x8000>;
|
|
|
|
interrupts = <GIC_SPI 267 IRQ_TYPE_LEVEL_HIGH>;
|
2017-08-18 16:11:36 +07:00
|
|
|
clocks = <&cpg CPG_MOD 131>;
|
2016-08-20 05:19:48 +07:00
|
|
|
power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
|
2017-09-11 20:09:57 +07:00
|
|
|
resets = <&cpg 131>;
|
2016-08-20 05:19:48 +07:00
|
|
|
};
|
|
|
|
|
2017-10-04 19:36:48 +07:00
|
|
|
vsp@fe930000 {
|
2016-08-20 05:19:48 +07:00
|
|
|
compatible = "renesas,vsp1";
|
|
|
|
reg = <0 0xfe930000 0 0x8000>;
|
|
|
|
interrupts = <GIC_SPI 246 IRQ_TYPE_LEVEL_HIGH>;
|
2017-08-18 16:11:36 +07:00
|
|
|
clocks = <&cpg CPG_MOD 128>;
|
2016-08-20 05:19:48 +07:00
|
|
|
power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
|
2017-09-11 20:09:57 +07:00
|
|
|
resets = <&cpg 128>;
|
2016-08-20 05:19:48 +07:00
|
|
|
};
|
|
|
|
|
2017-10-04 19:36:48 +07:00
|
|
|
vsp@fe938000 {
|
2016-08-20 05:19:48 +07:00
|
|
|
compatible = "renesas,vsp1";
|
|
|
|
reg = <0 0xfe938000 0 0x8000>;
|
|
|
|
interrupts = <GIC_SPI 247 IRQ_TYPE_LEVEL_HIGH>;
|
2017-08-18 16:11:36 +07:00
|
|
|
clocks = <&cpg CPG_MOD 127>;
|
2016-08-20 05:19:48 +07:00
|
|
|
power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
|
2017-09-11 20:09:57 +07:00
|
|
|
resets = <&cpg 127>;
|
2016-08-20 05:19:48 +07:00
|
|
|
};
|
|
|
|
|
2018-01-17 23:17:09 +07:00
|
|
|
jpu: jpeg-codec@fe980000 {
|
|
|
|
compatible = "renesas,jpu-r8a7792",
|
|
|
|
"renesas,rcar-gen2-jpu";
|
|
|
|
reg = <0 0xfe980000 0 0x10300>;
|
|
|
|
interrupts = <GIC_SPI 272 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cpg CPG_MOD 106>;
|
|
|
|
power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 106>;
|
|
|
|
};
|
|
|
|
|
|
|
|
du: display@feb00000 {
|
|
|
|
compatible = "renesas,du-r8a7792";
|
|
|
|
reg = <0 0xfeb00000 0 0x40000>;
|
|
|
|
interrupts = <GIC_SPI 256 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 268 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cpg CPG_MOD 724>,
|
|
|
|
<&cpg CPG_MOD 723>;
|
|
|
|
clock-names = "du.0", "du.1";
|
|
|
|
status = "disabled";
|
|
|
|
|
|
|
|
ports {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
|
|
|
|
port@0 {
|
|
|
|
reg = <0>;
|
|
|
|
du_out_rgb0: endpoint {
|
|
|
|
};
|
|
|
|
};
|
|
|
|
port@1 {
|
|
|
|
reg = <1>;
|
|
|
|
du_out_rgb1: endpoint {
|
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
prr: chipid@ff000044 {
|
|
|
|
compatible = "renesas,prr";
|
|
|
|
reg = <0 0xff000044 0 4>;
|
2016-06-13 04:06:52 +07:00
|
|
|
};
|
2019-06-17 16:17:08 +07:00
|
|
|
|
|
|
|
cmt0: timer@ffca0000 {
|
|
|
|
compatible = "renesas,r8a7792-cmt0",
|
|
|
|
"renesas,rcar-gen2-cmt0";
|
|
|
|
reg = <0 0xffca0000 0 0x1004>;
|
|
|
|
interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cpg CPG_MOD 124>;
|
|
|
|
clock-names = "fck";
|
|
|
|
power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 124>;
|
|
|
|
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
cmt1: timer@e6130000 {
|
|
|
|
compatible = "renesas,r8a7792-cmt1",
|
|
|
|
"renesas,rcar-gen2-cmt1";
|
|
|
|
reg = <0 0xe6130000 0 0x1004>;
|
|
|
|
interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cpg CPG_MOD 329>;
|
|
|
|
clock-names = "fck";
|
|
|
|
power-domains = <&sysc R8A7792_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 329>;
|
|
|
|
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2016-06-13 04:06:52 +07:00
|
|
|
};
|
|
|
|
|
2017-12-19 04:32:33 +07:00
|
|
|
timer {
|
|
|
|
compatible = "arm,armv7-timer";
|
|
|
|
interrupts-extended = <&gic GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>,
|
|
|
|
<&gic GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>,
|
|
|
|
<&gic GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>,
|
|
|
|
<&gic GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>;
|
2016-07-15 03:19:44 +07:00
|
|
|
};
|
2016-06-13 04:06:52 +07:00
|
|
|
};
|