2018-03-15 18:03:52 +07:00
|
|
|
// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
|
2014-02-17 21:23:29 +07:00
|
|
|
/*
|
2015-01-09 00:38:13 +07:00
|
|
|
* Device Tree file for Marvell Armada 388 evaluation board
|
2014-02-17 21:23:29 +07:00
|
|
|
* (DB-88F6820)
|
|
|
|
*
|
|
|
|
* Copyright (C) 2014 Marvell
|
|
|
|
*
|
|
|
|
* Thomas Petazzoni <thomas.petazzoni@free-electrons.com>
|
|
|
|
*/
|
|
|
|
|
|
|
|
/dts-v1/;
|
2015-01-09 00:38:13 +07:00
|
|
|
#include "armada-388.dtsi"
|
2014-02-17 21:23:29 +07:00
|
|
|
|
|
|
|
/ {
|
|
|
|
model = "Marvell Armada 385 Development Board";
|
2015-01-09 00:38:13 +07:00
|
|
|
compatible = "marvell,a385-db", "marvell,armada388",
|
|
|
|
"marvell,armada385", "marvell,armada380";
|
2014-02-17 21:23:29 +07:00
|
|
|
|
|
|
|
chosen {
|
2015-03-03 21:41:02 +07:00
|
|
|
stdout-path = "serial0:115200n8";
|
2014-02-17 21:23:29 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
memory {
|
|
|
|
device_type = "memory";
|
|
|
|
reg = <0x00000000 0x10000000>; /* 256 MB */
|
|
|
|
};
|
|
|
|
|
|
|
|
soc {
|
|
|
|
ranges = <MBUS_ID(0xf0, 0x01) 0 0xf1000000 0x100000
|
2015-08-18 15:08:59 +07:00
|
|
|
MBUS_ID(0x01, 0x1d) 0 0xfff00000 0x100000
|
|
|
|
MBUS_ID(0x09, 0x19) 0 0xf1100000 0x10000
|
2016-03-14 15:38:58 +07:00
|
|
|
MBUS_ID(0x09, 0x15) 0 0xf1110000 0x10000
|
|
|
|
MBUS_ID(0x0c, 0x04) 0 0xf1200000 0x100000>;
|
2014-02-17 21:23:29 +07:00
|
|
|
|
|
|
|
internal-regs {
|
|
|
|
i2c@11000 {
|
|
|
|
status = "okay";
|
|
|
|
clock-frequency = <100000>;
|
|
|
|
};
|
|
|
|
|
|
|
|
i2c@11100 {
|
|
|
|
status = "okay";
|
|
|
|
clock-frequency = <100000>;
|
|
|
|
};
|
|
|
|
|
|
|
|
serial@12000 {
|
|
|
|
status = "okay";
|
|
|
|
};
|
|
|
|
|
|
|
|
ethernet@30000 {
|
|
|
|
status = "okay";
|
|
|
|
phy = <&phy1>;
|
2014-03-06 21:41:55 +07:00
|
|
|
phy-mode = "rgmii-id";
|
2016-03-14 15:38:58 +07:00
|
|
|
buffer-manager = <&bm>;
|
|
|
|
bm,pool-long = <2>;
|
|
|
|
bm,pool-short = <3>;
|
2014-02-17 21:23:29 +07:00
|
|
|
};
|
|
|
|
|
2015-03-03 21:40:57 +07:00
|
|
|
usb@58000 {
|
2014-05-15 17:17:40 +07:00
|
|
|
status = "ok";
|
|
|
|
};
|
|
|
|
|
2014-02-17 21:23:29 +07:00
|
|
|
ethernet@70000 {
|
|
|
|
status = "okay";
|
|
|
|
phy = <&phy0>;
|
2014-03-06 21:41:55 +07:00
|
|
|
phy-mode = "rgmii-id";
|
2016-03-14 15:38:58 +07:00
|
|
|
buffer-manager = <&bm>;
|
|
|
|
bm,pool-long = <0>;
|
|
|
|
bm,pool-short = <1>;
|
2014-02-17 21:23:29 +07:00
|
|
|
};
|
|
|
|
|
2015-01-09 00:38:05 +07:00
|
|
|
mdio@72004 {
|
2014-02-17 21:23:29 +07:00
|
|
|
phy0: ethernet-phy@0 {
|
|
|
|
reg = <0>;
|
|
|
|
};
|
|
|
|
|
|
|
|
phy1: ethernet-phy@1 {
|
|
|
|
reg = <1>;
|
|
|
|
};
|
|
|
|
};
|
2014-03-14 03:24:32 +07:00
|
|
|
|
2014-04-15 22:00:04 +07:00
|
|
|
sata@a8000 {
|
|
|
|
status = "okay";
|
|
|
|
};
|
|
|
|
|
|
|
|
sata@e0000 {
|
|
|
|
status = "okay";
|
|
|
|
};
|
|
|
|
|
2016-03-14 15:38:58 +07:00
|
|
|
bm@c8000 {
|
|
|
|
status = "okay";
|
|
|
|
};
|
|
|
|
|
2014-03-14 03:24:32 +07:00
|
|
|
flash@d0000 {
|
|
|
|
status = "okay";
|
|
|
|
num-cs = <1>;
|
|
|
|
marvell,nand-keep-config;
|
|
|
|
marvell,nand-enable-arbiter;
|
|
|
|
nand-on-flash-bbt;
|
2014-05-24 21:17:10 +07:00
|
|
|
nand-ecc-strength = <4>;
|
|
|
|
nand-ecc-step-size = <512>;
|
2014-03-14 03:24:32 +07:00
|
|
|
|
|
|
|
partition@0 {
|
|
|
|
label = "U-Boot";
|
|
|
|
reg = <0 0x800000>;
|
|
|
|
};
|
|
|
|
partition@800000 {
|
|
|
|
label = "Linux";
|
|
|
|
reg = <0x800000 0x800000>;
|
|
|
|
};
|
|
|
|
partition@1000000 {
|
|
|
|
label = "Filesystem";
|
|
|
|
reg = <0x1000000 0x3f000000>;
|
|
|
|
};
|
|
|
|
};
|
2014-04-14 21:41:16 +07:00
|
|
|
|
|
|
|
sdhci@d8000 {
|
|
|
|
broken-cd;
|
|
|
|
wp-inverted;
|
|
|
|
bus-width = <8>;
|
|
|
|
status = "okay";
|
2014-11-14 22:57:29 +07:00
|
|
|
no-1-8-v;
|
2014-04-14 21:41:16 +07:00
|
|
|
};
|
2014-05-15 17:17:39 +07:00
|
|
|
|
|
|
|
usb3@f0000 {
|
|
|
|
status = "okay";
|
|
|
|
};
|
|
|
|
|
|
|
|
usb3@f8000 {
|
|
|
|
status = "okay";
|
|
|
|
};
|
2014-02-17 21:23:29 +07:00
|
|
|
};
|
|
|
|
|
2016-03-14 15:38:58 +07:00
|
|
|
bm-bppi {
|
|
|
|
status = "okay";
|
|
|
|
};
|
|
|
|
|
2017-07-27 04:09:37 +07:00
|
|
|
pcie {
|
2014-02-17 21:23:29 +07:00
|
|
|
status = "okay";
|
|
|
|
/*
|
|
|
|
* The two PCIe units are accessible through
|
|
|
|
* standard PCIe slots on the board.
|
|
|
|
*/
|
|
|
|
pcie@1,0 {
|
|
|
|
/* Port 0, Lane 0 */
|
|
|
|
status = "okay";
|
|
|
|
};
|
|
|
|
pcie@2,0 {
|
|
|
|
/* Port 1, Lane 0 */
|
|
|
|
status = "okay";
|
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|
2016-07-13 16:55:18 +07:00
|
|
|
|
|
|
|
&spi0 {
|
|
|
|
status = "okay";
|
|
|
|
|
|
|
|
spi-flash@0 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
compatible = "w25q32", "jedec,spi-nor";
|
|
|
|
reg = <0>; /* Chip select 0 */
|
|
|
|
spi-max-frequency = <108000000>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|