2016-09-29 23:21:53 +07:00
|
|
|
/*
|
|
|
|
* Marvell 88E6xxx Switch Global (1) Registers support
|
|
|
|
*
|
|
|
|
* Copyright (c) 2008 Marvell Semiconductor
|
|
|
|
*
|
2017-03-29 02:10:36 +07:00
|
|
|
* Copyright (c) 2016-2017 Savoir-faire Linux Inc.
|
|
|
|
* Vivien Didelot <vivien.didelot@savoirfairelinux.com>
|
2016-09-29 23:21:53 +07:00
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License as published by
|
|
|
|
* the Free Software Foundation; either version 2 of the License, or
|
|
|
|
* (at your option) any later version.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef _MV88E6XXX_GLOBAL1_H
|
|
|
|
#define _MV88E6XXX_GLOBAL1_H
|
|
|
|
|
|
|
|
#include "mv88e6xxx.h"
|
|
|
|
|
|
|
|
int mv88e6xxx_g1_read(struct mv88e6xxx_chip *chip, int reg, u16 *val);
|
|
|
|
int mv88e6xxx_g1_write(struct mv88e6xxx_chip *chip, int reg, u16 val);
|
|
|
|
int mv88e6xxx_g1_wait(struct mv88e6xxx_chip *chip, int reg, u16 mask);
|
2016-12-06 05:30:27 +07:00
|
|
|
|
|
|
|
int mv88e6185_g1_reset(struct mv88e6xxx_chip *chip);
|
|
|
|
int mv88e6352_g1_reset(struct mv88e6xxx_chip *chip);
|
|
|
|
|
2016-12-06 05:30:28 +07:00
|
|
|
int mv88e6185_g1_ppu_enable(struct mv88e6xxx_chip *chip);
|
|
|
|
int mv88e6185_g1_ppu_disable(struct mv88e6xxx_chip *chip);
|
|
|
|
|
2016-11-22 05:27:05 +07:00
|
|
|
int mv88e6xxx_g1_stats_wait(struct mv88e6xxx_chip *chip);
|
2016-11-22 05:26:58 +07:00
|
|
|
int mv88e6xxx_g1_stats_snapshot(struct mv88e6xxx_chip *chip, int port);
|
|
|
|
int mv88e6320_g1_stats_snapshot(struct mv88e6xxx_chip *chip, int port);
|
2016-11-22 05:27:00 +07:00
|
|
|
int mv88e6390_g1_stats_snapshot(struct mv88e6xxx_chip *chip, int port);
|
2016-11-22 05:27:01 +07:00
|
|
|
int mv88e6390_g1_stats_set_histogram(struct mv88e6xxx_chip *chip);
|
2016-11-22 05:27:05 +07:00
|
|
|
void mv88e6xxx_g1_stats_read(struct mv88e6xxx_chip *chip, int stat, u32 *val);
|
2016-12-03 10:35:17 +07:00
|
|
|
int mv88e6095_g1_set_egress_port(struct mv88e6xxx_chip *chip, int port);
|
|
|
|
int mv88e6390_g1_set_egress_port(struct mv88e6xxx_chip *chip, int port);
|
|
|
|
int mv88e6095_g1_set_cpu_port(struct mv88e6xxx_chip *chip, int port);
|
|
|
|
int mv88e6390_g1_set_cpu_port(struct mv88e6xxx_chip *chip, int port);
|
2016-12-03 10:45:16 +07:00
|
|
|
int mv88e6390_g1_mgmt_rsvd2cpu(struct mv88e6xxx_chip *chip);
|
2016-09-29 23:21:53 +07:00
|
|
|
|
2017-03-12 04:12:51 +07:00
|
|
|
int mv88e6xxx_g1_atu_set_learn2all(struct mv88e6xxx_chip *chip, bool learn2all);
|
2017-03-12 04:12:48 +07:00
|
|
|
int mv88e6xxx_g1_atu_set_age_time(struct mv88e6xxx_chip *chip,
|
|
|
|
unsigned int msecs);
|
2017-03-12 04:12:53 +07:00
|
|
|
int mv88e6xxx_g1_atu_getnext(struct mv88e6xxx_chip *chip, u16 fid,
|
|
|
|
struct mv88e6xxx_atu_entry *entry);
|
2017-03-12 04:12:52 +07:00
|
|
|
int mv88e6xxx_g1_atu_loadpurge(struct mv88e6xxx_chip *chip, u16 fid,
|
|
|
|
struct mv88e6xxx_atu_entry *entry);
|
2017-03-12 04:12:54 +07:00
|
|
|
int mv88e6xxx_g1_atu_flush(struct mv88e6xxx_chip *chip, u16 fid, bool all);
|
2017-03-12 04:12:55 +07:00
|
|
|
int mv88e6xxx_g1_atu_remove(struct mv88e6xxx_chip *chip, u16 fid, int port,
|
|
|
|
bool all);
|
2017-03-12 04:12:48 +07:00
|
|
|
|
2017-05-02 01:05:14 +07:00
|
|
|
int mv88e6xxx_g1_vtu_fid_read(struct mv88e6xxx_chip *chip,
|
|
|
|
struct mv88e6xxx_vtu_entry *entry);
|
|
|
|
int mv88e6xxx_g1_vtu_fid_write(struct mv88e6xxx_chip *chip,
|
|
|
|
struct mv88e6xxx_vtu_entry *entry);
|
2017-05-02 01:05:15 +07:00
|
|
|
int mv88e6xxx_g1_vtu_sid_read(struct mv88e6xxx_chip *chip,
|
|
|
|
struct mv88e6xxx_vtu_entry *entry);
|
|
|
|
int mv88e6xxx_g1_vtu_sid_write(struct mv88e6xxx_chip *chip,
|
|
|
|
struct mv88e6xxx_vtu_entry *entry);
|
2017-05-02 01:05:16 +07:00
|
|
|
int mv88e6xxx_g1_vtu_vid_read(struct mv88e6xxx_chip *chip,
|
|
|
|
struct mv88e6xxx_vtu_entry *entry);
|
|
|
|
int mv88e6xxx_g1_vtu_vid_write(struct mv88e6xxx_chip *chip,
|
|
|
|
struct mv88e6xxx_vtu_entry *entry);
|
2017-05-02 01:05:18 +07:00
|
|
|
int mv88e6185_g1_vtu_data_read(struct mv88e6xxx_chip *chip,
|
|
|
|
struct mv88e6xxx_vtu_entry *entry);
|
|
|
|
int mv88e6185_g1_vtu_data_write(struct mv88e6xxx_chip *chip,
|
|
|
|
struct mv88e6xxx_vtu_entry *entry);
|
2017-05-02 01:05:12 +07:00
|
|
|
int mv88e6xxx_g1_vtu_op_wait(struct mv88e6xxx_chip *chip);
|
|
|
|
int mv88e6xxx_g1_vtu_op(struct mv88e6xxx_chip *chip, u16 op);
|
2017-05-02 01:05:17 +07:00
|
|
|
int mv88e6xxx_g1_vtu_getnext(struct mv88e6xxx_chip *chip,
|
|
|
|
struct mv88e6xxx_vtu_entry *entry);
|
2017-05-02 01:05:19 +07:00
|
|
|
int mv88e6xxx_g1_vtu_stu_getnext(struct mv88e6xxx_chip *chip,
|
|
|
|
struct mv88e6xxx_vtu_entry *vtu);
|
2017-05-02 01:05:20 +07:00
|
|
|
int mv88e6xxx_g1_vtu_stu_get(struct mv88e6xxx_chip *chip,
|
|
|
|
struct mv88e6xxx_vtu_entry *vtu);
|
2017-05-02 01:05:13 +07:00
|
|
|
int mv88e6xxx_g1_vtu_flush(struct mv88e6xxx_chip *chip);
|
2017-05-02 01:05:12 +07:00
|
|
|
|
2016-09-29 23:21:53 +07:00
|
|
|
#endif /* _MV88E6XXX_GLOBAL1_H */
|