mirror of
https://github.com/AuxXxilium/linux_dsm_epyc7002.git
synced 2024-12-14 02:26:41 +07:00
51533b615e
New CRIS sub architecture named v32. From: Dave Jones <davej@redhat.com> Fix swapped kmalloc args Signed-off-by: Mikael Starvik <starvik@axis.com> Signed-off-by: Dave Jones <davej@redhat.com> Signed-off-by: Andrew Morton <akpm@osdl.org> Signed-off-by: Linus Torvalds <torvalds@osdl.org>
15 lines
414 B
C
15 lines
414 B
C
#ifndef _CRIS_ARCH_TLB_H
|
|
#define _CRIS_ARCH_TLB_H
|
|
|
|
/*
|
|
* The TLB is a 64-entry cache. Each entry has a 8-bit page_id that is used
|
|
* to store the "process" it belongs to (=> fast mm context switch). The
|
|
* last page_id is never used so we can make TLB entries that never matches.
|
|
*/
|
|
#define NUM_TLB_ENTRIES 64
|
|
#define NUM_PAGEID 256
|
|
#define INVALID_PAGEID 255
|
|
#define NO_CONTEXT -1
|
|
|
|
#endif /* _CRIS_ARCH_TLB_H */
|