mirror of
https://github.com/AuxXxilium/linux_dsm_epyc7002.git
synced 2024-11-25 04:40:53 +07:00
285f5fa7e9
The iop348 processor integrates an Xscale (XSC3 512KB L2 Cache) core with a Serial Attached SCSI (SAS) controller, multi-ported DDR2 memory controller, 3 Application Direct Memory Access (DMA) controllers, a 133Mhz PCI-X interface, a x8 PCI-Express interface, and other peripherals to form a system-on-a-chip RAID subsystem engine. The iop342 processor replaces the SAS controller with a second Xscale core for dual core embedded applications. The iop341 processor is the single core version of iop342. This patch supports the two Intel customer reference platforms iq81340mc for external storage and iq81340sc for direct attach (HBA) development. The developer's manual is available here: ftp://download.intel.com/design/iio/docs/31503701.pdf Changelog: * removed virtual addresses from resource definitions * cleaned up some unnecessary #include's Signed-off-by: Dan Williams <dan.j.williams@intel.com> Signed-off-by: Russell King <rmk+kernel@arm.linux.org.uk>
58 lines
2.0 KiB
C
58 lines
2.0 KiB
C
#ifndef _IOP13XX_PCI_H_
|
|
#define _IOP13XX_PCI_H_
|
|
#include <asm/arch/irqs.h>
|
|
#include <asm/io.h>
|
|
|
|
struct pci_sys_data;
|
|
struct hw_pci;
|
|
int iop13xx_pci_setup(int nr, struct pci_sys_data *sys);
|
|
struct pci_bus *iop13xx_scan_bus(int nr, struct pci_sys_data *);
|
|
void iop13xx_atu_select(struct hw_pci *plat_pci);
|
|
void iop13xx_pci_init(void);
|
|
void iop13xx_map_pci_memory(void);
|
|
|
|
#define IOP_PCI_STATUS_ERROR (PCI_STATUS_PARITY | \
|
|
PCI_STATUS_SIG_TARGET_ABORT | \
|
|
PCI_STATUS_REC_TARGET_ABORT | \
|
|
PCI_STATUS_REC_TARGET_ABORT | \
|
|
PCI_STATUS_REC_MASTER_ABORT | \
|
|
PCI_STATUS_SIG_SYSTEM_ERROR | \
|
|
PCI_STATUS_DETECTED_PARITY)
|
|
|
|
#define IOP13XX_ATUE_ATUISR_ERROR (IOP13XX_ATUE_STAT_HALT_ON_ERROR | \
|
|
IOP13XX_ATUE_STAT_ROOT_SYS_ERR | \
|
|
IOP13XX_ATUE_STAT_PCI_IFACE_ERR | \
|
|
IOP13XX_ATUE_STAT_ERR_COR | \
|
|
IOP13XX_ATUE_STAT_ERR_UNCOR | \
|
|
IOP13XX_ATUE_STAT_CRS | \
|
|
IOP13XX_ATUE_STAT_DET_PAR_ERR | \
|
|
IOP13XX_ATUE_STAT_EXT_REC_MABORT | \
|
|
IOP13XX_ATUE_STAT_SIG_TABORT | \
|
|
IOP13XX_ATUE_STAT_EXT_REC_TABORT | \
|
|
IOP13XX_ATUE_STAT_MASTER_DATA_PAR)
|
|
|
|
#define IOP13XX_ATUX_ATUISR_ERROR (IOP13XX_ATUX_STAT_TX_SCEM | \
|
|
IOP13XX_ATUX_STAT_REC_SCEM | \
|
|
IOP13XX_ATUX_STAT_TX_SERR | \
|
|
IOP13XX_ATUX_STAT_DET_PAR_ERR | \
|
|
IOP13XX_ATUX_STAT_INT_REC_MABORT | \
|
|
IOP13XX_ATUX_STAT_REC_SERR | \
|
|
IOP13XX_ATUX_STAT_EXT_REC_MABORT | \
|
|
IOP13XX_ATUX_STAT_EXT_REC_TABORT | \
|
|
IOP13XX_ATUX_STAT_EXT_SIG_TABORT | \
|
|
IOP13XX_ATUX_STAT_MASTER_DATA_PAR)
|
|
|
|
/* PCI interrupts
|
|
*/
|
|
#define ATUX_INTA IRQ_IOP13XX_XINT0
|
|
#define ATUX_INTB IRQ_IOP13XX_XINT1
|
|
#define ATUX_INTC IRQ_IOP13XX_XINT2
|
|
#define ATUX_INTD IRQ_IOP13XX_XINT3
|
|
|
|
#define ATUE_INTA IRQ_IOP13XX_ATUE_IMA
|
|
#define ATUE_INTB IRQ_IOP13XX_ATUE_IMB
|
|
#define ATUE_INTC IRQ_IOP13XX_ATUE_IMC
|
|
#define ATUE_INTD IRQ_IOP13XX_ATUE_IMD
|
|
|
|
#endif /* _IOP13XX_PCI_H_ */
|