mirror of
https://github.com/AuxXxilium/linux_dsm_epyc7002.git
synced 2024-12-18 07:47:50 +07:00
1a59d1b8e0
Based on 1 normalized pattern(s): this program is free software you can redistribute it and or modify it under the terms of the gnu general public license as published by the free software foundation either version 2 of the license or at your option any later version this program is distributed in the hope that it will be useful but without any warranty without even the implied warranty of merchantability or fitness for a particular purpose see the gnu general public license for more details you should have received a copy of the gnu general public license along with this program if not write to the free software foundation inc 59 temple place suite 330 boston ma 02111 1307 usa extracted by the scancode license scanner the SPDX license identifier GPL-2.0-or-later has been chosen to replace the boilerplate/reference in 1334 file(s). Signed-off-by: Thomas Gleixner <tglx@linutronix.de> Reviewed-by: Allison Randal <allison@lohutok.net> Reviewed-by: Richard Fontana <rfontana@redhat.com> Cc: linux-spdx@vger.kernel.org Link: https://lkml.kernel.org/r/20190527070033.113240726@linutronix.de Signed-off-by: Greg Kroah-Hartman <gregkh@linuxfoundation.org>
165 lines
3.5 KiB
C
165 lines
3.5 KiB
C
// SPDX-License-Identifier: GPL-2.0-or-later
|
|
/*
|
|
* arch/arm/mach-ks8695/irq.c
|
|
*
|
|
* Copyright (C) 2006 Ben Dooks <ben@simtec.co.uk>
|
|
* Copyright (C) 2006 Simtec Electronics
|
|
*/
|
|
|
|
#include <linux/init.h>
|
|
#include <linux/module.h>
|
|
#include <linux/interrupt.h>
|
|
#include <linux/ioport.h>
|
|
#include <linux/device.h>
|
|
#include <linux/io.h>
|
|
|
|
#include <mach/hardware.h>
|
|
#include <asm/irq.h>
|
|
|
|
#include <asm/mach/irq.h>
|
|
|
|
#include <mach/regs-irq.h>
|
|
#include <mach/regs-gpio.h>
|
|
|
|
static void ks8695_irq_mask(struct irq_data *d)
|
|
{
|
|
unsigned long inten;
|
|
|
|
inten = __raw_readl(KS8695_IRQ_VA + KS8695_INTEN);
|
|
inten &= ~(1 << d->irq);
|
|
|
|
__raw_writel(inten, KS8695_IRQ_VA + KS8695_INTEN);
|
|
}
|
|
|
|
static void ks8695_irq_unmask(struct irq_data *d)
|
|
{
|
|
unsigned long inten;
|
|
|
|
inten = __raw_readl(KS8695_IRQ_VA + KS8695_INTEN);
|
|
inten |= (1 << d->irq);
|
|
|
|
__raw_writel(inten, KS8695_IRQ_VA + KS8695_INTEN);
|
|
}
|
|
|
|
static void ks8695_irq_ack(struct irq_data *d)
|
|
{
|
|
__raw_writel((1 << d->irq), KS8695_IRQ_VA + KS8695_INTST);
|
|
}
|
|
|
|
|
|
static struct irq_chip ks8695_irq_level_chip;
|
|
static struct irq_chip ks8695_irq_edge_chip;
|
|
|
|
|
|
static int ks8695_irq_set_type(struct irq_data *d, unsigned int type)
|
|
{
|
|
unsigned long ctrl, mode;
|
|
unsigned short level_triggered = 0;
|
|
|
|
ctrl = __raw_readl(KS8695_GPIO_VA + KS8695_IOPC);
|
|
|
|
switch (type) {
|
|
case IRQ_TYPE_LEVEL_HIGH:
|
|
mode = IOPC_TM_HIGH;
|
|
level_triggered = 1;
|
|
break;
|
|
case IRQ_TYPE_LEVEL_LOW:
|
|
mode = IOPC_TM_LOW;
|
|
level_triggered = 1;
|
|
break;
|
|
case IRQ_TYPE_EDGE_RISING:
|
|
mode = IOPC_TM_RISING;
|
|
break;
|
|
case IRQ_TYPE_EDGE_FALLING:
|
|
mode = IOPC_TM_FALLING;
|
|
break;
|
|
case IRQ_TYPE_EDGE_BOTH:
|
|
mode = IOPC_TM_EDGE;
|
|
break;
|
|
default:
|
|
return -EINVAL;
|
|
}
|
|
|
|
switch (d->irq) {
|
|
case KS8695_IRQ_EXTERN0:
|
|
ctrl &= ~IOPC_IOEINT0TM;
|
|
ctrl |= IOPC_IOEINT0_MODE(mode);
|
|
break;
|
|
case KS8695_IRQ_EXTERN1:
|
|
ctrl &= ~IOPC_IOEINT1TM;
|
|
ctrl |= IOPC_IOEINT1_MODE(mode);
|
|
break;
|
|
case KS8695_IRQ_EXTERN2:
|
|
ctrl &= ~IOPC_IOEINT2TM;
|
|
ctrl |= IOPC_IOEINT2_MODE(mode);
|
|
break;
|
|
case KS8695_IRQ_EXTERN3:
|
|
ctrl &= ~IOPC_IOEINT3TM;
|
|
ctrl |= IOPC_IOEINT3_MODE(mode);
|
|
break;
|
|
default:
|
|
return -EINVAL;
|
|
}
|
|
|
|
if (level_triggered) {
|
|
irq_set_chip_and_handler(d->irq, &ks8695_irq_level_chip,
|
|
handle_level_irq);
|
|
}
|
|
else {
|
|
irq_set_chip_and_handler(d->irq, &ks8695_irq_edge_chip,
|
|
handle_edge_irq);
|
|
}
|
|
|
|
__raw_writel(ctrl, KS8695_GPIO_VA + KS8695_IOPC);
|
|
return 0;
|
|
}
|
|
|
|
static struct irq_chip ks8695_irq_level_chip = {
|
|
.irq_ack = ks8695_irq_mask,
|
|
.irq_mask = ks8695_irq_mask,
|
|
.irq_unmask = ks8695_irq_unmask,
|
|
.irq_set_type = ks8695_irq_set_type,
|
|
};
|
|
|
|
static struct irq_chip ks8695_irq_edge_chip = {
|
|
.irq_ack = ks8695_irq_ack,
|
|
.irq_mask = ks8695_irq_mask,
|
|
.irq_unmask = ks8695_irq_unmask,
|
|
.irq_set_type = ks8695_irq_set_type,
|
|
};
|
|
|
|
void __init ks8695_init_irq(void)
|
|
{
|
|
unsigned int irq;
|
|
|
|
/* Disable all interrupts initially */
|
|
__raw_writel(0, KS8695_IRQ_VA + KS8695_INTMC);
|
|
__raw_writel(0, KS8695_IRQ_VA + KS8695_INTEN);
|
|
|
|
for (irq = 0; irq < NR_IRQS; irq++) {
|
|
switch (irq) {
|
|
/* Level-triggered interrupts */
|
|
case KS8695_IRQ_BUS_ERROR:
|
|
case KS8695_IRQ_UART_MODEM_STATUS:
|
|
case KS8695_IRQ_UART_LINE_STATUS:
|
|
case KS8695_IRQ_UART_RX:
|
|
case KS8695_IRQ_COMM_TX:
|
|
case KS8695_IRQ_COMM_RX:
|
|
irq_set_chip_and_handler(irq,
|
|
&ks8695_irq_level_chip,
|
|
handle_level_irq);
|
|
break;
|
|
|
|
/* Edge-triggered interrupts */
|
|
default:
|
|
/* clear pending bit */
|
|
ks8695_irq_ack(irq_get_irq_data(irq));
|
|
irq_set_chip_and_handler(irq,
|
|
&ks8695_irq_edge_chip,
|
|
handle_edge_irq);
|
|
}
|
|
|
|
irq_clear_status_flags(irq, IRQ_NOREQUEST);
|
|
}
|
|
}
|