mirror of
https://github.com/AuxXxilium/linux_dsm_epyc7002.git
synced 2024-12-27 06:25:08 +07:00
13cf8df97d
Since support for mxc91231 was introduced 2009 it only saw patches that were part of (mxc or arm) global cleanups. The only supported machine only had 4 devices (2x UART, sdhc, watchdog). Cc: Dmitriy Taychenachev <dimichxp@gmail.com> LAKML-Reference: 1302211482-17926-1-git-send-email-u.kleine-koenig@pengutronix.de Signed-off-by: Uwe Kleine-König <u.kleine-koenig@pengutronix.de> Signed-off-by: Sascha Hauer <s.hauer@pengutronix.de>
75 lines
2.0 KiB
C
75 lines
2.0 KiB
C
/*
|
|
* Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
|
|
*/
|
|
|
|
/*
|
|
* This program is free software; you can redistribute it and/or modify
|
|
* it under the terms of the GNU General Public License version 2 as
|
|
* published by the Free Software Foundation.
|
|
*/
|
|
|
|
#ifndef __ASM_ARCH_MXC_IRQS_H__
|
|
#define __ASM_ARCH_MXC_IRQS_H__
|
|
|
|
/*
|
|
* SoCs with TZIC interrupt controller have 128 IRQs, those with AVIC have 64
|
|
*/
|
|
#ifdef CONFIG_MXC_TZIC
|
|
#define MXC_INTERNAL_IRQS 128
|
|
#else
|
|
#define MXC_INTERNAL_IRQS 64
|
|
#endif
|
|
|
|
#define MXC_GPIO_IRQ_START MXC_INTERNAL_IRQS
|
|
|
|
/* these are ordered by size to support multi-SoC kernels */
|
|
#if defined CONFIG_SOC_IMX53
|
|
#define MXC_GPIO_IRQS (32 * 7)
|
|
#elif defined CONFIG_ARCH_MX2
|
|
#define MXC_GPIO_IRQS (32 * 6)
|
|
#elif defined CONFIG_SOC_IMX50
|
|
#define MXC_GPIO_IRQS (32 * 6)
|
|
#elif defined CONFIG_ARCH_MX1
|
|
#define MXC_GPIO_IRQS (32 * 4)
|
|
#elif defined CONFIG_ARCH_MX25
|
|
#define MXC_GPIO_IRQS (32 * 4)
|
|
#elif defined CONFIG_SOC_IMX51
|
|
#define MXC_GPIO_IRQS (32 * 4)
|
|
#elif defined CONFIG_ARCH_MX3
|
|
#define MXC_GPIO_IRQS (32 * 3)
|
|
#endif
|
|
|
|
/*
|
|
* The next 16 interrupts are for board specific purposes. Since
|
|
* the kernel can only run on one machine at a time, we can re-use
|
|
* these. If you need more, increase MXC_BOARD_IRQS, but keep it
|
|
* within sensible limits.
|
|
*/
|
|
#define MXC_BOARD_IRQ_START (MXC_INTERNAL_IRQS + MXC_GPIO_IRQS)
|
|
|
|
#ifdef CONFIG_MACH_MX31ADS_WM1133_EV1
|
|
#define MXC_BOARD_IRQS 80
|
|
#else
|
|
#define MXC_BOARD_IRQS 16
|
|
#endif
|
|
|
|
#define MXC_IPU_IRQ_START (MXC_BOARD_IRQ_START + MXC_BOARD_IRQS)
|
|
|
|
#ifdef CONFIG_MX3_IPU_IRQS
|
|
#define MX3_IPU_IRQS CONFIG_MX3_IPU_IRQS
|
|
#else
|
|
#define MX3_IPU_IRQS 0
|
|
#endif
|
|
/* REVISIT: Add IPU irqs on IMX51 */
|
|
|
|
#define NR_IRQS (MXC_IPU_IRQ_START + MX3_IPU_IRQS)
|
|
|
|
extern int imx_irq_set_priority(unsigned char irq, unsigned char prio);
|
|
|
|
/* all normal IRQs can be FIQs */
|
|
#define FIQ_START 0
|
|
/* switch between IRQ and FIQ */
|
|
extern int mxc_set_irq_fiq(unsigned int irq, unsigned int type);
|
|
|
|
#endif /* __ASM_ARCH_MXC_IRQS_H__ */
|