mirror of
https://github.com/AuxXxilium/linux_dsm_epyc7002.git
synced 2024-12-22 20:24:29 +07:00
5402626c83
Add driver for HDMI output. HDMI PHY registers are mixed into HDMI device registers and their is only one IRQ for all this hardware block. That is why PHYs aren't using phy framework but only a thin hdmi_phy_ops structure with start and stop functions. HDMI driver is mapped on drm_bridge and drm_connector structures. Signed-off-by: Benjamin Gaignard <benjamin.gaignard@linaro.org> Reviewed-by: Rob Clark <robdclark@gmail.com>
89 lines
2.3 KiB
C
89 lines
2.3 KiB
C
/*
|
|
* Copyright (C) STMicroelectronics SA 2014
|
|
* Author: Vincent Abriou <vincent.abriou@st.com> for STMicroelectronics.
|
|
* License terms: GNU General Public License (GPL), version 2
|
|
*/
|
|
|
|
#ifndef _STI_HDMI_H_
|
|
#define _STI_HDMI_H_
|
|
|
|
#include <linux/platform_device.h>
|
|
|
|
#include <drm/drmP.h>
|
|
|
|
#define HDMI_STA 0x0010
|
|
#define HDMI_STA_DLL_LCK BIT(5)
|
|
|
|
struct sti_hdmi;
|
|
|
|
struct hdmi_phy_ops {
|
|
bool (*start)(struct sti_hdmi *hdmi);
|
|
void (*stop)(struct sti_hdmi *hdmi);
|
|
};
|
|
|
|
/**
|
|
* STI hdmi structure
|
|
*
|
|
* @dev: driver device
|
|
* @drm_dev: pointer to drm device
|
|
* @mode: current display mode selected
|
|
* @regs: hdmi register
|
|
* @syscfg: syscfg register for pll rejection configuration
|
|
* @clk_pix: hdmi pixel clock
|
|
* @clk_tmds: hdmi tmds clock
|
|
* @clk_phy: hdmi phy clock
|
|
* @clk_audio: hdmi audio clock
|
|
* @irq: hdmi interrupt number
|
|
* @irq_status: interrupt status register
|
|
* @phy_ops: phy start/stop operations
|
|
* @enabled: true if hdmi is enabled else false
|
|
* @hpd_gpio: hdmi hot plug detect gpio number
|
|
* @hpd: hot plug detect status
|
|
* @wait_event: wait event
|
|
* @event_received: wait event status
|
|
* @reset: reset control of the hdmi phy
|
|
*/
|
|
struct sti_hdmi {
|
|
struct device dev;
|
|
struct drm_device *drm_dev;
|
|
struct drm_display_mode mode;
|
|
void __iomem *regs;
|
|
void __iomem *syscfg;
|
|
struct clk *clk_pix;
|
|
struct clk *clk_tmds;
|
|
struct clk *clk_phy;
|
|
struct clk *clk_audio;
|
|
int irq;
|
|
u32 irq_status;
|
|
struct hdmi_phy_ops *phy_ops;
|
|
bool enabled;
|
|
int hpd_gpio;
|
|
bool hpd;
|
|
wait_queue_head_t wait_event;
|
|
bool event_received;
|
|
struct reset_control *reset;
|
|
};
|
|
|
|
u32 hdmi_read(struct sti_hdmi *hdmi, int offset);
|
|
void hdmi_write(struct sti_hdmi *hdmi, u32 val, int offset);
|
|
|
|
/**
|
|
* hdmi phy config structure
|
|
*
|
|
* A pointer to an array of these structures is passed to a TMDS (HDMI) output
|
|
* via the control interface to provide board and SoC specific
|
|
* configurations of the HDMI PHY. Each entry in the array specifies a hardware
|
|
* specific configuration for a given TMDS clock frequency range.
|
|
*
|
|
* @min_tmds_freq: Lower bound of TMDS clock frequency this entry applies to
|
|
* @max_tmds_freq: Upper bound of TMDS clock frequency this entry applies to
|
|
* @config: SoC specific register configuration
|
|
*/
|
|
struct hdmi_phy_config {
|
|
u32 min_tmds_freq;
|
|
u32 max_tmds_freq;
|
|
u32 config[4];
|
|
};
|
|
|
|
#endif
|