mirror of
https://github.com/AuxXxilium/linux_dsm_epyc7002.git
synced 2024-12-05 08:46:43 +07:00
914a76ca5e
For some performance events it's useful to set the EDGE and INV bits and the CMASK mask in the counter control register. The list of predefined events Intel releases for each CPU has some events which require these settings to get more "natural" to use higher level events. oprofile currently doesn't allow this. This patch adds new extra configuration fields for them, so that they can be specified in oprofilefs. An updated oprofile daemon can then make use of this to set them. v2: Write back masked extra value to variable. Signed-off-by: Andi Kleen <ak@linux.intel.com> Signed-off-by: Robert Richter <robert.richter@amd.com>
31 lines
532 B
C
31 lines
532 B
C
/**
|
|
* @file op_counter.h
|
|
*
|
|
* @remark Copyright 2002 OProfile authors
|
|
* @remark Read the file COPYING
|
|
*
|
|
* @author John Levon
|
|
*/
|
|
|
|
#ifndef OP_COUNTER_H
|
|
#define OP_COUNTER_H
|
|
|
|
#define OP_MAX_COUNTER 32
|
|
|
|
/* Per-perfctr configuration as set via
|
|
* oprofilefs.
|
|
*/
|
|
struct op_counter_config {
|
|
unsigned long count;
|
|
unsigned long enabled;
|
|
unsigned long event;
|
|
unsigned long kernel;
|
|
unsigned long user;
|
|
unsigned long unit_mask;
|
|
unsigned long extra;
|
|
};
|
|
|
|
extern struct op_counter_config counter_config[];
|
|
|
|
#endif /* OP_COUNTER_H */
|