mirror of
https://github.com/AuxXxilium/linux_dsm_epyc7002.git
synced 2024-12-27 05:29:07 +07:00
774dfc9bb7
DT passes the exact GART register ranges without any overlapping with MC register ranges. GART register offset needs to be adjusted by one passed by DT correctly. Signed-off-by: Hiroshi DOYU <hdoyu@nvidia.com> Acked-by: Stephen Warren <swarren@wwwdotorg.org> Signed-off-by: Joerg Roedel <joerg.roedel@amd.com>
15 lines
391 B
Plaintext
15 lines
391 B
Plaintext
NVIDIA Tegra 20 GART
|
|
|
|
Required properties:
|
|
- compatible: "nvidia,tegra20-gart"
|
|
- reg: Two pairs of cells specifying the physical address and size of
|
|
the memory controller registers and the GART aperture respectively.
|
|
|
|
Example:
|
|
|
|
gart {
|
|
compatible = "nvidia,tegra20-gart";
|
|
reg = <0x7000f024 0x00000018 /* controller registers */
|
|
0x58000000 0x02000000>; /* GART aperture */
|
|
};
|