mirror of
https://github.com/AuxXxilium/linux_dsm_epyc7002.git
synced 2024-12-03 22:06:49 +07:00
fc18047c73
The ASID is represented as an unsigned int in mm_context_t and we currently use the mmid assembler macro to access this element of the struct. This should be accessed with a register of 32-bit width. If the incorrect register width is used the ASID will be returned in bits[32:63] of the register when running under big-endian. Fix a use of the mmid macro in tlb.S to use a 32-bit access. Signed-off-by: Will Deacon <will.deacon@arm.com> Signed-off-by: Matthew Leach <matthew.leach@arm.com> Signed-off-by: Catalin Marinas <catalin.marinas@arm.com>
72 lines
2.0 KiB
ArmAsm
72 lines
2.0 KiB
ArmAsm
/*
|
|
* Based on arch/arm/mm/tlb.S
|
|
*
|
|
* Copyright (C) 1997-2002 Russell King
|
|
* Copyright (C) 2012 ARM Ltd.
|
|
* Written by Catalin Marinas <catalin.marinas@arm.com>
|
|
*
|
|
* This program is free software; you can redistribute it and/or modify
|
|
* it under the terms of the GNU General Public License version 2 as
|
|
* published by the Free Software Foundation.
|
|
*
|
|
* This program is distributed in the hope that it will be useful,
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
* GNU General Public License for more details.
|
|
*
|
|
* You should have received a copy of the GNU General Public License
|
|
* along with this program. If not, see <http://www.gnu.org/licenses/>.
|
|
*/
|
|
#include <linux/linkage.h>
|
|
#include <asm/assembler.h>
|
|
#include <asm/asm-offsets.h>
|
|
#include <asm/page.h>
|
|
#include <asm/tlbflush.h>
|
|
#include "proc-macros.S"
|
|
|
|
/*
|
|
* __cpu_flush_user_tlb_range(start, end, vma)
|
|
*
|
|
* Invalidate a range of TLB entries in the specified address space.
|
|
*
|
|
* - start - start address (may not be aligned)
|
|
* - end - end address (exclusive, may not be aligned)
|
|
* - vma - vma_struct describing address range
|
|
*/
|
|
ENTRY(__cpu_flush_user_tlb_range)
|
|
vma_vm_mm x3, x2 // get vma->vm_mm
|
|
mmid w3, x3 // get vm_mm->context.id
|
|
dsb sy
|
|
lsr x0, x0, #12 // align address
|
|
lsr x1, x1, #12
|
|
bfi x0, x3, #48, #16 // start VA and ASID
|
|
bfi x1, x3, #48, #16 // end VA and ASID
|
|
1: tlbi vae1is, x0 // TLB invalidate by address and ASID
|
|
add x0, x0, #1
|
|
cmp x0, x1
|
|
b.lo 1b
|
|
dsb sy
|
|
ret
|
|
ENDPROC(__cpu_flush_user_tlb_range)
|
|
|
|
/*
|
|
* __cpu_flush_kern_tlb_range(start,end)
|
|
*
|
|
* Invalidate a range of kernel TLB entries.
|
|
*
|
|
* - start - start address (may not be aligned)
|
|
* - end - end address (exclusive, may not be aligned)
|
|
*/
|
|
ENTRY(__cpu_flush_kern_tlb_range)
|
|
dsb sy
|
|
lsr x0, x0, #12 // align address
|
|
lsr x1, x1, #12
|
|
1: tlbi vaae1is, x0 // TLB invalidate by address
|
|
add x0, x0, #1
|
|
cmp x0, x1
|
|
b.lo 1b
|
|
dsb sy
|
|
isb
|
|
ret
|
|
ENDPROC(__cpu_flush_kern_tlb_range)
|