mirror of
https://github.com/AuxXxilium/linux_dsm_epyc7002.git
synced 2024-12-11 18:46:47 +07:00
5a0e3ad6af
percpu.h is included by sched.h and module.h and thus ends up being included when building most .c files. percpu.h includes slab.h which in turn includes gfp.h making everything defined by the two files universally available and complicating inclusion dependencies. percpu.h -> slab.h dependency is about to be removed. Prepare for this change by updating users of gfp and slab facilities include those headers directly instead of assuming availability. As this conversion needs to touch large number of source files, the following script is used as the basis of conversion. http://userweb.kernel.org/~tj/misc/slabh-sweep.py The script does the followings. * Scan files for gfp and slab usages and update includes such that only the necessary includes are there. ie. if only gfp is used, gfp.h, if slab is used, slab.h. * When the script inserts a new include, it looks at the include blocks and try to put the new include such that its order conforms to its surrounding. It's put in the include block which contains core kernel includes, in the same order that the rest are ordered - alphabetical, Christmas tree, rev-Xmas-tree or at the end if there doesn't seem to be any matching order. * If the script can't find a place to put a new include (mostly because the file doesn't have fitting include block), it prints out an error message indicating which .h file needs to be added to the file. The conversion was done in the following steps. 1. The initial automatic conversion of all .c files updated slightly over 4000 files, deleting around 700 includes and adding ~480 gfp.h and ~3000 slab.h inclusions. The script emitted errors for ~400 files. 2. Each error was manually checked. Some didn't need the inclusion, some needed manual addition while adding it to implementation .h or embedding .c file was more appropriate for others. This step added inclusions to around 150 files. 3. The script was run again and the output was compared to the edits from #2 to make sure no file was left behind. 4. Several build tests were done and a couple of problems were fixed. e.g. lib/decompress_*.c used malloc/free() wrappers around slab APIs requiring slab.h to be added manually. 5. The script was run on all .h files but without automatically editing them as sprinkling gfp.h and slab.h inclusions around .h files could easily lead to inclusion dependency hell. Most gfp.h inclusion directives were ignored as stuff from gfp.h was usually wildly available and often used in preprocessor macros. Each slab.h inclusion directive was examined and added manually as necessary. 6. percpu.h was updated not to include slab.h. 7. Build test were done on the following configurations and failures were fixed. CONFIG_GCOV_KERNEL was turned off for all tests (as my distributed build env didn't work with gcov compiles) and a few more options had to be turned off depending on archs to make things build (like ipr on powerpc/64 which failed due to missing writeq). * x86 and x86_64 UP and SMP allmodconfig and a custom test config. * powerpc and powerpc64 SMP allmodconfig * sparc and sparc64 SMP allmodconfig * ia64 SMP allmodconfig * s390 SMP allmodconfig * alpha SMP allmodconfig * um on x86_64 SMP allmodconfig 8. percpu.h modifications were reverted so that it could be applied as a separate patch and serve as bisection point. Given the fact that I had only a couple of failures from tests on step 6, I'm fairly confident about the coverage of this conversion patch. If there is a breakage, it's likely to be something in one of the arch headers which should be easily discoverable easily on most builds of the specific arch. Signed-off-by: Tejun Heo <tj@kernel.org> Guess-its-ok-by: Christoph Lameter <cl@linux-foundation.org> Cc: Ingo Molnar <mingo@redhat.com> Cc: Lee Schermerhorn <Lee.Schermerhorn@hp.com>
632 lines
14 KiB
C
632 lines
14 KiB
C
/* linux/drivers/char/watchdog/s3c2410_wdt.c
|
|
*
|
|
* Copyright (c) 2004 Simtec Electronics
|
|
* Ben Dooks <ben@simtec.co.uk>
|
|
*
|
|
* S3C2410 Watchdog Timer Support
|
|
*
|
|
* Based on, softdog.c by Alan Cox,
|
|
* (c) Copyright 1996 Alan Cox <alan@lxorguk.ukuu.org.uk>
|
|
*
|
|
* This program is free software; you can redistribute it and/or modify
|
|
* it under the terms of the GNU General Public License as published by
|
|
* the Free Software Foundation; either version 2 of the License, or
|
|
* (at your option) any later version.
|
|
*
|
|
* This program is distributed in the hope that it will be useful,
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
* GNU General Public License for more details.
|
|
*
|
|
* You should have received a copy of the GNU General Public License
|
|
* along with this program; if not, write to the Free Software
|
|
* Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
|
|
*/
|
|
|
|
#include <linux/module.h>
|
|
#include <linux/moduleparam.h>
|
|
#include <linux/types.h>
|
|
#include <linux/timer.h>
|
|
#include <linux/miscdevice.h>
|
|
#include <linux/watchdog.h>
|
|
#include <linux/fs.h>
|
|
#include <linux/init.h>
|
|
#include <linux/platform_device.h>
|
|
#include <linux/interrupt.h>
|
|
#include <linux/clk.h>
|
|
#include <linux/uaccess.h>
|
|
#include <linux/io.h>
|
|
#include <linux/cpufreq.h>
|
|
#include <linux/slab.h>
|
|
|
|
#include <mach/map.h>
|
|
|
|
#undef S3C_VA_WATCHDOG
|
|
#define S3C_VA_WATCHDOG (0)
|
|
|
|
#include <plat/regs-watchdog.h>
|
|
|
|
#define PFX "s3c2410-wdt: "
|
|
|
|
#define CONFIG_S3C2410_WATCHDOG_ATBOOT (0)
|
|
#define CONFIG_S3C2410_WATCHDOG_DEFAULT_TIME (15)
|
|
|
|
static int nowayout = WATCHDOG_NOWAYOUT;
|
|
static int tmr_margin = CONFIG_S3C2410_WATCHDOG_DEFAULT_TIME;
|
|
static int tmr_atboot = CONFIG_S3C2410_WATCHDOG_ATBOOT;
|
|
static int soft_noboot;
|
|
static int debug;
|
|
|
|
module_param(tmr_margin, int, 0);
|
|
module_param(tmr_atboot, int, 0);
|
|
module_param(nowayout, int, 0);
|
|
module_param(soft_noboot, int, 0);
|
|
module_param(debug, int, 0);
|
|
|
|
MODULE_PARM_DESC(tmr_margin, "Watchdog tmr_margin in seconds. default="
|
|
__MODULE_STRING(CONFIG_S3C2410_WATCHDOG_DEFAULT_TIME) ")");
|
|
MODULE_PARM_DESC(tmr_atboot,
|
|
"Watchdog is started at boot time if set to 1, default="
|
|
__MODULE_STRING(CONFIG_S3C2410_WATCHDOG_ATBOOT));
|
|
MODULE_PARM_DESC(nowayout, "Watchdog cannot be stopped once started (default="
|
|
__MODULE_STRING(WATCHDOG_NOWAYOUT) ")");
|
|
MODULE_PARM_DESC(soft_noboot, "Watchdog action, set to 1 to ignore reboots, "
|
|
"0 to reboot (default depends on ONLY_TESTING)");
|
|
MODULE_PARM_DESC(debug, "Watchdog debug, set to >1 for debug, (default 0)");
|
|
|
|
static unsigned long open_lock;
|
|
static struct device *wdt_dev; /* platform device attached to */
|
|
static struct resource *wdt_mem;
|
|
static struct resource *wdt_irq;
|
|
static struct clk *wdt_clock;
|
|
static void __iomem *wdt_base;
|
|
static unsigned int wdt_count;
|
|
static char expect_close;
|
|
static DEFINE_SPINLOCK(wdt_lock);
|
|
|
|
/* watchdog control routines */
|
|
|
|
#define DBG(msg...) do { \
|
|
if (debug) \
|
|
printk(KERN_INFO msg); \
|
|
} while (0)
|
|
|
|
/* functions */
|
|
|
|
static void s3c2410wdt_keepalive(void)
|
|
{
|
|
spin_lock(&wdt_lock);
|
|
writel(wdt_count, wdt_base + S3C2410_WTCNT);
|
|
spin_unlock(&wdt_lock);
|
|
}
|
|
|
|
static void __s3c2410wdt_stop(void)
|
|
{
|
|
unsigned long wtcon;
|
|
|
|
wtcon = readl(wdt_base + S3C2410_WTCON);
|
|
wtcon &= ~(S3C2410_WTCON_ENABLE | S3C2410_WTCON_RSTEN);
|
|
writel(wtcon, wdt_base + S3C2410_WTCON);
|
|
}
|
|
|
|
static void s3c2410wdt_stop(void)
|
|
{
|
|
spin_lock(&wdt_lock);
|
|
__s3c2410wdt_stop();
|
|
spin_unlock(&wdt_lock);
|
|
}
|
|
|
|
static void s3c2410wdt_start(void)
|
|
{
|
|
unsigned long wtcon;
|
|
|
|
spin_lock(&wdt_lock);
|
|
|
|
__s3c2410wdt_stop();
|
|
|
|
wtcon = readl(wdt_base + S3C2410_WTCON);
|
|
wtcon |= S3C2410_WTCON_ENABLE | S3C2410_WTCON_DIV128;
|
|
|
|
if (soft_noboot) {
|
|
wtcon |= S3C2410_WTCON_INTEN;
|
|
wtcon &= ~S3C2410_WTCON_RSTEN;
|
|
} else {
|
|
wtcon &= ~S3C2410_WTCON_INTEN;
|
|
wtcon |= S3C2410_WTCON_RSTEN;
|
|
}
|
|
|
|
DBG("%s: wdt_count=0x%08x, wtcon=%08lx\n",
|
|
__func__, wdt_count, wtcon);
|
|
|
|
writel(wdt_count, wdt_base + S3C2410_WTDAT);
|
|
writel(wdt_count, wdt_base + S3C2410_WTCNT);
|
|
writel(wtcon, wdt_base + S3C2410_WTCON);
|
|
spin_unlock(&wdt_lock);
|
|
}
|
|
|
|
static inline int s3c2410wdt_is_running(void)
|
|
{
|
|
return readl(wdt_base + S3C2410_WTCON) & S3C2410_WTCON_ENABLE;
|
|
}
|
|
|
|
static int s3c2410wdt_set_heartbeat(int timeout)
|
|
{
|
|
unsigned long freq = clk_get_rate(wdt_clock);
|
|
unsigned int count;
|
|
unsigned int divisor = 1;
|
|
unsigned long wtcon;
|
|
|
|
if (timeout < 1)
|
|
return -EINVAL;
|
|
|
|
freq /= 128;
|
|
count = timeout * freq;
|
|
|
|
DBG("%s: count=%d, timeout=%d, freq=%lu\n",
|
|
__func__, count, timeout, freq);
|
|
|
|
/* if the count is bigger than the watchdog register,
|
|
then work out what we need to do (and if) we can
|
|
actually make this value
|
|
*/
|
|
|
|
if (count >= 0x10000) {
|
|
for (divisor = 1; divisor <= 0x100; divisor++) {
|
|
if ((count / divisor) < 0x10000)
|
|
break;
|
|
}
|
|
|
|
if ((count / divisor) >= 0x10000) {
|
|
dev_err(wdt_dev, "timeout %d too big\n", timeout);
|
|
return -EINVAL;
|
|
}
|
|
}
|
|
|
|
tmr_margin = timeout;
|
|
|
|
DBG("%s: timeout=%d, divisor=%d, count=%d (%08x)\n",
|
|
__func__, timeout, divisor, count, count/divisor);
|
|
|
|
count /= divisor;
|
|
wdt_count = count;
|
|
|
|
/* update the pre-scaler */
|
|
wtcon = readl(wdt_base + S3C2410_WTCON);
|
|
wtcon &= ~S3C2410_WTCON_PRESCALE_MASK;
|
|
wtcon |= S3C2410_WTCON_PRESCALE(divisor-1);
|
|
|
|
writel(count, wdt_base + S3C2410_WTDAT);
|
|
writel(wtcon, wdt_base + S3C2410_WTCON);
|
|
|
|
return 0;
|
|
}
|
|
|
|
/*
|
|
* /dev/watchdog handling
|
|
*/
|
|
|
|
static int s3c2410wdt_open(struct inode *inode, struct file *file)
|
|
{
|
|
if (test_and_set_bit(0, &open_lock))
|
|
return -EBUSY;
|
|
|
|
if (nowayout)
|
|
__module_get(THIS_MODULE);
|
|
|
|
expect_close = 0;
|
|
|
|
/* start the timer */
|
|
s3c2410wdt_start();
|
|
return nonseekable_open(inode, file);
|
|
}
|
|
|
|
static int s3c2410wdt_release(struct inode *inode, struct file *file)
|
|
{
|
|
/*
|
|
* Shut off the timer.
|
|
* Lock it in if it's a module and we set nowayout
|
|
*/
|
|
|
|
if (expect_close == 42)
|
|
s3c2410wdt_stop();
|
|
else {
|
|
dev_err(wdt_dev, "Unexpected close, not stopping watchdog\n");
|
|
s3c2410wdt_keepalive();
|
|
}
|
|
expect_close = 0;
|
|
clear_bit(0, &open_lock);
|
|
return 0;
|
|
}
|
|
|
|
static ssize_t s3c2410wdt_write(struct file *file, const char __user *data,
|
|
size_t len, loff_t *ppos)
|
|
{
|
|
/*
|
|
* Refresh the timer.
|
|
*/
|
|
if (len) {
|
|
if (!nowayout) {
|
|
size_t i;
|
|
|
|
/* In case it was set long ago */
|
|
expect_close = 0;
|
|
|
|
for (i = 0; i != len; i++) {
|
|
char c;
|
|
|
|
if (get_user(c, data + i))
|
|
return -EFAULT;
|
|
if (c == 'V')
|
|
expect_close = 42;
|
|
}
|
|
}
|
|
s3c2410wdt_keepalive();
|
|
}
|
|
return len;
|
|
}
|
|
|
|
#define OPTIONS (WDIOF_SETTIMEOUT | WDIOF_KEEPALIVEPING | WDIOF_MAGICCLOSE)
|
|
|
|
static const struct watchdog_info s3c2410_wdt_ident = {
|
|
.options = OPTIONS,
|
|
.firmware_version = 0,
|
|
.identity = "S3C2410 Watchdog",
|
|
};
|
|
|
|
|
|
static long s3c2410wdt_ioctl(struct file *file, unsigned int cmd,
|
|
unsigned long arg)
|
|
{
|
|
void __user *argp = (void __user *)arg;
|
|
int __user *p = argp;
|
|
int new_margin;
|
|
|
|
switch (cmd) {
|
|
case WDIOC_GETSUPPORT:
|
|
return copy_to_user(argp, &s3c2410_wdt_ident,
|
|
sizeof(s3c2410_wdt_ident)) ? -EFAULT : 0;
|
|
case WDIOC_GETSTATUS:
|
|
case WDIOC_GETBOOTSTATUS:
|
|
return put_user(0, p);
|
|
case WDIOC_KEEPALIVE:
|
|
s3c2410wdt_keepalive();
|
|
return 0;
|
|
case WDIOC_SETTIMEOUT:
|
|
if (get_user(new_margin, p))
|
|
return -EFAULT;
|
|
if (s3c2410wdt_set_heartbeat(new_margin))
|
|
return -EINVAL;
|
|
s3c2410wdt_keepalive();
|
|
return put_user(tmr_margin, p);
|
|
case WDIOC_GETTIMEOUT:
|
|
return put_user(tmr_margin, p);
|
|
default:
|
|
return -ENOTTY;
|
|
}
|
|
}
|
|
|
|
/* kernel interface */
|
|
|
|
static const struct file_operations s3c2410wdt_fops = {
|
|
.owner = THIS_MODULE,
|
|
.llseek = no_llseek,
|
|
.write = s3c2410wdt_write,
|
|
.unlocked_ioctl = s3c2410wdt_ioctl,
|
|
.open = s3c2410wdt_open,
|
|
.release = s3c2410wdt_release,
|
|
};
|
|
|
|
static struct miscdevice s3c2410wdt_miscdev = {
|
|
.minor = WATCHDOG_MINOR,
|
|
.name = "watchdog",
|
|
.fops = &s3c2410wdt_fops,
|
|
};
|
|
|
|
/* interrupt handler code */
|
|
|
|
static irqreturn_t s3c2410wdt_irq(int irqno, void *param)
|
|
{
|
|
dev_info(wdt_dev, "watchdog timer expired (irq)\n");
|
|
|
|
s3c2410wdt_keepalive();
|
|
return IRQ_HANDLED;
|
|
}
|
|
|
|
|
|
#ifdef CONFIG_CPU_FREQ
|
|
|
|
static int s3c2410wdt_cpufreq_transition(struct notifier_block *nb,
|
|
unsigned long val, void *data)
|
|
{
|
|
int ret;
|
|
|
|
if (!s3c2410wdt_is_running())
|
|
goto done;
|
|
|
|
if (val == CPUFREQ_PRECHANGE) {
|
|
/* To ensure that over the change we don't cause the
|
|
* watchdog to trigger, we perform an keep-alive if
|
|
* the watchdog is running.
|
|
*/
|
|
|
|
s3c2410wdt_keepalive();
|
|
} else if (val == CPUFREQ_POSTCHANGE) {
|
|
s3c2410wdt_stop();
|
|
|
|
ret = s3c2410wdt_set_heartbeat(tmr_margin);
|
|
|
|
if (ret >= 0)
|
|
s3c2410wdt_start();
|
|
else
|
|
goto err;
|
|
}
|
|
|
|
done:
|
|
return 0;
|
|
|
|
err:
|
|
dev_err(wdt_dev, "cannot set new value for timeout %d\n", tmr_margin);
|
|
return ret;
|
|
}
|
|
|
|
static struct notifier_block s3c2410wdt_cpufreq_transition_nb = {
|
|
.notifier_call = s3c2410wdt_cpufreq_transition,
|
|
};
|
|
|
|
static inline int s3c2410wdt_cpufreq_register(void)
|
|
{
|
|
return cpufreq_register_notifier(&s3c2410wdt_cpufreq_transition_nb,
|
|
CPUFREQ_TRANSITION_NOTIFIER);
|
|
}
|
|
|
|
static inline void s3c2410wdt_cpufreq_deregister(void)
|
|
{
|
|
cpufreq_unregister_notifier(&s3c2410wdt_cpufreq_transition_nb,
|
|
CPUFREQ_TRANSITION_NOTIFIER);
|
|
}
|
|
|
|
#else
|
|
static inline int s3c2410wdt_cpufreq_register(void)
|
|
{
|
|
return 0;
|
|
}
|
|
|
|
static inline void s3c2410wdt_cpufreq_deregister(void)
|
|
{
|
|
}
|
|
#endif
|
|
|
|
|
|
|
|
/* device interface */
|
|
|
|
static int __devinit s3c2410wdt_probe(struct platform_device *pdev)
|
|
{
|
|
struct resource *res;
|
|
struct device *dev;
|
|
unsigned int wtcon;
|
|
int started = 0;
|
|
int ret;
|
|
int size;
|
|
|
|
DBG("%s: probe=%p\n", __func__, pdev);
|
|
|
|
dev = &pdev->dev;
|
|
wdt_dev = &pdev->dev;
|
|
|
|
/* get the memory region for the watchdog timer */
|
|
|
|
res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
|
|
if (res == NULL) {
|
|
dev_err(dev, "no memory resource specified\n");
|
|
return -ENOENT;
|
|
}
|
|
|
|
size = resource_size(res);
|
|
wdt_mem = request_mem_region(res->start, size, pdev->name);
|
|
if (wdt_mem == NULL) {
|
|
dev_err(dev, "failed to get memory region\n");
|
|
ret = -ENOENT;
|
|
goto err_req;
|
|
}
|
|
|
|
wdt_base = ioremap(res->start, size);
|
|
if (wdt_base == NULL) {
|
|
dev_err(dev, "failed to ioremap() region\n");
|
|
ret = -EINVAL;
|
|
goto err_req;
|
|
}
|
|
|
|
DBG("probe: mapped wdt_base=%p\n", wdt_base);
|
|
|
|
wdt_irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
|
|
if (wdt_irq == NULL) {
|
|
dev_err(dev, "no irq resource specified\n");
|
|
ret = -ENOENT;
|
|
goto err_map;
|
|
}
|
|
|
|
ret = request_irq(wdt_irq->start, s3c2410wdt_irq, 0, pdev->name, pdev);
|
|
if (ret != 0) {
|
|
dev_err(dev, "failed to install irq (%d)\n", ret);
|
|
goto err_map;
|
|
}
|
|
|
|
wdt_clock = clk_get(&pdev->dev, "watchdog");
|
|
if (IS_ERR(wdt_clock)) {
|
|
dev_err(dev, "failed to find watchdog clock source\n");
|
|
ret = PTR_ERR(wdt_clock);
|
|
goto err_irq;
|
|
}
|
|
|
|
clk_enable(wdt_clock);
|
|
|
|
if (s3c2410wdt_cpufreq_register() < 0) {
|
|
printk(KERN_ERR PFX "failed to register cpufreq\n");
|
|
goto err_clk;
|
|
}
|
|
|
|
/* see if we can actually set the requested timer margin, and if
|
|
* not, try the default value */
|
|
|
|
if (s3c2410wdt_set_heartbeat(tmr_margin)) {
|
|
started = s3c2410wdt_set_heartbeat(
|
|
CONFIG_S3C2410_WATCHDOG_DEFAULT_TIME);
|
|
|
|
if (started == 0)
|
|
dev_info(dev,
|
|
"tmr_margin value out of range, default %d used\n",
|
|
CONFIG_S3C2410_WATCHDOG_DEFAULT_TIME);
|
|
else
|
|
dev_info(dev, "default timer value is out of range, "
|
|
"cannot start\n");
|
|
}
|
|
|
|
ret = misc_register(&s3c2410wdt_miscdev);
|
|
if (ret) {
|
|
dev_err(dev, "cannot register miscdev on minor=%d (%d)\n",
|
|
WATCHDOG_MINOR, ret);
|
|
goto err_cpufreq;
|
|
}
|
|
|
|
if (tmr_atboot && started == 0) {
|
|
dev_info(dev, "starting watchdog timer\n");
|
|
s3c2410wdt_start();
|
|
} else if (!tmr_atboot) {
|
|
/* if we're not enabling the watchdog, then ensure it is
|
|
* disabled if it has been left running from the bootloader
|
|
* or other source */
|
|
|
|
s3c2410wdt_stop();
|
|
}
|
|
|
|
/* print out a statement of readiness */
|
|
|
|
wtcon = readl(wdt_base + S3C2410_WTCON);
|
|
|
|
dev_info(dev, "watchdog %sactive, reset %sabled, irq %sabled\n",
|
|
(wtcon & S3C2410_WTCON_ENABLE) ? "" : "in",
|
|
(wtcon & S3C2410_WTCON_RSTEN) ? "" : "dis",
|
|
(wtcon & S3C2410_WTCON_INTEN) ? "" : "en");
|
|
|
|
return 0;
|
|
|
|
err_cpufreq:
|
|
s3c2410wdt_cpufreq_deregister();
|
|
|
|
err_clk:
|
|
clk_disable(wdt_clock);
|
|
clk_put(wdt_clock);
|
|
|
|
err_irq:
|
|
free_irq(wdt_irq->start, pdev);
|
|
|
|
err_map:
|
|
iounmap(wdt_base);
|
|
|
|
err_req:
|
|
release_resource(wdt_mem);
|
|
kfree(wdt_mem);
|
|
|
|
return ret;
|
|
}
|
|
|
|
static int __devexit s3c2410wdt_remove(struct platform_device *dev)
|
|
{
|
|
s3c2410wdt_cpufreq_deregister();
|
|
|
|
release_resource(wdt_mem);
|
|
kfree(wdt_mem);
|
|
wdt_mem = NULL;
|
|
|
|
free_irq(wdt_irq->start, dev);
|
|
wdt_irq = NULL;
|
|
|
|
clk_disable(wdt_clock);
|
|
clk_put(wdt_clock);
|
|
wdt_clock = NULL;
|
|
|
|
iounmap(wdt_base);
|
|
misc_deregister(&s3c2410wdt_miscdev);
|
|
return 0;
|
|
}
|
|
|
|
static void s3c2410wdt_shutdown(struct platform_device *dev)
|
|
{
|
|
s3c2410wdt_stop();
|
|
}
|
|
|
|
#ifdef CONFIG_PM
|
|
|
|
static unsigned long wtcon_save;
|
|
static unsigned long wtdat_save;
|
|
|
|
static int s3c2410wdt_suspend(struct platform_device *dev, pm_message_t state)
|
|
{
|
|
/* Save watchdog state, and turn it off. */
|
|
wtcon_save = readl(wdt_base + S3C2410_WTCON);
|
|
wtdat_save = readl(wdt_base + S3C2410_WTDAT);
|
|
|
|
/* Note that WTCNT doesn't need to be saved. */
|
|
s3c2410wdt_stop();
|
|
|
|
return 0;
|
|
}
|
|
|
|
static int s3c2410wdt_resume(struct platform_device *dev)
|
|
{
|
|
/* Restore watchdog state. */
|
|
|
|
writel(wtdat_save, wdt_base + S3C2410_WTDAT);
|
|
writel(wtdat_save, wdt_base + S3C2410_WTCNT); /* Reset count */
|
|
writel(wtcon_save, wdt_base + S3C2410_WTCON);
|
|
|
|
printk(KERN_INFO PFX "watchdog %sabled\n",
|
|
(wtcon_save & S3C2410_WTCON_ENABLE) ? "en" : "dis");
|
|
|
|
return 0;
|
|
}
|
|
|
|
#else
|
|
#define s3c2410wdt_suspend NULL
|
|
#define s3c2410wdt_resume NULL
|
|
#endif /* CONFIG_PM */
|
|
|
|
|
|
static struct platform_driver s3c2410wdt_driver = {
|
|
.probe = s3c2410wdt_probe,
|
|
.remove = __devexit_p(s3c2410wdt_remove),
|
|
.shutdown = s3c2410wdt_shutdown,
|
|
.suspend = s3c2410wdt_suspend,
|
|
.resume = s3c2410wdt_resume,
|
|
.driver = {
|
|
.owner = THIS_MODULE,
|
|
.name = "s3c2410-wdt",
|
|
},
|
|
};
|
|
|
|
|
|
static char banner[] __initdata =
|
|
KERN_INFO "S3C2410 Watchdog Timer, (c) 2004 Simtec Electronics\n";
|
|
|
|
static int __init watchdog_init(void)
|
|
{
|
|
printk(banner);
|
|
return platform_driver_register(&s3c2410wdt_driver);
|
|
}
|
|
|
|
static void __exit watchdog_exit(void)
|
|
{
|
|
platform_driver_unregister(&s3c2410wdt_driver);
|
|
}
|
|
|
|
module_init(watchdog_init);
|
|
module_exit(watchdog_exit);
|
|
|
|
MODULE_AUTHOR("Ben Dooks <ben@simtec.co.uk>, "
|
|
"Dimitry Andric <dimitry.andric@tomtom.com>");
|
|
MODULE_DESCRIPTION("S3C2410 Watchdog Device Driver");
|
|
MODULE_LICENSE("GPL");
|
|
MODULE_ALIAS_MISCDEV(WATCHDOG_MINOR);
|
|
MODULE_ALIAS("platform:s3c2410-wdt");
|