mirror of
https://github.com/AuxXxilium/linux_dsm_epyc7002.git
synced 2024-12-17 11:46:51 +07:00
33c1f638a0
new device support in terms of LoC, but there has been some cleanup in the core as well as the usual minor clk additions to various drivers. Core: - parent tracking has been simplified - CLK_IS_ROOT is now a no-op flag, cleaning up drivers has started - of_clk_init() doesn't consider disabled DT nodes anymore - clk_unregister() had an error path bug squashed - of_clk_get_parent_count() has been fixed to only return unsigned ints - HAVE_MACH_CLKDEV is removed now that the last arch user (ARM) is gone New Drivers: - NXP LPC18xx creg - QCOM IPQ4019 GCC - TI dm814x ADPLL - i.MX6QP Updates: - Cyngus audio clks found on Broadcom iProc devices - Non-critical fixes for BCM2385 PLLs - Samsung exynos5433 updates for clk id errors, HDMI support, suspend/resume simplifications - USB, CAN, LVDS, and FCP clks on shmobile devices - sunxi got support for more clks on new SoCs and went through a minor refactoring/rewrite to use a simpler factor clk construct - rockchip added some more clk ids and added suport for fraction dividers - QCOM GDSCs in msm8996 - A new devm helper to make adding custom actions simpler (acked by Greg) -----BEGIN PGP SIGNATURE----- Version: GnuPG v1.4.11 (GNU/Linux) iQIcBAABCAAGBQJW8fPZAAoJENidgRMleOc9sc0P/2b4k8FiFwjMXiiXI1rcEjiz ZjeVxzyAcwBiYoL8a2XONd+pihjLNcAbDbjk8SGUzmKDDz7elQbrhby/6o1dPlW/ fQEQFa8Xa8zhZgidO1AFc1DmIcPg/u/Z58wHbjIcqDjvzKA63213Ud34NJsRtF6y +EJrIUZiTtj5q1pJgDmqlOv6ImmQtgW/AN51vNXCNNCyS9OsSgQm0DK5/f485HNc 2y5NE5hpijso69HFet5chuT3DiDLz/0dxmgCm/w9CRRzkHxYl3lxV/v07B+rZBo5 cWplFfvJqX7PvQtcP0sPPzZUfGT/vOeTboWprQwI4R3RObS18xLqlq6DEvOTmnqW Jh+9uNBq4+kwSz5GcYjpwvj7+W0FPgIaBVRHrEW9qeXkgDpYloPtnEt8C8GmO6Bt O0bgIzETq9mnRTA+VesIfjmTa4IYRDDUoDwGTw5CnW3jaZmtYJh8GhgZulMfPfyK vfWQkY2OesXFwct0rU8tFiswTPeTRgXqL3AsPYjTPAHx1kfBpvfOQTCzzT7eSBr7 jykd9EXsXrYb/rpIxW7j6KjPpaWu+EouK06wc4TIBGrrWVTIV0ZvybzOBgf0FnpS UDx87OyQb8x9TDMrfKf6bmJyly8y1dXkutFYY4XKIGUydlXIf0kn7AnIXW6SR7mX fTEdLFMZ03ViCojtah5r =bZFY -----END PGP SIGNATURE----- Merge tag 'clk-for-linus' of git://git.kernel.org/pub/scm/linux/kernel/git/clk/linux Pull clk updates from Stephen Boyd: "The clk changes for this release cycle are mostly dominated by new device support in terms of LoC, but there has been some cleanup in the core as well as the usual minor clk additions to various drivers. Core: - parent tracking has been simplified - CLK_IS_ROOT is now a no-op flag, cleaning up drivers has started - of_clk_init() doesn't consider disabled DT nodes anymore - clk_unregister() had an error path bug squashed - of_clk_get_parent_count() has been fixed to only return unsigned ints - HAVE_MACH_CLKDEV is removed now that the last arch user (ARM) is gone New Drivers: - NXP LPC18xx creg - QCOM IPQ4019 GCC - TI dm814x ADPLL - i.MX6QP Updates: - Cyngus audio clks found on Broadcom iProc devices - Non-critical fixes for BCM2385 PLLs - Samsung exynos5433 updates for clk id errors, HDMI support, suspend/resume simplifications - USB, CAN, LVDS, and FCP clks on shmobile devices - sunxi got support for more clks on new SoCs and went through a minor refactoring/rewrite to use a simpler factor clk construct - rockchip added some more clk ids and added suport for fraction dividers - QCOM GDSCs in msm8996 - A new devm helper to make adding custom actions simpler (acked by Greg)" * tag 'clk-for-linus' of git://git.kernel.org/pub/scm/linux/kernel/git/clk/linux: (197 commits) clk: bcm2835: fix check of error code returned by devm_ioremap_resource() clk: renesas: div6: use RENESAS for #define clk: renesas: Rename header file renesas.h clk: max77{686,802}: Remove CLK_IS_ROOT clk: versatile: Remove CLK_IS_ROOT clk: sunxi: Remove use of variable length array clk: fixed-rate: Remove CLK_IS_ROOT clk: qcom: Remove CLK_IS_ROOT doc: dt: add documentation for lpc1850-creg-clk driver clk: add lpc18xx creg clk driver clk: lpc32xx: fix compilation warning clk: xgene: Add missing parenthesis when clearing divider value clk: mb86s7x: Remove CLK_IS_ROOT clk: x86: Remove clkdev.h and clk.h includes clk: x86: Remove CLK_IS_ROOT clk: mvebu: Remove CLK_IS_ROOT clk: renesas: move drivers to renesas directory clk: si5{14,351,70}: Remove CLK_IS_ROOT clk: scpi: Remove CLK_IS_ROOT clk: s2mps11: Remove CLK_IS_ROOT ...
291 lines
7.0 KiB
C
291 lines
7.0 KiB
C
/*
|
|
* Copyright (C) 2013 Boris BREZILLON <b.brezillon@overkiz.com>
|
|
*
|
|
* This program is free software; you can redistribute it and/or modify
|
|
* it under the terms of the GNU General Public License as published by
|
|
* the Free Software Foundation; either version 2 of the License, or
|
|
* (at your option) any later version.
|
|
*
|
|
*/
|
|
|
|
#include <linux/clk-provider.h>
|
|
#include <linux/clkdev.h>
|
|
#include <linux/clk/at91_pmc.h>
|
|
#include <linux/of.h>
|
|
#include <linux/mfd/syscon.h>
|
|
#include <linux/regmap.h>
|
|
|
|
#include "pmc.h"
|
|
|
|
#define PROG_SOURCE_MAX 5
|
|
#define PROG_ID_MAX 7
|
|
|
|
#define PROG_STATUS_MASK(id) (1 << ((id) + 8))
|
|
#define PROG_PRES_MASK 0x7
|
|
#define PROG_PRES(layout, pckr) ((pckr >> layout->pres_shift) & PROG_PRES_MASK)
|
|
#define PROG_MAX_RM9200_CSS 3
|
|
|
|
struct clk_programmable_layout {
|
|
u8 pres_shift;
|
|
u8 css_mask;
|
|
u8 have_slck_mck;
|
|
};
|
|
|
|
struct clk_programmable {
|
|
struct clk_hw hw;
|
|
struct regmap *regmap;
|
|
u8 id;
|
|
const struct clk_programmable_layout *layout;
|
|
};
|
|
|
|
#define to_clk_programmable(hw) container_of(hw, struct clk_programmable, hw)
|
|
|
|
static unsigned long clk_programmable_recalc_rate(struct clk_hw *hw,
|
|
unsigned long parent_rate)
|
|
{
|
|
struct clk_programmable *prog = to_clk_programmable(hw);
|
|
unsigned int pckr;
|
|
|
|
regmap_read(prog->regmap, AT91_PMC_PCKR(prog->id), &pckr);
|
|
|
|
return parent_rate >> PROG_PRES(prog->layout, pckr);
|
|
}
|
|
|
|
static int clk_programmable_determine_rate(struct clk_hw *hw,
|
|
struct clk_rate_request *req)
|
|
{
|
|
struct clk_hw *parent;
|
|
long best_rate = -EINVAL;
|
|
unsigned long parent_rate;
|
|
unsigned long tmp_rate;
|
|
int shift;
|
|
int i;
|
|
|
|
for (i = 0; i < clk_hw_get_num_parents(hw); i++) {
|
|
parent = clk_hw_get_parent_by_index(hw, i);
|
|
if (!parent)
|
|
continue;
|
|
|
|
parent_rate = clk_hw_get_rate(parent);
|
|
for (shift = 0; shift < PROG_PRES_MASK; shift++) {
|
|
tmp_rate = parent_rate >> shift;
|
|
if (tmp_rate <= req->rate)
|
|
break;
|
|
}
|
|
|
|
if (tmp_rate > req->rate)
|
|
continue;
|
|
|
|
if (best_rate < 0 ||
|
|
(req->rate - tmp_rate) < (req->rate - best_rate)) {
|
|
best_rate = tmp_rate;
|
|
req->best_parent_rate = parent_rate;
|
|
req->best_parent_hw = parent;
|
|
}
|
|
|
|
if (!best_rate)
|
|
break;
|
|
}
|
|
|
|
if (best_rate < 0)
|
|
return best_rate;
|
|
|
|
req->rate = best_rate;
|
|
return 0;
|
|
}
|
|
|
|
static int clk_programmable_set_parent(struct clk_hw *hw, u8 index)
|
|
{
|
|
struct clk_programmable *prog = to_clk_programmable(hw);
|
|
const struct clk_programmable_layout *layout = prog->layout;
|
|
unsigned int mask = layout->css_mask;
|
|
unsigned int pckr = 0;
|
|
|
|
if (layout->have_slck_mck)
|
|
mask |= AT91_PMC_CSSMCK_MCK;
|
|
|
|
if (index > layout->css_mask) {
|
|
if (index > PROG_MAX_RM9200_CSS && !layout->have_slck_mck)
|
|
return -EINVAL;
|
|
|
|
pckr |= AT91_PMC_CSSMCK_MCK;
|
|
}
|
|
|
|
regmap_update_bits(prog->regmap, AT91_PMC_PCKR(prog->id), mask, pckr);
|
|
|
|
return 0;
|
|
}
|
|
|
|
static u8 clk_programmable_get_parent(struct clk_hw *hw)
|
|
{
|
|
struct clk_programmable *prog = to_clk_programmable(hw);
|
|
const struct clk_programmable_layout *layout = prog->layout;
|
|
unsigned int pckr;
|
|
u8 ret;
|
|
|
|
regmap_read(prog->regmap, AT91_PMC_PCKR(prog->id), &pckr);
|
|
|
|
ret = pckr & layout->css_mask;
|
|
|
|
if (layout->have_slck_mck && (pckr & AT91_PMC_CSSMCK_MCK) && !ret)
|
|
ret = PROG_MAX_RM9200_CSS + 1;
|
|
|
|
return ret;
|
|
}
|
|
|
|
static int clk_programmable_set_rate(struct clk_hw *hw, unsigned long rate,
|
|
unsigned long parent_rate)
|
|
{
|
|
struct clk_programmable *prog = to_clk_programmable(hw);
|
|
const struct clk_programmable_layout *layout = prog->layout;
|
|
unsigned long div = parent_rate / rate;
|
|
unsigned int pckr;
|
|
int shift = 0;
|
|
|
|
regmap_read(prog->regmap, AT91_PMC_PCKR(prog->id), &pckr);
|
|
|
|
if (!div)
|
|
return -EINVAL;
|
|
|
|
shift = fls(div) - 1;
|
|
|
|
if (div != (1 << shift))
|
|
return -EINVAL;
|
|
|
|
if (shift >= PROG_PRES_MASK)
|
|
return -EINVAL;
|
|
|
|
regmap_update_bits(prog->regmap, AT91_PMC_PCKR(prog->id),
|
|
PROG_PRES_MASK << layout->pres_shift,
|
|
shift << layout->pres_shift);
|
|
|
|
return 0;
|
|
}
|
|
|
|
static const struct clk_ops programmable_ops = {
|
|
.recalc_rate = clk_programmable_recalc_rate,
|
|
.determine_rate = clk_programmable_determine_rate,
|
|
.get_parent = clk_programmable_get_parent,
|
|
.set_parent = clk_programmable_set_parent,
|
|
.set_rate = clk_programmable_set_rate,
|
|
};
|
|
|
|
static struct clk * __init
|
|
at91_clk_register_programmable(struct regmap *regmap,
|
|
const char *name, const char **parent_names,
|
|
u8 num_parents, u8 id,
|
|
const struct clk_programmable_layout *layout)
|
|
{
|
|
struct clk_programmable *prog;
|
|
struct clk *clk = NULL;
|
|
struct clk_init_data init;
|
|
|
|
if (id > PROG_ID_MAX)
|
|
return ERR_PTR(-EINVAL);
|
|
|
|
prog = kzalloc(sizeof(*prog), GFP_KERNEL);
|
|
if (!prog)
|
|
return ERR_PTR(-ENOMEM);
|
|
|
|
init.name = name;
|
|
init.ops = &programmable_ops;
|
|
init.parent_names = parent_names;
|
|
init.num_parents = num_parents;
|
|
init.flags = CLK_SET_RATE_GATE | CLK_SET_PARENT_GATE;
|
|
|
|
prog->id = id;
|
|
prog->layout = layout;
|
|
prog->hw.init = &init;
|
|
prog->regmap = regmap;
|
|
|
|
clk = clk_register(NULL, &prog->hw);
|
|
if (IS_ERR(clk))
|
|
kfree(prog);
|
|
|
|
return clk;
|
|
}
|
|
|
|
static const struct clk_programmable_layout at91rm9200_programmable_layout = {
|
|
.pres_shift = 2,
|
|
.css_mask = 0x3,
|
|
.have_slck_mck = 0,
|
|
};
|
|
|
|
static const struct clk_programmable_layout at91sam9g45_programmable_layout = {
|
|
.pres_shift = 2,
|
|
.css_mask = 0x3,
|
|
.have_slck_mck = 1,
|
|
};
|
|
|
|
static const struct clk_programmable_layout at91sam9x5_programmable_layout = {
|
|
.pres_shift = 4,
|
|
.css_mask = 0x7,
|
|
.have_slck_mck = 0,
|
|
};
|
|
|
|
static void __init
|
|
of_at91_clk_prog_setup(struct device_node *np,
|
|
const struct clk_programmable_layout *layout)
|
|
{
|
|
int num;
|
|
u32 id;
|
|
struct clk *clk;
|
|
unsigned int num_parents;
|
|
const char *parent_names[PROG_SOURCE_MAX];
|
|
const char *name;
|
|
struct device_node *progclknp;
|
|
struct regmap *regmap;
|
|
|
|
num_parents = of_clk_get_parent_count(np);
|
|
if (num_parents == 0 || num_parents > PROG_SOURCE_MAX)
|
|
return;
|
|
|
|
of_clk_parent_fill(np, parent_names, num_parents);
|
|
|
|
num = of_get_child_count(np);
|
|
if (!num || num > (PROG_ID_MAX + 1))
|
|
return;
|
|
|
|
regmap = syscon_node_to_regmap(of_get_parent(np));
|
|
if (IS_ERR(regmap))
|
|
return;
|
|
|
|
for_each_child_of_node(np, progclknp) {
|
|
if (of_property_read_u32(progclknp, "reg", &id))
|
|
continue;
|
|
|
|
if (of_property_read_string(np, "clock-output-names", &name))
|
|
name = progclknp->name;
|
|
|
|
clk = at91_clk_register_programmable(regmap, name,
|
|
parent_names, num_parents,
|
|
id, layout);
|
|
if (IS_ERR(clk))
|
|
continue;
|
|
|
|
of_clk_add_provider(progclknp, of_clk_src_simple_get, clk);
|
|
}
|
|
}
|
|
|
|
|
|
static void __init of_at91rm9200_clk_prog_setup(struct device_node *np)
|
|
{
|
|
of_at91_clk_prog_setup(np, &at91rm9200_programmable_layout);
|
|
}
|
|
CLK_OF_DECLARE(at91rm9200_clk_prog, "atmel,at91rm9200-clk-programmable",
|
|
of_at91rm9200_clk_prog_setup);
|
|
|
|
static void __init of_at91sam9g45_clk_prog_setup(struct device_node *np)
|
|
{
|
|
of_at91_clk_prog_setup(np, &at91sam9g45_programmable_layout);
|
|
}
|
|
CLK_OF_DECLARE(at91sam9g45_clk_prog, "atmel,at91sam9g45-clk-programmable",
|
|
of_at91sam9g45_clk_prog_setup);
|
|
|
|
static void __init of_at91sam9x5_clk_prog_setup(struct device_node *np)
|
|
{
|
|
of_at91_clk_prog_setup(np, &at91sam9x5_programmable_layout);
|
|
}
|
|
CLK_OF_DECLARE(at91sam9x5_clk_prog, "atmel,at91sam9x5-clk-programmable",
|
|
of_at91sam9x5_clk_prog_setup);
|