mirror of
https://github.com/AuxXxilium/linux_dsm_epyc7002.git
synced 2024-12-25 05:38:29 +07:00
843fc75af8
The Arria10 System Resource Chip reset controller handles the Arria10 peripheral PHYs. This patch adds the offsets for these PHYs. Signed-off-by: Thor Thayer <thor.thayer@linux.intel.com> Signed-off-by: Philipp Zabel <p.zabel@pengutronix.de>
34 lines
1.1 KiB
C
34 lines
1.1 KiB
C
/*
|
|
* Copyright Intel Corporation (C) 2017. All Rights Reserved
|
|
*
|
|
* This program is free software; you can redistribute it and/or modify it
|
|
* under the terms and conditions of the GNU General Public License,
|
|
* version 2, as published by the Free Software Foundation.
|
|
*
|
|
* This program is distributed in the hope it will be useful, but WITHOUT
|
|
* ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
|
|
* FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
|
|
* more details.
|
|
*
|
|
* You should have received a copy of the GNU General Public License along with
|
|
* this program. If not, see <http://www.gnu.org/licenses/>.
|
|
*
|
|
* Reset binding definitions for Altera Arria10 MAX5 System Resource Chip
|
|
*
|
|
* Adapted from altr,rst-mgr-a10.h
|
|
*/
|
|
|
|
#ifndef _DT_BINDINGS_RESET_ALTR_RST_MGR_A10SR_H
|
|
#define _DT_BINDINGS_RESET_ALTR_RST_MGR_A10SR_H
|
|
|
|
/* Peripheral PHY resets */
|
|
#define A10SR_RESET_ENET_HPS 0
|
|
#define A10SR_RESET_PCIE 1
|
|
#define A10SR_RESET_FILE 2
|
|
#define A10SR_RESET_BQSPI 3
|
|
#define A10SR_RESET_USB 4
|
|
|
|
#define A10SR_RESET_NUM 5
|
|
|
|
#endif
|