mirror of
https://github.com/AuxXxilium/linux_dsm_epyc7002.git
synced 2024-12-21 12:49:08 +07:00
a927c927de
Although CNL follows PLL initialization more like Skylake than Broxton we have a completely different initialization sequence and registers used. One big difference from SKL is that CDCLK PLL is now exclusive (ADPLL) and for DDIs and MIPI we need to use DFGPLLs 0, 1 or 2. v2: Accept all Ander's suggestions and fixes: - Registers and bits names prefix - Group pll functions - bits masks fixes - remove read and modify on cfgcr1 - fix cfgcr0 setup v3: Set SSC_ENABLE for DP. Fix HDMI_MODE cfgcr0. Avoid touch cfgcr0 on DP. Add missed else on dpll_mgr definition so we use cnl one, not hsw. v3: Centra freq should be always set to default and change bits definitions to (1 << 1) instead of (1<<1). (by Paulo) v4: Rebased. Cc: Paulo Zanoni <paulo.r.zanoni@intel.com> Cc: Ville Syrjälä <ville.syrjala@linux.intel.com> Cc: Kahola, Mika <mika.kahola@intel.com> Reviewed-by: Ander Conselvan De Oliveira <ander.conselvan.de.oliveira@intel.com> Signed-off-by: Rodrigo Vivi <rodrigo.vivi@intel.com> Link: http://patchwork.freedesktop.org/patch/msgid/1497047175-27250-7-git-send-email-rodrigo.vivi@intel.com
290 lines
7.4 KiB
C
290 lines
7.4 KiB
C
/*
|
|
* Copyright © 2012-2016 Intel Corporation
|
|
*
|
|
* Permission is hereby granted, free of charge, to any person obtaining a
|
|
* copy of this software and associated documentation files (the "Software"),
|
|
* to deal in the Software without restriction, including without limitation
|
|
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
|
* and/or sell copies of the Software, and to permit persons to whom the
|
|
* Software is furnished to do so, subject to the following conditions:
|
|
*
|
|
* The above copyright notice and this permission notice (including the next
|
|
* paragraph) shall be included in all copies or substantial portions of the
|
|
* Software.
|
|
*
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
|
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
|
|
* FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
|
|
* IN THE SOFTWARE.
|
|
*
|
|
*/
|
|
|
|
#ifndef _INTEL_DPLL_MGR_H_
|
|
#define _INTEL_DPLL_MGR_H_
|
|
|
|
/*FIXME: Move this to a more appropriate place. */
|
|
#define abs_diff(a, b) ({ \
|
|
typeof(a) __a = (a); \
|
|
typeof(b) __b = (b); \
|
|
(void) (&__a == &__b); \
|
|
__a > __b ? (__a - __b) : (__b - __a); })
|
|
|
|
struct drm_i915_private;
|
|
struct intel_crtc;
|
|
struct intel_crtc_state;
|
|
struct intel_encoder;
|
|
|
|
struct intel_shared_dpll;
|
|
struct intel_dpll_mgr;
|
|
|
|
/**
|
|
* enum intel_dpll_id - possible DPLL ids
|
|
*
|
|
* Enumeration of possible IDs for a DPLL. Real shared dpll ids must be >= 0.
|
|
*/
|
|
enum intel_dpll_id {
|
|
/**
|
|
* @DPLL_ID_PRIVATE: non-shared dpll in use
|
|
*/
|
|
DPLL_ID_PRIVATE = -1,
|
|
|
|
/**
|
|
* @DPLL_ID_PCH_PLL_A: DPLL A in ILK, SNB and IVB
|
|
*/
|
|
DPLL_ID_PCH_PLL_A = 0,
|
|
/**
|
|
* @DPLL_ID_PCH_PLL_B: DPLL B in ILK, SNB and IVB
|
|
*/
|
|
DPLL_ID_PCH_PLL_B = 1,
|
|
|
|
|
|
/**
|
|
* @DPLL_ID_WRPLL1: HSW and BDW WRPLL1
|
|
*/
|
|
DPLL_ID_WRPLL1 = 0,
|
|
/**
|
|
* @DPLL_ID_WRPLL2: HSW and BDW WRPLL2
|
|
*/
|
|
DPLL_ID_WRPLL2 = 1,
|
|
/**
|
|
* @DPLL_ID_SPLL: HSW and BDW SPLL
|
|
*/
|
|
DPLL_ID_SPLL = 2,
|
|
/**
|
|
* @DPLL_ID_LCPLL_810: HSW and BDW 0.81 GHz LCPLL
|
|
*/
|
|
DPLL_ID_LCPLL_810 = 3,
|
|
/**
|
|
* @DPLL_ID_LCPLL_1350: HSW and BDW 1.35 GHz LCPLL
|
|
*/
|
|
DPLL_ID_LCPLL_1350 = 4,
|
|
/**
|
|
* @DPLL_ID_LCPLL_2700: HSW and BDW 2.7 GHz LCPLL
|
|
*/
|
|
DPLL_ID_LCPLL_2700 = 5,
|
|
|
|
|
|
/**
|
|
* @DPLL_ID_SKL_DPLL0: SKL and later DPLL0
|
|
*/
|
|
DPLL_ID_SKL_DPLL0 = 0,
|
|
/**
|
|
* @DPLL_ID_SKL_DPLL1: SKL and later DPLL1
|
|
*/
|
|
DPLL_ID_SKL_DPLL1 = 1,
|
|
/**
|
|
* @DPLL_ID_SKL_DPLL2: SKL and later DPLL2
|
|
*/
|
|
DPLL_ID_SKL_DPLL2 = 2,
|
|
/**
|
|
* @DPLL_ID_SKL_DPLL3: SKL and later DPLL3
|
|
*/
|
|
DPLL_ID_SKL_DPLL3 = 3,
|
|
};
|
|
#define I915_NUM_PLLS 6
|
|
|
|
struct intel_dpll_hw_state {
|
|
/* i9xx, pch plls */
|
|
uint32_t dpll;
|
|
uint32_t dpll_md;
|
|
uint32_t fp0;
|
|
uint32_t fp1;
|
|
|
|
/* hsw, bdw */
|
|
uint32_t wrpll;
|
|
uint32_t spll;
|
|
|
|
/* skl */
|
|
/*
|
|
* DPLL_CTRL1 has 6 bits for each each this DPLL. We store those in
|
|
* lower part of ctrl1 and they get shifted into position when writing
|
|
* the register. This allows us to easily compare the state to share
|
|
* the DPLL.
|
|
*/
|
|
uint32_t ctrl1;
|
|
/* HDMI only, 0 when used for DP */
|
|
uint32_t cfgcr1, cfgcr2;
|
|
|
|
/* cnl */
|
|
uint32_t cfgcr0;
|
|
/* CNL also uses cfgcr1 */
|
|
|
|
/* bxt */
|
|
uint32_t ebb0, ebb4, pll0, pll1, pll2, pll3, pll6, pll8, pll9, pll10,
|
|
pcsdw12;
|
|
};
|
|
|
|
/**
|
|
* struct intel_shared_dpll_state - hold the DPLL atomic state
|
|
*
|
|
* This structure holds an atomic state for the DPLL, that can represent
|
|
* either its current state (in struct &intel_shared_dpll) or a desired
|
|
* future state which would be applied by an atomic mode set (stored in
|
|
* a struct &intel_atomic_state).
|
|
*
|
|
* See also intel_get_shared_dpll() and intel_release_shared_dpll().
|
|
*/
|
|
struct intel_shared_dpll_state {
|
|
/**
|
|
* @crtc_mask: mask of CRTC using this DPLL, active or not
|
|
*/
|
|
unsigned crtc_mask;
|
|
|
|
/**
|
|
* @hw_state: hardware configuration for the DPLL stored in
|
|
* struct &intel_dpll_hw_state.
|
|
*/
|
|
struct intel_dpll_hw_state hw_state;
|
|
};
|
|
|
|
/**
|
|
* struct intel_shared_dpll_funcs - platform specific hooks for managing DPLLs
|
|
*/
|
|
struct intel_shared_dpll_funcs {
|
|
/**
|
|
* @prepare:
|
|
*
|
|
* Optional hook to perform operations prior to enabling the PLL.
|
|
* Called from intel_prepare_shared_dpll() function unless the PLL
|
|
* is already enabled.
|
|
*/
|
|
void (*prepare)(struct drm_i915_private *dev_priv,
|
|
struct intel_shared_dpll *pll);
|
|
|
|
/**
|
|
* @enable:
|
|
*
|
|
* Hook for enabling the pll, called from intel_enable_shared_dpll()
|
|
* if the pll is not already enabled.
|
|
*/
|
|
void (*enable)(struct drm_i915_private *dev_priv,
|
|
struct intel_shared_dpll *pll);
|
|
|
|
/**
|
|
* @disable:
|
|
*
|
|
* Hook for disabling the pll, called from intel_disable_shared_dpll()
|
|
* only when it is safe to disable the pll, i.e., there are no more
|
|
* tracked users for it.
|
|
*/
|
|
void (*disable)(struct drm_i915_private *dev_priv,
|
|
struct intel_shared_dpll *pll);
|
|
|
|
/**
|
|
* @get_hw_state:
|
|
*
|
|
* Hook for reading the values currently programmed to the DPLL
|
|
* registers. This is used for initial hw state readout and state
|
|
* verification after a mode set.
|
|
*/
|
|
bool (*get_hw_state)(struct drm_i915_private *dev_priv,
|
|
struct intel_shared_dpll *pll,
|
|
struct intel_dpll_hw_state *hw_state);
|
|
};
|
|
|
|
/**
|
|
* struct intel_shared_dpll - display PLL with tracked state and users
|
|
*/
|
|
struct intel_shared_dpll {
|
|
/**
|
|
* @state:
|
|
*
|
|
* Store the state for the pll, including the its hw state
|
|
* and CRTCs using it.
|
|
*/
|
|
struct intel_shared_dpll_state state;
|
|
|
|
/**
|
|
* @active_mask: mask of active CRTCs (i.e. DPMS on) using this DPLL
|
|
*/
|
|
unsigned active_mask;
|
|
|
|
/**
|
|
* @on: is the PLL actually active? Disabled during modeset
|
|
*/
|
|
bool on;
|
|
|
|
/**
|
|
* @name: DPLL name; used for logging
|
|
*/
|
|
const char *name;
|
|
|
|
/**
|
|
* @id: unique indentifier for this DPLL; should match the index in the
|
|
* dev_priv->shared_dplls array
|
|
*/
|
|
enum intel_dpll_id id;
|
|
|
|
/**
|
|
* @funcs: platform specific hooks
|
|
*/
|
|
struct intel_shared_dpll_funcs funcs;
|
|
|
|
#define INTEL_DPLL_ALWAYS_ON (1 << 0)
|
|
/**
|
|
* @flags:
|
|
*
|
|
* INTEL_DPLL_ALWAYS_ON
|
|
* Inform the state checker that the DPLL is kept enabled even if
|
|
* not in use by any CRTC.
|
|
*/
|
|
uint32_t flags;
|
|
};
|
|
|
|
#define SKL_DPLL0 0
|
|
#define SKL_DPLL1 1
|
|
#define SKL_DPLL2 2
|
|
#define SKL_DPLL3 3
|
|
|
|
/* shared dpll functions */
|
|
struct intel_shared_dpll *
|
|
intel_get_shared_dpll_by_id(struct drm_i915_private *dev_priv,
|
|
enum intel_dpll_id id);
|
|
enum intel_dpll_id
|
|
intel_get_shared_dpll_id(struct drm_i915_private *dev_priv,
|
|
struct intel_shared_dpll *pll);
|
|
void assert_shared_dpll(struct drm_i915_private *dev_priv,
|
|
struct intel_shared_dpll *pll,
|
|
bool state);
|
|
#define assert_shared_dpll_enabled(d, p) assert_shared_dpll(d, p, true)
|
|
#define assert_shared_dpll_disabled(d, p) assert_shared_dpll(d, p, false)
|
|
struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
|
|
struct intel_crtc_state *state,
|
|
struct intel_encoder *encoder);
|
|
void intel_release_shared_dpll(struct intel_shared_dpll *dpll,
|
|
struct intel_crtc *crtc,
|
|
struct drm_atomic_state *state);
|
|
void intel_prepare_shared_dpll(struct intel_crtc *crtc);
|
|
void intel_enable_shared_dpll(struct intel_crtc *crtc);
|
|
void intel_disable_shared_dpll(struct intel_crtc *crtc);
|
|
void intel_shared_dpll_swap_state(struct drm_atomic_state *state);
|
|
void intel_shared_dpll_init(struct drm_device *dev);
|
|
|
|
void intel_dpll_dump_hw_state(struct drm_i915_private *dev_priv,
|
|
struct intel_dpll_hw_state *hw_state);
|
|
|
|
#endif /* _INTEL_DPLL_MGR_H_ */
|