mirror of
https://github.com/AuxXxilium/linux_dsm_epyc7002.git
synced 2024-12-28 11:18:45 +07:00
ab40561268
Add code for NVM support and get MAC address, complete probe method. Signed-off-by: Sasha Neftin <sasha.neftin@intel.com> Signed-off-by: Alexander Duyck <alexander.h.duyck@intel.com> Tested-by: Aaron Brown <aaron.f.brown@intel.com> Signed-off-by: Jeff Kirsher <jeffrey.t.kirsher@intel.com>
415 lines
10 KiB
C
415 lines
10 KiB
C
/* SPDX-License-Identifier: GPL-2.0 */
|
|
/* Copyright (c) 2018 Intel Corporation */
|
|
|
|
#ifndef _IGC_H_
|
|
#define _IGC_H_
|
|
|
|
#include <linux/kobject.h>
|
|
|
|
#include <linux/pci.h>
|
|
#include <linux/netdevice.h>
|
|
#include <linux/vmalloc.h>
|
|
|
|
#include <linux/ethtool.h>
|
|
|
|
#include <linux/sctp.h>
|
|
|
|
#define IGC_ERR(args...) pr_err("igc: " args)
|
|
|
|
#define PFX "igc: "
|
|
|
|
#include <linux/timecounter.h>
|
|
#include <linux/net_tstamp.h>
|
|
#include <linux/ptp_clock_kernel.h>
|
|
|
|
#include "igc_hw.h"
|
|
|
|
/* main */
|
|
extern char igc_driver_name[];
|
|
extern char igc_driver_version[];
|
|
|
|
/* Interrupt defines */
|
|
#define IGC_START_ITR 648 /* ~6000 ints/sec */
|
|
#define IGC_FLAG_HAS_MSI BIT(0)
|
|
#define IGC_FLAG_QUEUE_PAIRS BIT(4)
|
|
#define IGC_FLAG_NEED_LINK_UPDATE BIT(9)
|
|
#define IGC_FLAG_HAS_MSIX BIT(13)
|
|
#define IGC_FLAG_VLAN_PROMISC BIT(15)
|
|
|
|
#define IGC_START_ITR 648 /* ~6000 ints/sec */
|
|
#define IGC_4K_ITR 980
|
|
#define IGC_20K_ITR 196
|
|
#define IGC_70K_ITR 56
|
|
|
|
#define IGC_DEFAULT_ITR 3 /* dynamic */
|
|
#define IGC_MAX_ITR_USECS 10000
|
|
#define IGC_MIN_ITR_USECS 10
|
|
#define NON_Q_VECTORS 1
|
|
#define MAX_MSIX_ENTRIES 10
|
|
|
|
/* TX/RX descriptor defines */
|
|
#define IGC_DEFAULT_TXD 256
|
|
#define IGC_DEFAULT_TX_WORK 128
|
|
#define IGC_MIN_TXD 80
|
|
#define IGC_MAX_TXD 4096
|
|
|
|
#define IGC_DEFAULT_RXD 256
|
|
#define IGC_MIN_RXD 80
|
|
#define IGC_MAX_RXD 4096
|
|
|
|
/* Transmit and receive queues */
|
|
#define IGC_MAX_RX_QUEUES 4
|
|
#define IGC_MAX_TX_QUEUES 4
|
|
|
|
#define MAX_Q_VECTORS 8
|
|
#define MAX_STD_JUMBO_FRAME_SIZE 9216
|
|
|
|
/* Supported Rx Buffer Sizes */
|
|
#define IGC_RXBUFFER_256 256
|
|
#define IGC_RXBUFFER_2048 2048
|
|
#define IGC_RXBUFFER_3072 3072
|
|
|
|
#define IGC_RX_HDR_LEN IGC_RXBUFFER_256
|
|
|
|
/* RX and TX descriptor control thresholds.
|
|
* PTHRESH - MAC will consider prefetch if it has fewer than this number of
|
|
* descriptors available in its onboard memory.
|
|
* Setting this to 0 disables RX descriptor prefetch.
|
|
* HTHRESH - MAC will only prefetch if there are at least this many descriptors
|
|
* available in host memory.
|
|
* If PTHRESH is 0, this should also be 0.
|
|
* WTHRESH - RX descriptor writeback threshold - MAC will delay writing back
|
|
* descriptors until either it has this many to write back, or the
|
|
* ITR timer expires.
|
|
*/
|
|
#define IGC_RX_PTHRESH 8
|
|
#define IGC_RX_HTHRESH 8
|
|
#define IGC_TX_PTHRESH 8
|
|
#define IGC_TX_HTHRESH 1
|
|
#define IGC_RX_WTHRESH 4
|
|
#define IGC_TX_WTHRESH 16
|
|
|
|
#define IGC_RX_DMA_ATTR \
|
|
(DMA_ATTR_SKIP_CPU_SYNC | DMA_ATTR_WEAK_ORDERING)
|
|
|
|
#define IGC_TS_HDR_LEN 16
|
|
|
|
#define IGC_SKB_PAD (NET_SKB_PAD + NET_IP_ALIGN)
|
|
|
|
#if (PAGE_SIZE < 8192)
|
|
#define IGC_MAX_FRAME_BUILD_SKB \
|
|
(SKB_WITH_OVERHEAD(IGC_RXBUFFER_2048) - IGC_SKB_PAD - IGC_TS_HDR_LEN)
|
|
#else
|
|
#define IGC_MAX_FRAME_BUILD_SKB (IGC_RXBUFFER_2048 - IGC_TS_HDR_LEN)
|
|
#endif
|
|
|
|
/* How many Rx Buffers do we bundle into one write to the hardware ? */
|
|
#define IGC_RX_BUFFER_WRITE 16 /* Must be power of 2 */
|
|
|
|
/* igc_test_staterr - tests bits within Rx descriptor status and error fields */
|
|
static inline __le32 igc_test_staterr(union igc_adv_rx_desc *rx_desc,
|
|
const u32 stat_err_bits)
|
|
{
|
|
return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits);
|
|
}
|
|
|
|
enum igc_state_t {
|
|
__IGC_TESTING,
|
|
__IGC_RESETTING,
|
|
__IGC_DOWN,
|
|
__IGC_PTP_TX_IN_PROGRESS,
|
|
};
|
|
|
|
enum igc_tx_flags {
|
|
/* cmd_type flags */
|
|
IGC_TX_FLAGS_VLAN = 0x01,
|
|
IGC_TX_FLAGS_TSO = 0x02,
|
|
IGC_TX_FLAGS_TSTAMP = 0x04,
|
|
|
|
/* olinfo flags */
|
|
IGC_TX_FLAGS_IPV4 = 0x10,
|
|
IGC_TX_FLAGS_CSUM = 0x20,
|
|
};
|
|
|
|
enum igc_boards {
|
|
board_base,
|
|
};
|
|
|
|
/* The largest size we can write to the descriptor is 65535. In order to
|
|
* maintain a power of two alignment we have to limit ourselves to 32K.
|
|
*/
|
|
#define IGC_MAX_TXD_PWR 15
|
|
#define IGC_MAX_DATA_PER_TXD BIT(IGC_MAX_TXD_PWR)
|
|
|
|
/* Tx Descriptors needed, worst case */
|
|
#define TXD_USE_COUNT(S) DIV_ROUND_UP((S), IGC_MAX_DATA_PER_TXD)
|
|
#define DESC_NEEDED (MAX_SKB_FRAGS + 4)
|
|
|
|
/* wrapper around a pointer to a socket buffer,
|
|
* so a DMA handle can be stored along with the buffer
|
|
*/
|
|
struct igc_tx_buffer {
|
|
union igc_adv_tx_desc *next_to_watch;
|
|
unsigned long time_stamp;
|
|
struct sk_buff *skb;
|
|
unsigned int bytecount;
|
|
u16 gso_segs;
|
|
__be16 protocol;
|
|
|
|
DEFINE_DMA_UNMAP_ADDR(dma);
|
|
DEFINE_DMA_UNMAP_LEN(len);
|
|
u32 tx_flags;
|
|
};
|
|
|
|
struct igc_rx_buffer {
|
|
dma_addr_t dma;
|
|
struct page *page;
|
|
#if (BITS_PER_LONG > 32) || (PAGE_SIZE >= 65536)
|
|
__u32 page_offset;
|
|
#else
|
|
__u16 page_offset;
|
|
#endif
|
|
__u16 pagecnt_bias;
|
|
};
|
|
|
|
struct igc_tx_queue_stats {
|
|
u64 packets;
|
|
u64 bytes;
|
|
u64 restart_queue;
|
|
u64 restart_queue2;
|
|
};
|
|
|
|
struct igc_rx_queue_stats {
|
|
u64 packets;
|
|
u64 bytes;
|
|
u64 drops;
|
|
u64 csum_err;
|
|
u64 alloc_failed;
|
|
};
|
|
|
|
struct igc_rx_packet_stats {
|
|
u64 ipv4_packets; /* IPv4 headers processed */
|
|
u64 ipv4e_packets; /* IPv4E headers with extensions processed */
|
|
u64 ipv6_packets; /* IPv6 headers processed */
|
|
u64 ipv6e_packets; /* IPv6E headers with extensions processed */
|
|
u64 tcp_packets; /* TCP headers processed */
|
|
u64 udp_packets; /* UDP headers processed */
|
|
u64 sctp_packets; /* SCTP headers processed */
|
|
u64 nfs_packets; /* NFS headers processe */
|
|
u64 other_packets;
|
|
};
|
|
|
|
struct igc_ring_container {
|
|
struct igc_ring *ring; /* pointer to linked list of rings */
|
|
unsigned int total_bytes; /* total bytes processed this int */
|
|
unsigned int total_packets; /* total packets processed this int */
|
|
u16 work_limit; /* total work allowed per interrupt */
|
|
u8 count; /* total number of rings in vector */
|
|
u8 itr; /* current ITR setting for ring */
|
|
};
|
|
|
|
struct igc_ring {
|
|
struct igc_q_vector *q_vector; /* backlink to q_vector */
|
|
struct net_device *netdev; /* back pointer to net_device */
|
|
struct device *dev; /* device for dma mapping */
|
|
union { /* array of buffer info structs */
|
|
struct igc_tx_buffer *tx_buffer_info;
|
|
struct igc_rx_buffer *rx_buffer_info;
|
|
};
|
|
void *desc; /* descriptor ring memory */
|
|
unsigned long flags; /* ring specific flags */
|
|
void __iomem *tail; /* pointer to ring tail register */
|
|
dma_addr_t dma; /* phys address of the ring */
|
|
unsigned int size; /* length of desc. ring in bytes */
|
|
|
|
u16 count; /* number of desc. in the ring */
|
|
u8 queue_index; /* logical index of the ring*/
|
|
u8 reg_idx; /* physical index of the ring */
|
|
|
|
/* everything past this point are written often */
|
|
u16 next_to_clean;
|
|
u16 next_to_use;
|
|
u16 next_to_alloc;
|
|
|
|
union {
|
|
/* TX */
|
|
struct {
|
|
struct igc_tx_queue_stats tx_stats;
|
|
struct u64_stats_sync tx_syncp;
|
|
struct u64_stats_sync tx_syncp2;
|
|
};
|
|
/* RX */
|
|
struct {
|
|
struct igc_rx_queue_stats rx_stats;
|
|
struct igc_rx_packet_stats pkt_stats;
|
|
struct u64_stats_sync rx_syncp;
|
|
struct sk_buff *skb;
|
|
};
|
|
};
|
|
} ____cacheline_internodealigned_in_smp;
|
|
|
|
struct igc_q_vector {
|
|
struct igc_adapter *adapter; /* backlink */
|
|
void __iomem *itr_register;
|
|
u32 eims_value; /* EIMS mask value */
|
|
|
|
u16 itr_val;
|
|
u8 set_itr;
|
|
|
|
struct igc_ring_container rx, tx;
|
|
|
|
struct napi_struct napi;
|
|
|
|
struct rcu_head rcu; /* to avoid race with update stats on free */
|
|
char name[IFNAMSIZ + 9];
|
|
struct net_device poll_dev;
|
|
|
|
/* for dynamic allocation of rings associated with this q_vector */
|
|
struct igc_ring ring[0] ____cacheline_internodealigned_in_smp;
|
|
};
|
|
|
|
struct igc_mac_addr {
|
|
u8 addr[ETH_ALEN];
|
|
u8 queue;
|
|
u8 state; /* bitmask */
|
|
};
|
|
|
|
#define IGC_MAC_STATE_DEFAULT 0x1
|
|
#define IGC_MAC_STATE_MODIFIED 0x2
|
|
#define IGC_MAC_STATE_IN_USE 0x4
|
|
|
|
/* Board specific private data structure */
|
|
struct igc_adapter {
|
|
struct net_device *netdev;
|
|
|
|
unsigned long state;
|
|
unsigned int flags;
|
|
unsigned int num_q_vectors;
|
|
|
|
struct msix_entry *msix_entries;
|
|
|
|
/* TX */
|
|
u16 tx_work_limit;
|
|
int num_tx_queues;
|
|
struct igc_ring *tx_ring[IGC_MAX_TX_QUEUES];
|
|
|
|
/* RX */
|
|
int num_rx_queues;
|
|
struct igc_ring *rx_ring[IGC_MAX_RX_QUEUES];
|
|
|
|
struct timer_list watchdog_timer;
|
|
struct timer_list dma_err_timer;
|
|
struct timer_list phy_info_timer;
|
|
|
|
u16 link_speed;
|
|
u16 link_duplex;
|
|
|
|
u8 port_num;
|
|
|
|
u8 __iomem *io_addr;
|
|
/* Interrupt Throttle Rate */
|
|
u32 rx_itr_setting;
|
|
u32 tx_itr_setting;
|
|
|
|
struct work_struct reset_task;
|
|
struct work_struct watchdog_task;
|
|
struct work_struct dma_err_task;
|
|
|
|
u8 tx_timeout_factor;
|
|
|
|
int msg_enable;
|
|
u32 max_frame_size;
|
|
u32 min_frame_size;
|
|
|
|
/* OS defined structs */
|
|
struct pci_dev *pdev;
|
|
/* lock for statistics */
|
|
spinlock_t stats64_lock;
|
|
struct rtnl_link_stats64 stats64;
|
|
|
|
/* structs defined in igc_hw.h */
|
|
struct igc_hw hw;
|
|
struct igc_hw_stats stats;
|
|
|
|
struct igc_q_vector *q_vector[MAX_Q_VECTORS];
|
|
u32 eims_enable_mask;
|
|
u32 eims_other;
|
|
|
|
u16 tx_ring_count;
|
|
u16 rx_ring_count;
|
|
|
|
u32 *shadow_vfta;
|
|
|
|
u32 rss_queues;
|
|
|
|
/* lock for RX network flow classification filter */
|
|
spinlock_t nfc_lock;
|
|
|
|
struct igc_mac_addr *mac_table;
|
|
|
|
struct igc_info ei;
|
|
};
|
|
|
|
/* igc_desc_unused - calculate if we have unused descriptors */
|
|
static inline u16 igc_desc_unused(const struct igc_ring *ring)
|
|
{
|
|
u16 ntc = ring->next_to_clean;
|
|
u16 ntu = ring->next_to_use;
|
|
|
|
return ((ntc > ntu) ? 0 : ring->count) + ntc - ntu - 1;
|
|
}
|
|
|
|
static inline struct netdev_queue *txring_txq(const struct igc_ring *tx_ring)
|
|
{
|
|
return netdev_get_tx_queue(tx_ring->netdev, tx_ring->queue_index);
|
|
}
|
|
|
|
enum igc_ring_flags_t {
|
|
IGC_RING_FLAG_RX_3K_BUFFER,
|
|
IGC_RING_FLAG_RX_BUILD_SKB_ENABLED,
|
|
IGC_RING_FLAG_RX_SCTP_CSUM,
|
|
IGC_RING_FLAG_RX_LB_VLAN_BSWAP,
|
|
IGC_RING_FLAG_TX_CTX_IDX,
|
|
IGC_RING_FLAG_TX_DETECT_HANG
|
|
};
|
|
|
|
#define ring_uses_large_buffer(ring) \
|
|
test_bit(IGC_RING_FLAG_RX_3K_BUFFER, &(ring)->flags)
|
|
|
|
#define ring_uses_build_skb(ring) \
|
|
test_bit(IGC_RING_FLAG_RX_BUILD_SKB_ENABLED, &(ring)->flags)
|
|
|
|
static inline unsigned int igc_rx_bufsz(struct igc_ring *ring)
|
|
{
|
|
#if (PAGE_SIZE < 8192)
|
|
if (ring_uses_large_buffer(ring))
|
|
return IGC_RXBUFFER_3072;
|
|
|
|
if (ring_uses_build_skb(ring))
|
|
return IGC_MAX_FRAME_BUILD_SKB + IGC_TS_HDR_LEN;
|
|
#endif
|
|
return IGC_RXBUFFER_2048;
|
|
}
|
|
|
|
static inline unsigned int igc_rx_pg_order(struct igc_ring *ring)
|
|
{
|
|
#if (PAGE_SIZE < 8192)
|
|
if (ring_uses_large_buffer(ring))
|
|
return 1;
|
|
#endif
|
|
return 0;
|
|
}
|
|
|
|
#define igc_rx_pg_size(_ring) (PAGE_SIZE << igc_rx_pg_order(_ring))
|
|
|
|
#define IGC_TXD_DCMD (IGC_ADVTXD_DCMD_EOP | IGC_ADVTXD_DCMD_RS)
|
|
|
|
#define IGC_RX_DESC(R, i) \
|
|
(&(((union igc_adv_rx_desc *)((R)->desc))[i]))
|
|
#define IGC_TX_DESC(R, i) \
|
|
(&(((union igc_adv_tx_desc *)((R)->desc))[i]))
|
|
#define IGC_TX_CTXTDESC(R, i) \
|
|
(&(((struct igc_adv_tx_context_desc *)((R)->desc))[i]))
|
|
|
|
#endif /* _IGC_H_ */
|