mirror of
https://github.com/AuxXxilium/linux_dsm_epyc7002.git
synced 2024-12-25 06:13:30 +07:00
e8d36d5dbb
set_irq_flags is ARM specific with custom flags which have genirq equivalents. Convert drivers to use the genirq interfaces directly, so we can kill off set_irq_flags. The translation of flags is as follows: IRQF_VALID -> !IRQ_NOREQUEST IRQF_PROBE -> !IRQ_NOPROBE IRQF_NOAUTOEN -> IRQ_NOAUTOEN For IRQs managed by an irqdomain, the irqdomain core code handles clearing and setting IRQ_NOREQUEST already, so there is no need to do this in .map() functions and we can simply remove the set_irq_flags calls. Some users also modify IRQ_NOPROBE and this has been maintained although it is not clear that is really needed. There appears to be a great deal of blind copy and paste of this code. Signed-off-by: Rob Herring <robh@kernel.org> Cc: Russell King <linux@arm.linux.org.uk> Cc: Sekhar Nori <nsekhar@ti.com> Cc: Kevin Hilman <khilman@deeprootsystems.com> Cc: Jason Cooper <jason@lakedaemon.net> Cc: Andrew Lunn <andrew@lunn.ch> Cc: Sebastian Hesselbarth <sebastian.hesselbarth@gmail.com> Cc: Gregory Clement <gregory.clement@free-electrons.com> Acked-by: Hans Ulli Kroll <ulli.kroll@googlemail.com> Acked-by: Shawn Guo <shawnguo@kernel.org> Cc: Sascha Hauer <kernel@pengutronix.de> Cc: Imre Kaloz <kaloz@openwrt.org> Acked-by: Krzysztof Halasa <khalasa@piap.pl> Cc: Greg Ungerer <gerg@uclinux.org> Cc: Roland Stigge <stigge@antcom.de> Cc: Tony Lindgren <tony@atomide.com> Cc: Daniel Mack <daniel@zonque.org> Cc: Haojian Zhuang <haojian.zhuang@gmail.com> Cc: Robert Jarzmik <robert.jarzmik@free.fr> Cc: Simtec Linux Team <linux@simtec.co.uk> Cc: Kukjin Kim <kgene@kernel.org> Cc: Krzysztof Kozlowski <k.kozlowski@samsung.com> Acked-by: Wan ZongShun <mcuos.com@gmail.com> Cc: linux-arm-kernel@lists.infradead.org Cc: linux-omap@vger.kernel.org Cc: linux-samsung-soc@vger.kernel.org Tested-by: Kevin Hilman <khilman@linaro.org> Signed-off-by: Olof Johansson <olof@lixom.net>
119 lines
2.4 KiB
C
119 lines
2.4 KiB
C
/*
|
|
* arch/arm/mach-iop33x/irq.c
|
|
*
|
|
* Generic IOP331 IRQ handling functionality
|
|
*
|
|
* Author: Dave Jiang <dave.jiang@intel.com>
|
|
* Copyright (C) 2003 Intel Corp.
|
|
*
|
|
* This program is free software; you can redistribute it and/or modify
|
|
* it under the terms of the GNU General Public License version 2 as
|
|
* published by the Free Software Foundation.
|
|
*/
|
|
|
|
#include <linux/init.h>
|
|
#include <linux/interrupt.h>
|
|
#include <linux/list.h>
|
|
#include <asm/mach/irq.h>
|
|
#include <asm/irq.h>
|
|
#include <mach/hardware.h>
|
|
#include <asm/mach-types.h>
|
|
|
|
static u32 iop33x_mask0;
|
|
static u32 iop33x_mask1;
|
|
|
|
static void intctl0_write(u32 val)
|
|
{
|
|
asm volatile("mcr p6, 0, %0, c0, c0, 0" : : "r" (val));
|
|
}
|
|
|
|
static void intctl1_write(u32 val)
|
|
{
|
|
asm volatile("mcr p6, 0, %0, c1, c0, 0" : : "r" (val));
|
|
}
|
|
|
|
static void intstr0_write(u32 val)
|
|
{
|
|
asm volatile("mcr p6, 0, %0, c2, c0, 0" : : "r" (val));
|
|
}
|
|
|
|
static void intstr1_write(u32 val)
|
|
{
|
|
asm volatile("mcr p6, 0, %0, c3, c0, 0" : : "r" (val));
|
|
}
|
|
|
|
static void intbase_write(u32 val)
|
|
{
|
|
asm volatile("mcr p6, 0, %0, c12, c0, 0" : : "r" (val));
|
|
}
|
|
|
|
static void intsize_write(u32 val)
|
|
{
|
|
asm volatile("mcr p6, 0, %0, c13, c0, 0" : : "r" (val));
|
|
}
|
|
|
|
static void
|
|
iop33x_irq_mask1 (struct irq_data *d)
|
|
{
|
|
iop33x_mask0 &= ~(1 << d->irq);
|
|
intctl0_write(iop33x_mask0);
|
|
}
|
|
|
|
static void
|
|
iop33x_irq_mask2 (struct irq_data *d)
|
|
{
|
|
iop33x_mask1 &= ~(1 << (d->irq - 32));
|
|
intctl1_write(iop33x_mask1);
|
|
}
|
|
|
|
static void
|
|
iop33x_irq_unmask1(struct irq_data *d)
|
|
{
|
|
iop33x_mask0 |= 1 << d->irq;
|
|
intctl0_write(iop33x_mask0);
|
|
}
|
|
|
|
static void
|
|
iop33x_irq_unmask2(struct irq_data *d)
|
|
{
|
|
iop33x_mask1 |= (1 << (d->irq - 32));
|
|
intctl1_write(iop33x_mask1);
|
|
}
|
|
|
|
struct irq_chip iop33x_irqchip1 = {
|
|
.name = "IOP33x-1",
|
|
.irq_ack = iop33x_irq_mask1,
|
|
.irq_mask = iop33x_irq_mask1,
|
|
.irq_unmask = iop33x_irq_unmask1,
|
|
};
|
|
|
|
struct irq_chip iop33x_irqchip2 = {
|
|
.name = "IOP33x-2",
|
|
.irq_ack = iop33x_irq_mask2,
|
|
.irq_mask = iop33x_irq_mask2,
|
|
.irq_unmask = iop33x_irq_unmask2,
|
|
};
|
|
|
|
void __init iop33x_init_irq(void)
|
|
{
|
|
int i;
|
|
|
|
iop_init_cp6_handler();
|
|
|
|
intctl0_write(0);
|
|
intctl1_write(0);
|
|
intstr0_write(0);
|
|
intstr1_write(0);
|
|
intbase_write(0);
|
|
intsize_write(1);
|
|
if (machine_is_iq80331())
|
|
*IOP3XX_PCIIRSR = 0x0f;
|
|
|
|
for (i = 0; i < NR_IRQS; i++) {
|
|
irq_set_chip_and_handler(i,
|
|
(i < 32) ? &iop33x_irqchip1 : &iop33x_irqchip2,
|
|
handle_level_irq);
|
|
irq_clear_status_flags(i, IRQ_NOREQUEST | IRQ_NOPROBE);
|
|
}
|
|
}
|