mirror of
https://github.com/AuxXxilium/linux_dsm_epyc7002.git
synced 2024-12-15 12:07:12 +07:00
765692078f
gpio used for HDMI hot plug detection is useless, HDMI_STI register contains an hot plug detection status bit. Fix binding documentation. Signed-off-by: Benjamin Gaignard <benjamin.gaignard@linaro.org>
91 lines
2.3 KiB
C
91 lines
2.3 KiB
C
/*
|
|
* Copyright (C) STMicroelectronics SA 2014
|
|
* Author: Vincent Abriou <vincent.abriou@st.com> for STMicroelectronics.
|
|
* License terms: GNU General Public License (GPL), version 2
|
|
*/
|
|
|
|
#ifndef _STI_HDMI_H_
|
|
#define _STI_HDMI_H_
|
|
|
|
#include <linux/platform_device.h>
|
|
|
|
#include <drm/drmP.h>
|
|
|
|
#define HDMI_STA 0x0010
|
|
#define HDMI_STA_DLL_LCK BIT(5)
|
|
|
|
#define HDMI_STA_HOT_PLUG_SHIFT 4
|
|
#define HDMI_STA_HOT_PLUG (1 << HDMI_STA_HOT_PLUG_SHIFT)
|
|
|
|
struct sti_hdmi;
|
|
|
|
struct hdmi_phy_ops {
|
|
bool (*start)(struct sti_hdmi *hdmi);
|
|
void (*stop)(struct sti_hdmi *hdmi);
|
|
};
|
|
|
|
/**
|
|
* STI hdmi structure
|
|
*
|
|
* @dev: driver device
|
|
* @drm_dev: pointer to drm device
|
|
* @mode: current display mode selected
|
|
* @regs: hdmi register
|
|
* @syscfg: syscfg register for pll rejection configuration
|
|
* @clk_pix: hdmi pixel clock
|
|
* @clk_tmds: hdmi tmds clock
|
|
* @clk_phy: hdmi phy clock
|
|
* @clk_audio: hdmi audio clock
|
|
* @irq: hdmi interrupt number
|
|
* @irq_status: interrupt status register
|
|
* @phy_ops: phy start/stop operations
|
|
* @enabled: true if hdmi is enabled else false
|
|
* @hpd: hot plug detect status
|
|
* @wait_event: wait event
|
|
* @event_received: wait event status
|
|
* @reset: reset control of the hdmi phy
|
|
*/
|
|
struct sti_hdmi {
|
|
struct device dev;
|
|
struct drm_device *drm_dev;
|
|
struct drm_display_mode mode;
|
|
void __iomem *regs;
|
|
void __iomem *syscfg;
|
|
struct clk *clk_pix;
|
|
struct clk *clk_tmds;
|
|
struct clk *clk_phy;
|
|
struct clk *clk_audio;
|
|
int irq;
|
|
u32 irq_status;
|
|
struct hdmi_phy_ops *phy_ops;
|
|
bool enabled;
|
|
bool hpd;
|
|
wait_queue_head_t wait_event;
|
|
bool event_received;
|
|
struct reset_control *reset;
|
|
struct i2c_adapter *ddc_adapt;
|
|
};
|
|
|
|
u32 hdmi_read(struct sti_hdmi *hdmi, int offset);
|
|
void hdmi_write(struct sti_hdmi *hdmi, u32 val, int offset);
|
|
|
|
/**
|
|
* hdmi phy config structure
|
|
*
|
|
* A pointer to an array of these structures is passed to a TMDS (HDMI) output
|
|
* via the control interface to provide board and SoC specific
|
|
* configurations of the HDMI PHY. Each entry in the array specifies a hardware
|
|
* specific configuration for a given TMDS clock frequency range.
|
|
*
|
|
* @min_tmds_freq: Lower bound of TMDS clock frequency this entry applies to
|
|
* @max_tmds_freq: Upper bound of TMDS clock frequency this entry applies to
|
|
* @config: SoC specific register configuration
|
|
*/
|
|
struct hdmi_phy_config {
|
|
u32 min_tmds_freq;
|
|
u32 max_tmds_freq;
|
|
u32 config[4];
|
|
};
|
|
|
|
#endif
|