mirror of
https://github.com/AuxXxilium/linux_dsm_epyc7002.git
synced 2024-12-23 15:36:10 +07:00
56a9c909d8
Add dts file for Hisilicon hip01 ca9x2 board Signed-off-by: Wang Long <long.wanglong@huawei.com> Signed-off-by: Wei Xu <xuwei5@hisilicon.com> [olof: Folded in smp enable-method from a different patch] Signed-off-by: Olof Johansson <olof@lixom.net>
52 lines
960 B
Plaintext
52 lines
960 B
Plaintext
/*
|
|
* Hisilicon Ltd. HiP01 SoC
|
|
*
|
|
* Copyright (C) 2014 Hisilicon Ltd.
|
|
* Copyright (C) 2014 Huawei Ltd.
|
|
*
|
|
* Author: Wang Long <long.wanglong@huawei.com>
|
|
*
|
|
* This program is free software; you can redistribute it and/or modify
|
|
* it under the terms of the GNU General Public License version 2 as
|
|
* published by the Free Software Foundation.
|
|
*/
|
|
|
|
/dts-v1/;
|
|
|
|
/* First 8KB reserved for secondary core boot */
|
|
/memreserve/ 0x80000000 0x00002000;
|
|
|
|
#include "hip01.dtsi"
|
|
|
|
/ {
|
|
model = "Hisilicon HIP01 Development Board";
|
|
compatible = "hisilicon,hip01-ca9x2", "hisilicon,hip01";
|
|
|
|
cpus {
|
|
#address-cells = <1>;
|
|
#size-cells = <0>;
|
|
enable-method = "hisilicon,hip01-smp";
|
|
|
|
cpu@0 {
|
|
device_type = "cpu";
|
|
compatible = "arm,cortex-a9";
|
|
reg = <0>;
|
|
};
|
|
|
|
cpu@1 {
|
|
device_type = "cpu";
|
|
compatible = "arm,cortex-a9";
|
|
reg = <1>;
|
|
};
|
|
};
|
|
|
|
memory {
|
|
device_type = "memory";
|
|
reg = <0x80000000 0x80000000>;
|
|
};
|
|
};
|
|
|
|
&uart0 {
|
|
status = "okay";
|
|
};
|