mirror of
https://github.com/AuxXxilium/linux_dsm_epyc7002.git
synced 2024-12-23 16:31:01 +07:00
938fa349fb
Replace the ugly hack that inserts legacy irq controller calls into the irq call paths by reading and replacing the gic irq chip with the new gic arch extensions. Signed-off-by: Colin Cross <ccross@android.com>
139 lines
3.2 KiB
C
139 lines
3.2 KiB
C
/*
|
|
* Copyright (C) 2011 Google, Inc.
|
|
*
|
|
* Author:
|
|
* Colin Cross <ccross@android.com>
|
|
*
|
|
* Copyright (C) 2010, NVIDIA Corporation
|
|
*
|
|
* This software is licensed under the terms of the GNU General Public
|
|
* License version 2, as published by the Free Software Foundation, and
|
|
* may be copied, distributed, and modified under those terms.
|
|
*
|
|
* This program is distributed in the hope that it will be useful,
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
* GNU General Public License for more details.
|
|
*
|
|
*/
|
|
|
|
#include <linux/kernel.h>
|
|
#include <linux/delay.h>
|
|
#include <linux/init.h>
|
|
#include <linux/interrupt.h>
|
|
#include <linux/irq.h>
|
|
#include <linux/io.h>
|
|
|
|
#include <asm/hardware/gic.h>
|
|
|
|
#include <mach/iomap.h>
|
|
#include <mach/legacy_irq.h>
|
|
#include <mach/suspend.h>
|
|
|
|
#include "board.h"
|
|
|
|
#define PMC_CTRL 0x0
|
|
#define PMC_CTRL_LATCH_WAKEUPS (1 << 5)
|
|
#define PMC_WAKE_MASK 0xc
|
|
#define PMC_WAKE_LEVEL 0x10
|
|
#define PMC_WAKE_STATUS 0x14
|
|
#define PMC_SW_WAKE_STATUS 0x18
|
|
#define PMC_DPD_SAMPLE 0x20
|
|
|
|
static void __iomem *pmc = IO_ADDRESS(TEGRA_PMC_BASE);
|
|
|
|
static u32 tegra_lp0_wake_enb;
|
|
static u32 tegra_lp0_wake_level;
|
|
static u32 tegra_lp0_wake_level_any;
|
|
|
|
/* ensures that sufficient time is passed for a register write to
|
|
* serialize into the 32KHz domain */
|
|
static void pmc_32kwritel(u32 val, unsigned long offs)
|
|
{
|
|
writel(val, pmc + offs);
|
|
udelay(130);
|
|
}
|
|
|
|
int tegra_set_lp1_wake(int irq, int enable)
|
|
{
|
|
return tegra_legacy_irq_set_wake(irq, enable);
|
|
}
|
|
|
|
void tegra_set_lp0_wake_pads(u32 wake_enb, u32 wake_level, u32 wake_any)
|
|
{
|
|
u32 temp;
|
|
u32 status;
|
|
u32 lvl;
|
|
|
|
wake_level &= wake_enb;
|
|
wake_any &= wake_enb;
|
|
|
|
wake_level |= (tegra_lp0_wake_level & tegra_lp0_wake_enb);
|
|
wake_any |= (tegra_lp0_wake_level_any & tegra_lp0_wake_enb);
|
|
|
|
wake_enb |= tegra_lp0_wake_enb;
|
|
|
|
pmc_32kwritel(0, PMC_SW_WAKE_STATUS);
|
|
temp = readl(pmc + PMC_CTRL);
|
|
temp |= PMC_CTRL_LATCH_WAKEUPS;
|
|
pmc_32kwritel(temp, PMC_CTRL);
|
|
temp &= ~PMC_CTRL_LATCH_WAKEUPS;
|
|
pmc_32kwritel(temp, PMC_CTRL);
|
|
status = readl(pmc + PMC_SW_WAKE_STATUS);
|
|
lvl = readl(pmc + PMC_WAKE_LEVEL);
|
|
|
|
/* flip the wakeup trigger for any-edge triggered pads
|
|
* which are currently asserting as wakeups */
|
|
lvl ^= status;
|
|
lvl &= wake_any;
|
|
|
|
wake_level |= lvl;
|
|
|
|
writel(wake_level, pmc + PMC_WAKE_LEVEL);
|
|
/* Enable DPD sample to trigger sampling pads data and direction
|
|
* in which pad will be driven during lp0 mode*/
|
|
writel(0x1, pmc + PMC_DPD_SAMPLE);
|
|
|
|
writel(wake_enb, pmc + PMC_WAKE_MASK);
|
|
}
|
|
|
|
static void tegra_mask(struct irq_data *d)
|
|
{
|
|
if (d->irq >= 32)
|
|
tegra_legacy_mask_irq(d->irq);
|
|
}
|
|
|
|
static void tegra_unmask(struct irq_data *d)
|
|
{
|
|
if (d->irq >= 32)
|
|
tegra_legacy_unmask_irq(d->irq);
|
|
}
|
|
|
|
static void tegra_ack(struct irq_data *d)
|
|
{
|
|
if (d->irq >= 32)
|
|
tegra_legacy_force_irq_clr(d->irq);
|
|
}
|
|
|
|
static int tegra_retrigger(struct irq_data *d)
|
|
{
|
|
if (d->irq < 32)
|
|
return 0;
|
|
|
|
tegra_legacy_force_irq_set(d->irq);
|
|
return 1;
|
|
}
|
|
|
|
void __init tegra_init_irq(void)
|
|
{
|
|
tegra_init_legacy_irq();
|
|
|
|
gic_arch_extn.irq_ack = tegra_ack;
|
|
gic_arch_extn.irq_mask = tegra_mask;
|
|
gic_arch_extn.irq_unmask = tegra_unmask;
|
|
gic_arch_extn.irq_retrigger = tegra_retrigger;
|
|
|
|
gic_init(0, 29, IO_ADDRESS(TEGRA_ARM_INT_DIST_BASE),
|
|
IO_ADDRESS(TEGRA_ARM_PERIF_BASE + 0x100));
|
|
}
|