mirror of
https://github.com/AuxXxilium/linux_dsm_epyc7002.git
synced 2024-12-25 17:05:24 +07:00
d2912cb15b
Based on 2 normalized pattern(s): this program is free software you can redistribute it and or modify it under the terms of the gnu general public license version 2 as published by the free software foundation this program is free software you can redistribute it and or modify it under the terms of the gnu general public license version 2 as published by the free software foundation # extracted by the scancode license scanner the SPDX license identifier GPL-2.0-only has been chosen to replace the boilerplate/reference in 4122 file(s). Signed-off-by: Thomas Gleixner <tglx@linutronix.de> Reviewed-by: Enrico Weigelt <info@metux.net> Reviewed-by: Kate Stewart <kstewart@linuxfoundation.org> Reviewed-by: Allison Randal <allison@lohutok.net> Cc: linux-spdx@vger.kernel.org Link: https://lkml.kernel.org/r/20190604081206.933168790@linutronix.de Signed-off-by: Greg Kroah-Hartman <gregkh@linuxfoundation.org>
48 lines
1.4 KiB
C
48 lines
1.4 KiB
C
/* SPDX-License-Identifier: GPL-2.0-only */
|
|
/*
|
|
* Copyright 2008 Openmoko, Inc.
|
|
* Copyright 2008 Simtec Electronics
|
|
* http://armlinux.simtec.co.uk/
|
|
* Ben Dooks <ben@simtec.co.uk>
|
|
*
|
|
* S3C - USB2.0 Highspeed/OtG device PHY registers
|
|
*/
|
|
|
|
/* Note, this is a separate header file as some of the clock framework
|
|
* needs to touch this if the clk_48m is used as the USB OHCI or other
|
|
* peripheral source.
|
|
*/
|
|
|
|
#ifndef __PLAT_S3C64XX_REGS_USB_HSOTG_PHY_H
|
|
#define __PLAT_S3C64XX_REGS_USB_HSOTG_PHY_H __FILE__
|
|
|
|
/* S3C64XX_PA_USB_HSPHY */
|
|
|
|
#define S3C_HSOTG_PHYREG(x) ((x) + S3C_VA_USB_HSPHY)
|
|
|
|
#define S3C_PHYPWR S3C_HSOTG_PHYREG(0x00)
|
|
#define S3C_PHYPWR_NORMAL_MASK (0x19 << 0)
|
|
#define S3C_PHYPWR_OTG_DISABLE (1 << 4)
|
|
#define S3C_PHYPWR_ANALOG_POWERDOWN (1 << 3)
|
|
#define SRC_PHYPWR_FORCE_SUSPEND (1 << 1)
|
|
|
|
#define S3C_PHYCLK S3C_HSOTG_PHYREG(0x04)
|
|
#define S3C_PHYCLK_MODE_USB11 (1 << 6)
|
|
#define S3C_PHYCLK_EXT_OSC (1 << 5)
|
|
#define S3C_PHYCLK_CLK_FORCE (1 << 4)
|
|
#define S3C_PHYCLK_ID_PULL (1 << 2)
|
|
#define S3C_PHYCLK_CLKSEL_MASK (0x3 << 0)
|
|
#define S3C_PHYCLK_CLKSEL_SHIFT (0)
|
|
#define S3C_PHYCLK_CLKSEL_48M (0x0 << 0)
|
|
#define S3C_PHYCLK_CLKSEL_12M (0x2 << 0)
|
|
#define S3C_PHYCLK_CLKSEL_24M (0x3 << 0)
|
|
|
|
#define S3C_RSTCON S3C_HSOTG_PHYREG(0x08)
|
|
#define S3C_RSTCON_PHYCLK (1 << 2)
|
|
#define S3C_RSTCON_HCLK (1 << 1)
|
|
#define S3C_RSTCON_PHY (1 << 0)
|
|
|
|
#define S3C_PHYTUNE S3C_HSOTG_PHYREG(0x20)
|
|
|
|
#endif /* __PLAT_S3C64XX_REGS_USB_HSOTG_PHY_H */
|