mirror of
https://github.com/AuxXxilium/linux_dsm_epyc7002.git
synced 2024-12-24 12:55:47 +07:00
dc37374b9c
It makes no sense that some Freescale device tree files are in fsl directory while some others not. This patch move Freescale device tree files into fsl folder. To do that the following two steps are made: - Move Freescale device tree files into fsl folder. - Update the include path in these files from "fsl/*.dtsi" to "*.dtsi". Please add "fsl/" prefix when you make dtb using Makefile. Signed-off-by: Jia Hongtao <hongtao.jia@freescale.com> [scottwood: fixed cuImage rule] Signed-off-by: Scott Wood <scottwood@freescale.com>
87 lines
2.1 KiB
Plaintext
87 lines
2.1 KiB
Plaintext
/*
|
|
* MPC8548 CDS Device Tree Source (32-bit address map)
|
|
*
|
|
* Copyright 2006, 2008, 2011-2012 Freescale Semiconductor Inc.
|
|
*
|
|
* This program is free software; you can redistribute it and/or modify it
|
|
* under the terms of the GNU General Public License as published by the
|
|
* Free Software Foundation; either version 2 of the License, or (at your
|
|
* option) any later version.
|
|
*/
|
|
|
|
/include/ "mpc8548si-pre.dtsi"
|
|
|
|
/ {
|
|
model = "MPC8548CDS";
|
|
compatible = "MPC8548CDS", "MPC85xxCDS";
|
|
|
|
memory {
|
|
device_type = "memory";
|
|
reg = <0 0 0x0 0x8000000>; // 128M at 0x0
|
|
};
|
|
|
|
board_lbc: lbc: localbus@e0005000 {
|
|
reg = <0 0xe0005000 0 0x1000>;
|
|
|
|
ranges = <0x0 0x0 0x0 0xff000000 0x01000000
|
|
0x1 0x0 0x0 0xf8004000 0x00001000>;
|
|
|
|
};
|
|
|
|
board_soc: soc: soc8548@e0000000 {
|
|
ranges = <0 0x0 0xe0000000 0x100000>;
|
|
};
|
|
|
|
board_pci0: pci0: pci@e0008000 {
|
|
reg = <0 0xe0008000 0 0x1000>;
|
|
ranges = <0x2000000 0x0 0x80000000 0 0x80000000 0x0 0x10000000
|
|
0x1000000 0x0 0x00000000 0 0xe2000000 0x0 0x800000>;
|
|
clock-frequency = <66666666>;
|
|
};
|
|
|
|
pci1: pci@e0009000 {
|
|
reg = <0 0xe0009000 0 0x1000>;
|
|
ranges = <0x2000000 0x0 0x90000000 0 0x90000000 0x0 0x10000000
|
|
0x1000000 0x0 0x00000000 0 0xe2800000 0x0 0x800000>;
|
|
clock-frequency = <66666666>;
|
|
interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
|
|
interrupt-map = <
|
|
|
|
/* IDSEL 0x15 */
|
|
0xa800 0x0 0x0 0x1 &mpic 0xb 0x1 0 0
|
|
0xa800 0x0 0x0 0x2 &mpic 0x1 0x1 0 0
|
|
0xa800 0x0 0x0 0x3 &mpic 0x2 0x1 0 0
|
|
0xa800 0x0 0x0 0x4 &mpic 0x3 0x1 0 0>;
|
|
};
|
|
|
|
pci2: pcie@e000a000 {
|
|
reg = <0 0xe000a000 0 0x1000>;
|
|
ranges = <0x2000000 0x0 0xa0000000 0 0xa0000000 0x0 0x20000000
|
|
0x1000000 0x0 0x00000000 0 0xe3000000 0x0 0x100000>;
|
|
pcie@0 {
|
|
ranges = <0x2000000 0x0 0xa0000000
|
|
0x2000000 0x0 0xa0000000
|
|
0x0 0x20000000
|
|
|
|
0x1000000 0x0 0x0
|
|
0x1000000 0x0 0x0
|
|
0x0 0x100000>;
|
|
};
|
|
};
|
|
|
|
rio: rapidio@e00c0000 {
|
|
reg = <0x0 0xe00c0000 0x0 0x20000>;
|
|
port1 {
|
|
ranges = <0x0 0x0 0x0 0xc0000000 0x0 0x20000000>;
|
|
};
|
|
};
|
|
};
|
|
|
|
/*
|
|
* mpc8548cds.dtsi must be last to ensure board_pci0 overrides pci0 settings
|
|
* for interrupt-map & interrupt-map-mask.
|
|
*/
|
|
|
|
/include/ "mpc8548si-post.dtsi"
|
|
/include/ "mpc8548cds.dtsi"
|