mirror of
https://github.com/AuxXxilium/linux_dsm_epyc7002.git
synced 2024-12-28 04:15:07 +07:00
d3f5d551df
Most of the AM43x CM reg address offsets are with MSB bit '1' (on 16-bit value) leading to arithmetic miscalculations while calculating CLOCK ENABLE register's address because cm_inst field was a type of "const s16", so make it "const u16". Also modify relevant functions so as to take care of the above. [afzal@ti.com: fixup and cleanup] Signed-off-by: Ankur Kishore <a-kishore@ti.com> Signed-off-by: Afzal Mohammed <afzal@ti.com> Acked-by: Rajendra Nayak <rnayak@ti.com> Acked-by: Tony Lindgren <tony@atomide.com> Signed-off-by: Paul Walmsley <paul@pwsan.com>
44 lines
1.7 KiB
C
44 lines
1.7 KiB
C
/*
|
|
* OMAP4 Clock Management (CM) function prototypes
|
|
*
|
|
* Copyright (C) 2010 Nokia Corporation
|
|
* Paul Walmsley
|
|
*
|
|
* This program is free software; you can redistribute it and/or modify
|
|
* it under the terms of the GNU General Public License version 2 as
|
|
* published by the Free Software Foundation.
|
|
*/
|
|
#ifndef __ARCH_ASM_MACH_OMAP2_CMINST44XX_H
|
|
#define __ARCH_ASM_MACH_OMAP2_CMINST44XX_H
|
|
|
|
bool omap4_cminst_is_clkdm_in_hwsup(u8 part, u16 inst, u16 cdoffs);
|
|
void omap4_cminst_clkdm_enable_hwsup(u8 part, u16 inst, u16 cdoffs);
|
|
void omap4_cminst_clkdm_disable_hwsup(u8 part, u16 inst, u16 cdoffs);
|
|
void omap4_cminst_clkdm_force_sleep(u8 part, u16 inst, u16 cdoffs);
|
|
void omap4_cminst_clkdm_force_wakeup(u8 part, u16 inst, u16 cdoffs);
|
|
extern int omap4_cminst_wait_module_ready(u8 part, u16 inst, s16 cdoffs, u16 clkctrl_offs);
|
|
extern int omap4_cminst_wait_module_idle(u8 part, u16 inst, s16 cdoffs,
|
|
u16 clkctrl_offs);
|
|
extern void omap4_cminst_module_enable(u8 mode, u8 part, u16 inst, s16 cdoffs,
|
|
u16 clkctrl_offs);
|
|
extern void omap4_cminst_module_disable(u8 part, u16 inst, s16 cdoffs,
|
|
u16 clkctrl_offs);
|
|
/*
|
|
* In an ideal world, we would not export these low-level functions,
|
|
* but this will probably take some time to fix properly
|
|
*/
|
|
u32 omap4_cminst_read_inst_reg(u8 part, u16 inst, u16 idx);
|
|
void omap4_cminst_write_inst_reg(u32 val, u8 part, u16 inst, u16 idx);
|
|
u32 omap4_cminst_rmw_inst_reg_bits(u32 mask, u32 bits, u8 part,
|
|
u16 inst, s16 idx);
|
|
u32 omap4_cminst_set_inst_reg_bits(u32 bits, u8 part, u16 inst,
|
|
s16 idx);
|
|
u32 omap4_cminst_clear_inst_reg_bits(u32 bits, u8 part, u16 inst,
|
|
s16 idx);
|
|
extern u32 omap4_cminst_read_inst_reg_bits(u8 part, u16 inst, s16 idx,
|
|
u32 mask);
|
|
|
|
extern void omap_cm_base_init(void);
|
|
|
|
#endif
|