mirror of
https://github.com/AuxXxilium/linux_dsm_epyc7002.git
synced 2024-11-24 14:20:55 +07:00
a1f487d75c
Various bits of iop32x are now in their traditional locations in plat-iop, mach-iop/include/mach/ and in include/asm/mach/hardware. As nothing outside of the iop32x mach code references these any more, this can all be moved into one place now. The only remaining things in the include/mach/ directory are now the NR_IRQS definition, the entry-macros.S file and the the decompressor uart access. After the irqchip code has been converted to SPARSE_IRQ and GENERIC_IRQ_MULTI_HANDLER, it can be moved to ARCH_MULTIPLATFORM. Link: https://lore.kernel.org/r/20190809163334.489360-7-arnd@arndb.de Signed-off-by: Arnd Bergmann <arnd@arndb.de>
43 lines
1.0 KiB
C
43 lines
1.0 KiB
C
/* SPDX-License-Identifier: GPL-2.0-only */
|
|
/*
|
|
* Author: Rory Bolt <rorybolt@pacbell.net>
|
|
* Copyright: (C) 2002 Rory Bolt
|
|
*/
|
|
|
|
#ifndef __IOP32X_IRQS_H
|
|
#define __IOP32X_IRQS_H
|
|
|
|
/*
|
|
* IOP80321 chipset interrupts
|
|
*/
|
|
#define IRQ_IOP32X_DMA0_EOT 0
|
|
#define IRQ_IOP32X_DMA0_EOC 1
|
|
#define IRQ_IOP32X_DMA1_EOT 2
|
|
#define IRQ_IOP32X_DMA1_EOC 3
|
|
#define IRQ_IOP32X_AA_EOT 6
|
|
#define IRQ_IOP32X_AA_EOC 7
|
|
#define IRQ_IOP32X_CORE_PMON 8
|
|
#define IRQ_IOP32X_TIMER0 9
|
|
#define IRQ_IOP32X_TIMER1 10
|
|
#define IRQ_IOP32X_I2C_0 11
|
|
#define IRQ_IOP32X_I2C_1 12
|
|
#define IRQ_IOP32X_MESSAGING 13
|
|
#define IRQ_IOP32X_ATU_BIST 14
|
|
#define IRQ_IOP32X_PERFMON 15
|
|
#define IRQ_IOP32X_CORE_PMU 16
|
|
#define IRQ_IOP32X_BIU_ERR 17
|
|
#define IRQ_IOP32X_ATU_ERR 18
|
|
#define IRQ_IOP32X_MCU_ERR 19
|
|
#define IRQ_IOP32X_DMA0_ERR 20
|
|
#define IRQ_IOP32X_DMA1_ERR 21
|
|
#define IRQ_IOP32X_AA_ERR 23
|
|
#define IRQ_IOP32X_MSG_ERR 24
|
|
#define IRQ_IOP32X_SSP 25
|
|
#define IRQ_IOP32X_XINT0 27
|
|
#define IRQ_IOP32X_XINT1 28
|
|
#define IRQ_IOP32X_XINT2 29
|
|
#define IRQ_IOP32X_XINT3 30
|
|
#define IRQ_IOP32X_HPI 31
|
|
|
|
#endif
|