mirror of
https://github.com/AuxXxilium/linux_dsm_epyc7002.git
synced 2024-11-24 14:51:00 +07:00
a1f487d75c
Various bits of iop32x are now in their traditional locations in plat-iop, mach-iop/include/mach/ and in include/asm/mach/hardware. As nothing outside of the iop32x mach code references these any more, this can all be moved into one place now. The only remaining things in the include/mach/ directory are now the NR_IRQS definition, the entry-macros.S file and the the decompressor uart access. After the irqchip code has been converted to SPARSE_IRQ and GENERIC_IRQ_MULTI_HANDLER, it can be moved to ARCH_MULTIPLATFORM. Link: https://lore.kernel.org/r/20190809163334.489360-7-arnd@arndb.de Signed-off-by: Arnd Bergmann <arnd@arndb.de>
73 lines
1.4 KiB
C
73 lines
1.4 KiB
C
// SPDX-License-Identifier: GPL-2.0-only
|
|
/*
|
|
* arch/arm/mach-iop32x/irq.c
|
|
*
|
|
* Generic IOP32X IRQ handling functionality
|
|
*
|
|
* Author: Rory Bolt <rorybolt@pacbell.net>
|
|
* Copyright (C) 2002 Rory Bolt
|
|
*/
|
|
|
|
#include <linux/init.h>
|
|
#include <linux/interrupt.h>
|
|
#include <linux/list.h>
|
|
#include <asm/mach/irq.h>
|
|
#include <asm/irq.h>
|
|
#include <asm/mach-types.h>
|
|
|
|
#include "hardware.h"
|
|
|
|
static u32 iop32x_mask;
|
|
|
|
static void intctl_write(u32 val)
|
|
{
|
|
asm volatile("mcr p6, 0, %0, c0, c0, 0" : : "r" (val));
|
|
}
|
|
|
|
static void intstr_write(u32 val)
|
|
{
|
|
asm volatile("mcr p6, 0, %0, c4, c0, 0" : : "r" (val));
|
|
}
|
|
|
|
static void
|
|
iop32x_irq_mask(struct irq_data *d)
|
|
{
|
|
iop32x_mask &= ~(1 << d->irq);
|
|
intctl_write(iop32x_mask);
|
|
}
|
|
|
|
static void
|
|
iop32x_irq_unmask(struct irq_data *d)
|
|
{
|
|
iop32x_mask |= 1 << d->irq;
|
|
intctl_write(iop32x_mask);
|
|
}
|
|
|
|
struct irq_chip ext_chip = {
|
|
.name = "IOP32x",
|
|
.irq_ack = iop32x_irq_mask,
|
|
.irq_mask = iop32x_irq_mask,
|
|
.irq_unmask = iop32x_irq_unmask,
|
|
};
|
|
|
|
void __init iop32x_init_irq(void)
|
|
{
|
|
int i;
|
|
|
|
iop_init_cp6_handler();
|
|
|
|
intctl_write(0);
|
|
intstr_write(0);
|
|
if (machine_is_glantank() ||
|
|
machine_is_iq80321() ||
|
|
machine_is_iq31244() ||
|
|
machine_is_n2100() ||
|
|
machine_is_em7210())
|
|
*IOP3XX_PCIIRSR = 0x0f;
|
|
|
|
for (i = 0; i < NR_IRQS; i++) {
|
|
irq_set_chip_and_handler(i, &ext_chip, handle_level_irq);
|
|
irq_clear_status_flags(i, IRQ_NOREQUEST | IRQ_NOPROBE);
|
|
}
|
|
}
|