mirror of
https://github.com/AuxXxilium/linux_dsm_epyc7002.git
synced 2024-12-28 11:18:45 +07:00
5184d44960
- Clean up reset gpio handler - Defconfig updates - Add support for 8 byte get_user() - Switch to generic dma code In merge please fix dma_atomic_pool_init reported also by: https://lkml.org/lkml/2019/9/2/393 or https://lore.kernel.org/linux-next/20190902214011.2a5400c9@canb.auug.org.au/ -----BEGIN PGP SIGNATURE----- iF0EABECAB0WIQQbPNTMvXmYlBPRwx7KSWXLKUoMIQUCXYnguwAKCRDKSWXLKUoM IaF8AKCawdYH+58xRg7riR7Evbv2kM0ghwCfXosnu6Ncv07UEY9Tv5zx/qibafk= =yI3X -----END PGP SIGNATURE----- Merge tag 'microblaze-v5.4-rc1' of git://git.monstr.eu/linux-2.6-microblaze Pull Microblaze updates from Michal Simek: - clean up reset gpio handler - defconfig updates - add support for 8 byte get_user() - switch to generic dma code * tag 'microblaze-v5.4-rc1' of git://git.monstr.eu/linux-2.6-microblaze: microblaze: Switch to standard restart handler microblaze: defconfig synchronization microblaze: Enable Xilinx AXI emac driver by default arch/microblaze: support get_user() of size 8 bytes microblaze: remove ioremap_fullcache microblaze: use the generic dma coherent remap allocator microblaze/nommu: use the generic uncached segment support
60 lines
1.8 KiB
C
60 lines
1.8 KiB
C
// SPDX-License-Identifier: GPL-2.0-only
|
|
/*
|
|
* Microblaze support for cache consistent memory.
|
|
* Copyright (C) 2010 Michal Simek <monstr@monstr.eu>
|
|
* Copyright (C) 2010 PetaLogix
|
|
* Copyright (C) 2005 John Williams <jwilliams@itee.uq.edu.au>
|
|
*/
|
|
|
|
#include <linux/kernel.h>
|
|
#include <linux/string.h>
|
|
#include <linux/types.h>
|
|
#include <linux/mm.h>
|
|
#include <linux/init.h>
|
|
#include <linux/dma-noncoherent.h>
|
|
#include <asm/cpuinfo.h>
|
|
#include <asm/cacheflush.h>
|
|
|
|
void arch_dma_prep_coherent(struct page *page, size_t size)
|
|
{
|
|
phys_addr_t paddr = page_to_phys(page);
|
|
|
|
flush_dcache_range(paddr, paddr + size);
|
|
}
|
|
|
|
#ifndef CONFIG_MMU
|
|
/*
|
|
* Consistent memory allocators. Used for DMA devices that want to share
|
|
* uncached memory with the processor core. My crufty no-MMU approach is
|
|
* simple. In the HW platform we can optionally mirror the DDR up above the
|
|
* processor cacheable region. So, memory accessed in this mirror region will
|
|
* not be cached. It's alloced from the same pool as normal memory, but the
|
|
* handle we return is shifted up into the uncached region. This will no doubt
|
|
* cause big problems if memory allocated here is not also freed properly. -- JW
|
|
*
|
|
* I have to use dcache values because I can't relate on ram size:
|
|
*/
|
|
#ifdef CONFIG_XILINX_UNCACHED_SHADOW
|
|
#define UNCACHED_SHADOW_MASK (cpuinfo.dcache_high - cpuinfo.dcache_base + 1)
|
|
#else
|
|
#define UNCACHED_SHADOW_MASK 0
|
|
#endif /* CONFIG_XILINX_UNCACHED_SHADOW */
|
|
|
|
void *uncached_kernel_address(void *ptr)
|
|
{
|
|
unsigned long addr = (unsigned long)ptr;
|
|
|
|
addr |= UNCACHED_SHADOW_MASK;
|
|
if (addr > cpuinfo.dcache_base && addr < cpuinfo.dcache_high)
|
|
pr_warn("ERROR: Your cache coherent area is CACHED!!!\n");
|
|
return (void *)addr;
|
|
}
|
|
|
|
void *cached_kernel_address(void *ptr)
|
|
{
|
|
unsigned long addr = (unsigned long)ptr;
|
|
|
|
return (void *)(addr & ~UNCACHED_SHADOW_MASK);
|
|
}
|
|
#endif /* CONFIG_MMU */
|