mirror of
https://github.com/AuxXxilium/linux_dsm_epyc7002.git
synced 2024-12-21 16:27:39 +07:00
9798f5178f
Core changes: - Disallow open drain and open source flags to be set simultaneously. This doesn't make electrical sense, and would the hardware actually respond to this setting, the result would be short circuit. - ACPI GPIO has a new core infrastructure for handling quirks. The quirks are there to deal with broken ACPI tables centrally instead of pushing the work to individual drivers. In the world of BIOS writers, the ACPI tables are perfect. Until they find a mistake in it. When such a mistake is found, we can patch it with a quirk. It should never happen, the problem is that it happens. So we accomodate for it. - Several documentation updates. - Revert the patch setting up initial direction state from reading the device. This was causing bad things for drivers that can't read status on all its pins. It is only affecting debugfs information quality. - Label descriptors with the device name if no explicit label is passed in. - Pave the ground for transitioning SPI and regulators to use GPIO descriptors by implementing some quirks in the device tree GPIO parsing code. New drivers: - New driver for the Access PCIe IDIO 24 family. Other: - Major refactorings and improvements to the GPIO mockup driver used for test and verification. - Moved the AXP209 driver over to pin control since it gained a pin control back-end. These patches will appear (with the same hashes) in the pin control pull request as well. - Convert the onewire GPIO driver w1-gpio to use descriptors. This is merged here since the W1 maintainers send very few pull requests and he ACKed it. - Start to clean up driver headers using <linux/gpio.h> to just use <linux/gpio/driver.h> as appropriate. -----BEGIN PGP SIGNATURE----- iQIcBAABAgAGBQJacIW6AAoJEEEQszewGV1z9b0P/jxWKaCAGFTTu/HZQ79RBAFq w33nIazzoh+88sN7A9xKexpr4ibOxiCvOwkTtrUBNaxGGy5fslj4+OY5BzunEfBK 1vYxyEqtenvvZK03pOd6CSfHKV+vD5ngnVHGdtGzRvtmDDiSgtzqyEyUhQcXM+l7 PrEh6qrd4TBZezlVR8kn5eqcmclkCBVSQCuLSq+ThMmCKRZuOdf1Im3D6eBzh1/N P81HdcglqbSsfUl1RcFiHs9Z+KcZOq83CNl2Ej1LePK2JBZbmkx9dR+WSJmV1u4P 6wvzFcQDhfGEiiteg2BS5c+o6aAyShpuRNut+2MLre8icmdfpqUEqFotHbfQjW5y sqaejGsJ5aHcRBq7UUM+F9s1R0iN3tlafi3L0WEhl0Tn5huRQq3Uqcw6e5l+XrWd 0h+b5PbKJZO/iqzRhSl+rhc0V2CFDJOCwvY+JX6356fvrcF0T6LhvKfDYtKU3Iyb HB0RG1OcYe228f96azvafCkFyBIYX9mqHBvOXpQQgrZQYXfN1rupLvpOhxC+Wbvn nsGE2bdD6HA1bytTbkxbL+QWP7faHf5YVcZpaN7UWbO3sOzL46fj8eHwHUim95Tr pR5kDZRhZd8+9SCNZ/ttpaEbis9MOqS/3Mlxrj4GXtfFFmR53hjFy2bG/Z7R2RB0 MlSEJRc8iDIs+1j3D2RR =k5nL -----END PGP SIGNATURE----- Merge tag 'gpio-v4.16-1' of git://git.kernel.org/pub/scm/linux/kernel/git/linusw/linux-gpio Pull GPIO updates from Linus Walleij: "The is the bulk of GPIO changes for the v4.16 kernel cycle. It is pretty calm this time around I think. I even got time to get to things like starting to clean up header includes. Core changes: - Disallow open drain and open source flags to be set simultaneously. This doesn't make electrical sense, and would the hardware actually respond to this setting, the result would be short circuit. - ACPI GPIO has a new core infrastructure for handling quirks. The quirks are there to deal with broken ACPI tables centrally instead of pushing the work to individual drivers. In the world of BIOS writers, the ACPI tables are perfect. Until they find a mistake in it. When such a mistake is found, we can patch it with a quirk. It should never happen, the problem is that it happens. So we accomodate for it. - Several documentation updates. - Revert the patch setting up initial direction state from reading the device. This was causing bad things for drivers that can't read status on all its pins. It is only affecting debugfs information quality. - Label descriptors with the device name if no explicit label is passed in. - Pave the ground for transitioning SPI and regulators to use GPIO descriptors by implementing some quirks in the device tree GPIO parsing code. New drivers: - New driver for the Access PCIe IDIO 24 family. Other: - Major refactorings and improvements to the GPIO mockup driver used for test and verification. - Moved the AXP209 driver over to pin control since it gained a pin control back-end. These patches will appear (with the same hashes) in the pin control pull request as well. - Convert the onewire GPIO driver w1-gpio to use descriptors. This is merged here since the W1 maintainers send very few pull requests and he ACKed it. - Start to clean up driver headers using <linux/gpio.h> to just use <linux/gpio/driver.h> as appropriate" * tag 'gpio-v4.16-1' of git://git.kernel.org/pub/scm/linux/kernel/git/linusw/linux-gpio: (103 commits) gpio: Timestamp events in hardirq handler gpio: Fix kernel stack leak to userspace gpio: Fix a documentation spelling mistake gpio: Documentation update gpiolib: remove redundant initialization of pointer desc gpio: of: Fix NPE from OF flags gpio: stmpe: Delete an unnecessary variable initialisation in stmpe_gpio_probe() gpio: stmpe: Move an assignment in stmpe_gpio_probe() gpio: stmpe: Improve a size determination in stmpe_gpio_probe() gpio: stmpe: Use seq_putc() in stmpe_dbg_show() gpio: No NULL owner gpio: stmpe: i2c transfer are forbiden in atomic context gpio: davinci: Include proper header gpio: da905x: Include proper header gpio: cs5535: Include proper header gpio: crystalcove: Include proper header gpio: bt8xx: Include proper header gpio: bcm-kona: Include proper header gpio: arizona: Include proper header gpio: amd8111: Include proper header ...
203 lines
5.0 KiB
C
203 lines
5.0 KiB
C
/*
|
|
* 74Hx164 - Generic serial-in/parallel-out 8-bits shift register GPIO driver
|
|
*
|
|
* Copyright (C) 2010 Gabor Juhos <juhosg@openwrt.org>
|
|
* Copyright (C) 2010 Miguel Gaio <miguel.gaio@efixo.com>
|
|
*
|
|
* This program is free software; you can redistribute it and/or modify
|
|
* it under the terms of the GNU General Public License version 2 as
|
|
* published by the Free Software Foundation.
|
|
*/
|
|
|
|
#include <linux/init.h>
|
|
#include <linux/mutex.h>
|
|
#include <linux/spi/spi.h>
|
|
#include <linux/gpio/driver.h>
|
|
#include <linux/gpio/consumer.h>
|
|
#include <linux/slab.h>
|
|
#include <linux/module.h>
|
|
|
|
#define GEN_74X164_NUMBER_GPIOS 8
|
|
|
|
struct gen_74x164_chip {
|
|
struct gpio_chip gpio_chip;
|
|
struct mutex lock;
|
|
struct gpio_desc *gpiod_oe;
|
|
u32 registers;
|
|
/*
|
|
* Since the registers are chained, every byte sent will make
|
|
* the previous byte shift to the next register in the
|
|
* chain. Thus, the first byte sent will end up in the last
|
|
* register at the end of the transfer. So, to have a logical
|
|
* numbering, store the bytes in reverse order.
|
|
*/
|
|
u8 buffer[];
|
|
};
|
|
|
|
static int __gen_74x164_write_config(struct gen_74x164_chip *chip)
|
|
{
|
|
return spi_write(to_spi_device(chip->gpio_chip.parent), chip->buffer,
|
|
chip->registers);
|
|
}
|
|
|
|
static int gen_74x164_get_value(struct gpio_chip *gc, unsigned offset)
|
|
{
|
|
struct gen_74x164_chip *chip = gpiochip_get_data(gc);
|
|
u8 bank = chip->registers - 1 - offset / 8;
|
|
u8 pin = offset % 8;
|
|
int ret;
|
|
|
|
mutex_lock(&chip->lock);
|
|
ret = (chip->buffer[bank] >> pin) & 0x1;
|
|
mutex_unlock(&chip->lock);
|
|
|
|
return ret;
|
|
}
|
|
|
|
static void gen_74x164_set_value(struct gpio_chip *gc,
|
|
unsigned offset, int val)
|
|
{
|
|
struct gen_74x164_chip *chip = gpiochip_get_data(gc);
|
|
u8 bank = chip->registers - 1 - offset / 8;
|
|
u8 pin = offset % 8;
|
|
|
|
mutex_lock(&chip->lock);
|
|
if (val)
|
|
chip->buffer[bank] |= (1 << pin);
|
|
else
|
|
chip->buffer[bank] &= ~(1 << pin);
|
|
|
|
__gen_74x164_write_config(chip);
|
|
mutex_unlock(&chip->lock);
|
|
}
|
|
|
|
static void gen_74x164_set_multiple(struct gpio_chip *gc, unsigned long *mask,
|
|
unsigned long *bits)
|
|
{
|
|
struct gen_74x164_chip *chip = gpiochip_get_data(gc);
|
|
unsigned int i, idx, shift;
|
|
u8 bank, bankmask;
|
|
|
|
mutex_lock(&chip->lock);
|
|
for (i = 0, bank = chip->registers - 1; i < chip->registers;
|
|
i++, bank--) {
|
|
idx = i / sizeof(*mask);
|
|
shift = i % sizeof(*mask) * BITS_PER_BYTE;
|
|
bankmask = mask[idx] >> shift;
|
|
if (!bankmask)
|
|
continue;
|
|
|
|
chip->buffer[bank] &= ~bankmask;
|
|
chip->buffer[bank] |= bankmask & (bits[idx] >> shift);
|
|
}
|
|
__gen_74x164_write_config(chip);
|
|
mutex_unlock(&chip->lock);
|
|
}
|
|
|
|
static int gen_74x164_direction_output(struct gpio_chip *gc,
|
|
unsigned offset, int val)
|
|
{
|
|
gen_74x164_set_value(gc, offset, val);
|
|
return 0;
|
|
}
|
|
|
|
static int gen_74x164_probe(struct spi_device *spi)
|
|
{
|
|
struct gen_74x164_chip *chip;
|
|
u32 nregs;
|
|
int ret;
|
|
|
|
/*
|
|
* bits_per_word cannot be configured in platform data
|
|
*/
|
|
spi->bits_per_word = 8;
|
|
|
|
ret = spi_setup(spi);
|
|
if (ret < 0)
|
|
return ret;
|
|
|
|
if (of_property_read_u32(spi->dev.of_node, "registers-number",
|
|
&nregs)) {
|
|
dev_err(&spi->dev,
|
|
"Missing registers-number property in the DT.\n");
|
|
return -EINVAL;
|
|
}
|
|
|
|
chip = devm_kzalloc(&spi->dev, sizeof(*chip) + nregs, GFP_KERNEL);
|
|
if (!chip)
|
|
return -ENOMEM;
|
|
|
|
chip->gpiod_oe = devm_gpiod_get_optional(&spi->dev, "enable",
|
|
GPIOD_OUT_LOW);
|
|
if (IS_ERR(chip->gpiod_oe))
|
|
return PTR_ERR(chip->gpiod_oe);
|
|
|
|
gpiod_set_value_cansleep(chip->gpiod_oe, 1);
|
|
|
|
spi_set_drvdata(spi, chip);
|
|
|
|
chip->gpio_chip.label = spi->modalias;
|
|
chip->gpio_chip.direction_output = gen_74x164_direction_output;
|
|
chip->gpio_chip.get = gen_74x164_get_value;
|
|
chip->gpio_chip.set = gen_74x164_set_value;
|
|
chip->gpio_chip.set_multiple = gen_74x164_set_multiple;
|
|
chip->gpio_chip.base = -1;
|
|
|
|
chip->registers = nregs;
|
|
chip->gpio_chip.ngpio = GEN_74X164_NUMBER_GPIOS * chip->registers;
|
|
|
|
chip->gpio_chip.can_sleep = true;
|
|
chip->gpio_chip.parent = &spi->dev;
|
|
chip->gpio_chip.owner = THIS_MODULE;
|
|
|
|
mutex_init(&chip->lock);
|
|
|
|
ret = __gen_74x164_write_config(chip);
|
|
if (ret) {
|
|
dev_err(&spi->dev, "Failed writing: %d\n", ret);
|
|
goto exit_destroy;
|
|
}
|
|
|
|
ret = gpiochip_add_data(&chip->gpio_chip, chip);
|
|
if (!ret)
|
|
return 0;
|
|
|
|
exit_destroy:
|
|
mutex_destroy(&chip->lock);
|
|
|
|
return ret;
|
|
}
|
|
|
|
static int gen_74x164_remove(struct spi_device *spi)
|
|
{
|
|
struct gen_74x164_chip *chip = spi_get_drvdata(spi);
|
|
|
|
gpiod_set_value_cansleep(chip->gpiod_oe, 0);
|
|
gpiochip_remove(&chip->gpio_chip);
|
|
mutex_destroy(&chip->lock);
|
|
|
|
return 0;
|
|
}
|
|
|
|
static const struct of_device_id gen_74x164_dt_ids[] = {
|
|
{ .compatible = "fairchild,74hc595" },
|
|
{ .compatible = "nxp,74lvc594" },
|
|
{},
|
|
};
|
|
MODULE_DEVICE_TABLE(of, gen_74x164_dt_ids);
|
|
|
|
static struct spi_driver gen_74x164_driver = {
|
|
.driver = {
|
|
.name = "74x164",
|
|
.of_match_table = gen_74x164_dt_ids,
|
|
},
|
|
.probe = gen_74x164_probe,
|
|
.remove = gen_74x164_remove,
|
|
};
|
|
module_spi_driver(gen_74x164_driver);
|
|
|
|
MODULE_AUTHOR("Gabor Juhos <juhosg@openwrt.org>");
|
|
MODULE_AUTHOR("Miguel Gaio <miguel.gaio@efixo.com>");
|
|
MODULE_DESCRIPTION("GPIO expander driver for 74X164 8-bits shift register");
|
|
MODULE_LICENSE("GPL v2");
|