linux_dsm_epyc7002/drivers/clk
Thierry Reding 0f1bc12e9e clk: tegra: Allow PLLE training to succeed
Under some circumstances the PLLE needs to be retrained, in which case
access to the PMC registers is required. Fix this by passing a pointer
to the PMC registers instead of NULL when registering the PLLE clock.

Signed-off-by: Thierry Reding <thierry.reding@avionic-design.de>
Acked-By: Peter De Schrijver <pdeschrijver@nvidia.com>
Signed-off-by: Mike Turquette <mturquette@linaro.org>
2013-04-01 11:44:38 -07:00
..
mmp
mvebu
mxs arm-soc: soc-specific updates 2013-02-21 15:27:22 -08:00
socfpga
spear
tegra clk: tegra: Allow PLLE training to succeed 2013-04-01 11:44:38 -07:00
ux500
versatile arm-soc: driver specific changes 2013-02-21 15:12:18 -08:00
x86
clk-bcm2835.c
clk-devres.c
clk-divider.c
clk-fixed-factor.c
clk-fixed-rate.c
clk-gate.c
clk-highbank.c ACPI and power management updates for 3.9-rc1 2013-02-20 11:26:56 -08:00
clk-ls1x.c
clk-max77686.c
clk-mux.c
clk-nomadik.c
clk-prima2.c
clk-twl6040.c
clk-u300.c
clk-vt8500.c clk: vt8500: Fix "fix device clock divisor calculations" 2013-03-14 22:34:26 +01:00
clk-wm831x.c
clk-zynq.c
clk.c hlist: drop the node parameter from iterators 2013-02-27 19:10:24 -08:00
clkdev.c
Kconfig
Makefile arm-soc: soc-specific updates 2013-02-21 15:27:22 -08:00