mirror of
https://github.com/AuxXxilium/linux_dsm_epyc7002.git
synced 2024-12-28 05:08:09 +07:00
2f2b7fb202
The Tegra timer provides a number of 29-bit timer channels, a single 32-bit free running counter, and in the Tegra30 variant, 5 watchdog modules. The first two channels may also trigger a legacy watchdog reset. Define a DT binding for this HW module, and add the module into the Tegra device tree files. Signed-off-by: Stephen Warren <swarren@nvidia.com>
24 lines
732 B
Plaintext
24 lines
732 B
Plaintext
NVIDIA Tegra30 timer
|
|
|
|
The Tegra30 timer provides ten 29-bit timer channels, a single 32-bit free
|
|
running counter, and 5 watchdog modules. The first two channels may also
|
|
trigger a legacy watchdog reset.
|
|
|
|
Required properties:
|
|
|
|
- compatible : should be "nvidia,tegra30-timer", "nvidia,tegra20-timer".
|
|
- reg : Specifies base physical address and size of the registers.
|
|
- interrupts : A list of 6 interrupts; one per each of timer channels 1
|
|
through 5, and one for the shared interrupt for the remaining channels.
|
|
|
|
timer {
|
|
compatible = "nvidia,tegra30-timer", "nvidia,tegra20-timer";
|
|
reg = <0x60005000 0x400>;
|
|
interrupts = <0 0 0x04
|
|
0 1 0x04
|
|
0 41 0x04
|
|
0 42 0x04
|
|
0 121 0x04
|
|
0 122 0x04>;
|
|
};
|