mirror of
https://github.com/AuxXxilium/linux_dsm_epyc7002.git
synced 2024-12-18 12:06:53 +07:00
bfbf2de2c9
The uartlite devicetree binding was missed out. Add the binding documentation for uartlite that is already in use. Signed-off-by: Shubhrajyoti Datta <shubhrajyoti.datta@xilinx.com> Reviewed-by: Rob Herring <robh@kernel.org> Signed-off-by: Greg Kroah-Hartman <gregkh@linuxfoundation.org>
24 lines
693 B
Plaintext
24 lines
693 B
Plaintext
Xilinx Axi Uartlite controller Device Tree Bindings
|
|
---------------------------------------------------------
|
|
|
|
Required properties:
|
|
- compatible : Can be either of
|
|
"xlnx,xps-uartlite-1.00.a"
|
|
"xlnx,opb-uartlite-1.00.b"
|
|
- reg : Physical base address and size of the Axi Uartlite
|
|
registers map.
|
|
- interrupts : Should contain the UART controller interrupt.
|
|
|
|
Optional properties:
|
|
- port-number : Set Uart port number
|
|
- clock-names : Should be "s_axi_aclk"
|
|
- clocks : Input clock specifier. Refer to common clock bindings.
|
|
|
|
Example:
|
|
serial@800c0000 {
|
|
compatible = "xlnx,xps-uartlite-1.00.a";
|
|
reg = <0x0 0x800c0000 0x10000>;
|
|
interrupts = <0x0 0x6e 0x1>;
|
|
port-number = <0>;
|
|
};
|