mirror of
https://github.com/AuxXxilium/linux_dsm_epyc7002.git
synced 2024-12-28 11:18:45 +07:00
10c8e05620
A handful of driver-related changes. We've had a bunch of them going in through
other branches as well, so it's only a part of what we really have this release.
Larger pieces are:
* Removal of a now unused PWM driver for atmel
- This includes AVR32 changes that have been appropriately acked.
* Performance counter support for the arm CCN interconnect
* OMAP mailbox driver cleanups and consolidation
* PCI and SATA PHY drivers for SPEAr 13xx platforms
* Redefinition (with backwards compatibility!) of PCI DT bindings for Tegra to
better model regulators/power.
-----BEGIN PGP SIGNATURE-----
Version: GnuPG v1.4.14 (GNU/Linux)
iQIcBAABAgAGBQJT5DrJAAoJEIwa5zzehBx3wkkP/iwEfEK5mMon9KEe4DcKTKNq
Z6xyWuMQNHKdfBFpABs6AsHQCKDc7KK6gN3+2zLLHEJ4XGDPZ2g2NaX3oRPJlaay
BDK7rQfIZyi4tmbOnlEv1BDTYgirYBPMwk9RyNo/04Ug3W+Y67aSVo44zkNFBWaJ
GbcX/zYsrsfvdawuQMW6V/A835s3Kq5Zhv1ikPr8gDDjswZRBAT6i7FYpBSHQ8K8
bH6C1891Xit6rxXSLXJyrtM8CAet7PtLTqNr/IKdUaJnGD+fJm5EonxW+g8gvhN8
gOEkm3nM60++kdDlzZCQVNr0m1+ih6NNCr6bDLO6rIRpAJM2O+YrN1rWuZaJOu1A
pIvifk+wWHT+o52pXk8g9fK4n/ZJydK3IBzDePHMrIROOEiW5tLE3WA+u3NSfMfH
WegMt9E2dcB+5gXPeejZ9gFbAHnh2S1oVTZfCYXtuOHrYiEU9U0FA3eRYvJEE2po
k8sdiOn7Vc65O1QZ+xZNbLABpAHaye7X2evOJyhSutzHE/AtUvT4vuCAZ0tggXyD
E1qVKngVW/NvcoFbwYeidq4bOVgiAEn3idZgF5gEq1mq7LzetXUQAcZAOQfLWHLQ
RrXufS7Ez8pSCG74y0AFReVfQH2PgWHPqGUGj99NXgQauexc/vR1Hc5Iqb8liGNJ
n6i8RqvvQ4KYcmHEXDIT
=fsP6
-----END PGP SIGNATURE-----
Merge tag 'drivers-for-3.17' of git://git.kernel.org/pub/scm/linux/kernel/git/arm/arm-soc
Pull ARM SoC driver changes from Olof Johansson:
"A handful of driver-related changes. We've had a bunch of them going
in through other branches as well, so it's only a part of what we
really have this release.
Larger pieces are:
- Removal of a now unused PWM driver for atmel
[ This includes AVR32 changes that have been appropriately acked ]
- Performance counter support for the arm CCN interconnect
- OMAP mailbox driver cleanups and consolidation
- PCI and SATA PHY drivers for SPEAr 13xx platforms
- Redefinition (with backwards compatibility!) of PCI DT bindings for
Tegra to better model regulators/power"
Note: this merge also fixes up the semantic conflict with the new
calling convention for devm_phy_create(), see commit f0ed817638
("phy:
core: Let node ptr of PHY point to PHY and not of PHY provider") that
came in through Greg's USB tree.
Semantic merge patch by Stephen Rothwell <sfr@canb.auug.org.au> through
the next tree.
* tag 'drivers-for-3.17' of git://git.kernel.org/pub/scm/linux/kernel/git/arm/arm-soc: (38 commits)
bus: arm-ccn: Fix error handling at event allocation
mailbox/omap: add a parent structure for every IP instance
mailbox/omap: remove the private mailbox structure
mailbox/omap: consolidate OMAP mailbox driver
mailbox/omap: simplify the fifo assignment by using macros
mailbox/omap: remove omap_mbox_type_t from mailbox ops
mailbox/omap: remove OMAP1 mailbox driver
mailbox/omap: use devm_* interfaces
bus: ARM CCN: add PERF_EVENTS dependency
bus: ARM CCN PMU driver
PCI: spear: Remove spear13xx_pcie_remove()
PCI: spear: Fix Section mismatch compilation warning for probe()
ARM: tegra: Remove legacy PCIe power supply properties
PCI: tegra: Remove deprecated power supply properties
PCI: tegra: Implement accurate power supply scheme
ARM: SPEAr13xx: Update defconfigs
ARM: SPEAr13xx: Add pcie and miphy DT nodes
ARM: SPEAr13xx: Add bindings and dt node for misc block
ARM: SPEAr13xx: Fix static mapping table
phy: Add drivers for PCIe and SATA phy on SPEAr13xx
...
275 lines
7.9 KiB
C
275 lines
7.9 KiB
C
/*
|
|
* ST SPEAr1310-miphy driver
|
|
*
|
|
* Copyright (C) 2014 ST Microelectronics
|
|
* Pratyush Anand <pratyush.anand@st.com>
|
|
* Mohit Kumar <mohit.kumar@st.com>
|
|
*
|
|
* This program is free software; you can redistribute it and/or modify
|
|
* it under the terms of the GNU General Public License version 2 as
|
|
* published by the Free Software Foundation.
|
|
*
|
|
*/
|
|
|
|
#include <linux/bitops.h>
|
|
#include <linux/delay.h>
|
|
#include <linux/dma-mapping.h>
|
|
#include <linux/kernel.h>
|
|
#include <linux/mfd/syscon.h>
|
|
#include <linux/module.h>
|
|
#include <linux/of_device.h>
|
|
#include <linux/phy/phy.h>
|
|
#include <linux/regmap.h>
|
|
|
|
/* SPEAr1310 Registers */
|
|
#define SPEAR1310_PCIE_SATA_CFG 0x3A4
|
|
#define SPEAR1310_PCIE_SATA2_SEL_PCIE (0 << 31)
|
|
#define SPEAR1310_PCIE_SATA1_SEL_PCIE (0 << 30)
|
|
#define SPEAR1310_PCIE_SATA0_SEL_PCIE (0 << 29)
|
|
#define SPEAR1310_PCIE_SATA2_SEL_SATA BIT(31)
|
|
#define SPEAR1310_PCIE_SATA1_SEL_SATA BIT(30)
|
|
#define SPEAR1310_PCIE_SATA0_SEL_SATA BIT(29)
|
|
#define SPEAR1310_SATA2_CFG_TX_CLK_EN BIT(27)
|
|
#define SPEAR1310_SATA2_CFG_RX_CLK_EN BIT(26)
|
|
#define SPEAR1310_SATA2_CFG_POWERUP_RESET BIT(25)
|
|
#define SPEAR1310_SATA2_CFG_PM_CLK_EN BIT(24)
|
|
#define SPEAR1310_SATA1_CFG_TX_CLK_EN BIT(23)
|
|
#define SPEAR1310_SATA1_CFG_RX_CLK_EN BIT(22)
|
|
#define SPEAR1310_SATA1_CFG_POWERUP_RESET BIT(21)
|
|
#define SPEAR1310_SATA1_CFG_PM_CLK_EN BIT(20)
|
|
#define SPEAR1310_SATA0_CFG_TX_CLK_EN BIT(19)
|
|
#define SPEAR1310_SATA0_CFG_RX_CLK_EN BIT(18)
|
|
#define SPEAR1310_SATA0_CFG_POWERUP_RESET BIT(17)
|
|
#define SPEAR1310_SATA0_CFG_PM_CLK_EN BIT(16)
|
|
#define SPEAR1310_PCIE2_CFG_DEVICE_PRESENT BIT(11)
|
|
#define SPEAR1310_PCIE2_CFG_POWERUP_RESET BIT(10)
|
|
#define SPEAR1310_PCIE2_CFG_CORE_CLK_EN BIT(9)
|
|
#define SPEAR1310_PCIE2_CFG_AUX_CLK_EN BIT(8)
|
|
#define SPEAR1310_PCIE1_CFG_DEVICE_PRESENT BIT(7)
|
|
#define SPEAR1310_PCIE1_CFG_POWERUP_RESET BIT(6)
|
|
#define SPEAR1310_PCIE1_CFG_CORE_CLK_EN BIT(5)
|
|
#define SPEAR1310_PCIE1_CFG_AUX_CLK_EN BIT(4)
|
|
#define SPEAR1310_PCIE0_CFG_DEVICE_PRESENT BIT(3)
|
|
#define SPEAR1310_PCIE0_CFG_POWERUP_RESET BIT(2)
|
|
#define SPEAR1310_PCIE0_CFG_CORE_CLK_EN BIT(1)
|
|
#define SPEAR1310_PCIE0_CFG_AUX_CLK_EN BIT(0)
|
|
|
|
#define SPEAR1310_PCIE_CFG_MASK(x) ((0xF << (x * 4)) | BIT((x + 29)))
|
|
#define SPEAR1310_SATA_CFG_MASK(x) ((0xF << (x * 4 + 16)) | \
|
|
BIT((x + 29)))
|
|
#define SPEAR1310_PCIE_CFG_VAL(x) \
|
|
(SPEAR1310_PCIE_SATA##x##_SEL_PCIE | \
|
|
SPEAR1310_PCIE##x##_CFG_AUX_CLK_EN | \
|
|
SPEAR1310_PCIE##x##_CFG_CORE_CLK_EN | \
|
|
SPEAR1310_PCIE##x##_CFG_POWERUP_RESET | \
|
|
SPEAR1310_PCIE##x##_CFG_DEVICE_PRESENT)
|
|
#define SPEAR1310_SATA_CFG_VAL(x) \
|
|
(SPEAR1310_PCIE_SATA##x##_SEL_SATA | \
|
|
SPEAR1310_SATA##x##_CFG_PM_CLK_EN | \
|
|
SPEAR1310_SATA##x##_CFG_POWERUP_RESET | \
|
|
SPEAR1310_SATA##x##_CFG_RX_CLK_EN | \
|
|
SPEAR1310_SATA##x##_CFG_TX_CLK_EN)
|
|
|
|
#define SPEAR1310_PCIE_MIPHY_CFG_1 0x3A8
|
|
#define SPEAR1310_MIPHY_DUAL_OSC_BYPASS_EXT BIT(31)
|
|
#define SPEAR1310_MIPHY_DUAL_CLK_REF_DIV2 BIT(28)
|
|
#define SPEAR1310_MIPHY_DUAL_PLL_RATIO_TOP(x) (x << 16)
|
|
#define SPEAR1310_MIPHY_SINGLE_OSC_BYPASS_EXT BIT(15)
|
|
#define SPEAR1310_MIPHY_SINGLE_CLK_REF_DIV2 BIT(12)
|
|
#define SPEAR1310_MIPHY_SINGLE_PLL_RATIO_TOP(x) (x << 0)
|
|
#define SPEAR1310_PCIE_SATA_MIPHY_CFG_SATA_MASK (0xFFFF)
|
|
#define SPEAR1310_PCIE_SATA_MIPHY_CFG_PCIE_MASK (0xFFFF << 16)
|
|
#define SPEAR1310_PCIE_SATA_MIPHY_CFG_SATA \
|
|
(SPEAR1310_MIPHY_DUAL_OSC_BYPASS_EXT | \
|
|
SPEAR1310_MIPHY_DUAL_CLK_REF_DIV2 | \
|
|
SPEAR1310_MIPHY_DUAL_PLL_RATIO_TOP(60) | \
|
|
SPEAR1310_MIPHY_SINGLE_OSC_BYPASS_EXT | \
|
|
SPEAR1310_MIPHY_SINGLE_CLK_REF_DIV2 | \
|
|
SPEAR1310_MIPHY_SINGLE_PLL_RATIO_TOP(60))
|
|
#define SPEAR1310_PCIE_SATA_MIPHY_CFG_SATA_25M_CRYSTAL_CLK \
|
|
(SPEAR1310_MIPHY_SINGLE_PLL_RATIO_TOP(120))
|
|
#define SPEAR1310_PCIE_SATA_MIPHY_CFG_PCIE \
|
|
(SPEAR1310_MIPHY_DUAL_OSC_BYPASS_EXT | \
|
|
SPEAR1310_MIPHY_DUAL_PLL_RATIO_TOP(25) | \
|
|
SPEAR1310_MIPHY_SINGLE_OSC_BYPASS_EXT | \
|
|
SPEAR1310_MIPHY_SINGLE_PLL_RATIO_TOP(25))
|
|
|
|
#define SPEAR1310_PCIE_MIPHY_CFG_2 0x3AC
|
|
|
|
enum spear1310_miphy_mode {
|
|
SATA,
|
|
PCIE,
|
|
};
|
|
|
|
struct spear1310_miphy_priv {
|
|
/* instance id of this phy */
|
|
u32 id;
|
|
/* phy mode: 0 for SATA 1 for PCIe */
|
|
enum spear1310_miphy_mode mode;
|
|
/* regmap for any soc specific misc registers */
|
|
struct regmap *misc;
|
|
/* phy struct pointer */
|
|
struct phy *phy;
|
|
};
|
|
|
|
static int spear1310_miphy_pcie_init(struct spear1310_miphy_priv *priv)
|
|
{
|
|
u32 val;
|
|
|
|
regmap_update_bits(priv->misc, SPEAR1310_PCIE_MIPHY_CFG_1,
|
|
SPEAR1310_PCIE_SATA_MIPHY_CFG_PCIE_MASK,
|
|
SPEAR1310_PCIE_SATA_MIPHY_CFG_PCIE);
|
|
|
|
switch (priv->id) {
|
|
case 0:
|
|
val = SPEAR1310_PCIE_CFG_VAL(0);
|
|
break;
|
|
case 1:
|
|
val = SPEAR1310_PCIE_CFG_VAL(1);
|
|
break;
|
|
case 2:
|
|
val = SPEAR1310_PCIE_CFG_VAL(2);
|
|
break;
|
|
default:
|
|
return -EINVAL;
|
|
}
|
|
|
|
regmap_update_bits(priv->misc, SPEAR1310_PCIE_SATA_CFG,
|
|
SPEAR1310_PCIE_CFG_MASK(priv->id), val);
|
|
|
|
return 0;
|
|
}
|
|
|
|
static int spear1310_miphy_pcie_exit(struct spear1310_miphy_priv *priv)
|
|
{
|
|
regmap_update_bits(priv->misc, SPEAR1310_PCIE_SATA_CFG,
|
|
SPEAR1310_PCIE_CFG_MASK(priv->id), 0);
|
|
|
|
regmap_update_bits(priv->misc, SPEAR1310_PCIE_MIPHY_CFG_1,
|
|
SPEAR1310_PCIE_SATA_MIPHY_CFG_PCIE_MASK, 0);
|
|
|
|
return 0;
|
|
}
|
|
|
|
static int spear1310_miphy_init(struct phy *phy)
|
|
{
|
|
struct spear1310_miphy_priv *priv = phy_get_drvdata(phy);
|
|
int ret = 0;
|
|
|
|
if (priv->mode == PCIE)
|
|
ret = spear1310_miphy_pcie_init(priv);
|
|
|
|
return ret;
|
|
}
|
|
|
|
static int spear1310_miphy_exit(struct phy *phy)
|
|
{
|
|
struct spear1310_miphy_priv *priv = phy_get_drvdata(phy);
|
|
int ret = 0;
|
|
|
|
if (priv->mode == PCIE)
|
|
ret = spear1310_miphy_pcie_exit(priv);
|
|
|
|
return ret;
|
|
}
|
|
|
|
static const struct of_device_id spear1310_miphy_of_match[] = {
|
|
{ .compatible = "st,spear1310-miphy" },
|
|
{ },
|
|
};
|
|
MODULE_DEVICE_TABLE(of, spear1310_miphy_of_match);
|
|
|
|
static struct phy_ops spear1310_miphy_ops = {
|
|
.init = spear1310_miphy_init,
|
|
.exit = spear1310_miphy_exit,
|
|
.owner = THIS_MODULE,
|
|
};
|
|
|
|
static struct phy *spear1310_miphy_xlate(struct device *dev,
|
|
struct of_phandle_args *args)
|
|
{
|
|
struct spear1310_miphy_priv *priv = dev_get_drvdata(dev);
|
|
|
|
if (args->args_count < 1) {
|
|
dev_err(dev, "DT did not pass correct no of args\n");
|
|
return NULL;
|
|
}
|
|
|
|
priv->mode = args->args[0];
|
|
|
|
if (priv->mode != SATA && priv->mode != PCIE) {
|
|
dev_err(dev, "DT did not pass correct phy mode\n");
|
|
return NULL;
|
|
}
|
|
|
|
return priv->phy;
|
|
}
|
|
|
|
static int spear1310_miphy_probe(struct platform_device *pdev)
|
|
{
|
|
struct device *dev = &pdev->dev;
|
|
struct spear1310_miphy_priv *priv;
|
|
struct phy_provider *phy_provider;
|
|
|
|
priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
|
|
if (!priv) {
|
|
dev_err(dev, "can't alloc spear1310_miphy private date memory\n");
|
|
return -ENOMEM;
|
|
}
|
|
|
|
priv->misc =
|
|
syscon_regmap_lookup_by_phandle(dev->of_node, "misc");
|
|
if (IS_ERR(priv->misc)) {
|
|
dev_err(dev, "failed to find misc regmap\n");
|
|
return PTR_ERR(priv->misc);
|
|
}
|
|
|
|
if (of_property_read_u32(dev->of_node, "phy-id", &priv->id)) {
|
|
dev_err(dev, "failed to find phy id\n");
|
|
return -EINVAL;
|
|
}
|
|
|
|
priv->phy = devm_phy_create(dev, NULL, &spear1310_miphy_ops, NULL);
|
|
if (IS_ERR(priv->phy)) {
|
|
dev_err(dev, "failed to create SATA PCIe PHY\n");
|
|
return PTR_ERR(priv->phy);
|
|
}
|
|
|
|
dev_set_drvdata(dev, priv);
|
|
phy_set_drvdata(priv->phy, priv);
|
|
|
|
phy_provider =
|
|
devm_of_phy_provider_register(dev, spear1310_miphy_xlate);
|
|
if (IS_ERR(phy_provider)) {
|
|
dev_err(dev, "failed to register phy provider\n");
|
|
return PTR_ERR(phy_provider);
|
|
}
|
|
|
|
return 0;
|
|
}
|
|
|
|
static struct platform_driver spear1310_miphy_driver = {
|
|
.probe = spear1310_miphy_probe,
|
|
.driver = {
|
|
.name = "spear1310-miphy",
|
|
.owner = THIS_MODULE,
|
|
.of_match_table = of_match_ptr(spear1310_miphy_of_match),
|
|
},
|
|
};
|
|
|
|
static int __init spear1310_miphy_phy_init(void)
|
|
{
|
|
return platform_driver_register(&spear1310_miphy_driver);
|
|
}
|
|
module_init(spear1310_miphy_phy_init);
|
|
|
|
static void __exit spear1310_miphy_phy_exit(void)
|
|
{
|
|
platform_driver_unregister(&spear1310_miphy_driver);
|
|
}
|
|
module_exit(spear1310_miphy_phy_exit);
|
|
|
|
MODULE_DESCRIPTION("ST SPEAR1310-MIPHY driver");
|
|
MODULE_AUTHOR("Pratyush Anand <pratyush.anand@st.com>");
|
|
MODULE_LICENSE("GPL v2");
|