mirror of
https://github.com/AuxXxilium/linux_dsm_epyc7002.git
synced 2024-12-05 07:46:53 +07:00
c5a69d57eb
The C99 specification states in section 6.11.5: The placement of a storage-class specifier other than at the beginning of the declaration specifiers in a declaration is an obsolescent feature. Signed-off-by: Tobias Klauser <tklauser@distanz.ch> Signed-off-by: Adrian Bunk <bunk@stusta.de>
82 lines
1.8 KiB
C
82 lines
1.8 KiB
C
/*
|
|
* arch/sh/kernel/cpu/sh2/clock-sh7619.c
|
|
*
|
|
* SH7619 support for the clock framework
|
|
*
|
|
* Copyright (C) 2006 Yoshinori Sato
|
|
*
|
|
* Based on clock-sh4.c
|
|
* Copyright (C) 2005 Paul Mundt
|
|
*
|
|
* This file is subject to the terms and conditions of the GNU General Public
|
|
* License. See the file "COPYING" in the main directory of this archive
|
|
* for more details.
|
|
*/
|
|
#include <linux/init.h>
|
|
#include <linux/kernel.h>
|
|
#include <asm/clock.h>
|
|
#include <asm/freq.h>
|
|
#include <asm/io.h>
|
|
|
|
static const int pll1rate[] = {1,2};
|
|
static const int pfc_divisors[] = {1,2,0,4};
|
|
|
|
#if (CONFIG_SH_CLK_MD == 1) || (CONFIG_SH_CLK_MD == 2)
|
|
#define PLL2 (4)
|
|
#elif (CONFIG_SH_CLK_MD == 5) || (CONFIG_SH_CLK_MD == 6)
|
|
#define PLL2 (2)
|
|
#else
|
|
#error "Illigal Clock Mode!"
|
|
#endif
|
|
|
|
static void master_clk_init(struct clk *clk)
|
|
{
|
|
clk->rate *= PLL2 * pll1rate[(ctrl_inw(FREQCR) >> 8) & 7];
|
|
}
|
|
|
|
static struct clk_ops sh7619_master_clk_ops = {
|
|
.init = master_clk_init,
|
|
};
|
|
|
|
static void module_clk_recalc(struct clk *clk)
|
|
{
|
|
int idx = (ctrl_inw(FREQCR) & 0x0007);
|
|
clk->rate = clk->parent->rate / pfc_divisors[idx];
|
|
}
|
|
|
|
static struct clk_ops sh7619_module_clk_ops = {
|
|
.recalc = module_clk_recalc,
|
|
};
|
|
|
|
static void bus_clk_recalc(struct clk *clk)
|
|
{
|
|
clk->rate = clk->parent->rate / pll1rate[(ctrl_inw(FREQCR) >> 8) & 7];
|
|
}
|
|
|
|
static struct clk_ops sh7619_bus_clk_ops = {
|
|
.recalc = bus_clk_recalc,
|
|
};
|
|
|
|
static void cpu_clk_recalc(struct clk *clk)
|
|
{
|
|
clk->rate = clk->parent->rate;
|
|
}
|
|
|
|
static struct clk_ops sh7619_cpu_clk_ops = {
|
|
.recalc = cpu_clk_recalc,
|
|
};
|
|
|
|
static struct clk_ops *sh7619_clk_ops[] = {
|
|
&sh7619_master_clk_ops,
|
|
&sh7619_module_clk_ops,
|
|
&sh7619_bus_clk_ops,
|
|
&sh7619_cpu_clk_ops,
|
|
};
|
|
|
|
void __init arch_init_clk_ops(struct clk_ops **ops, int idx)
|
|
{
|
|
if (idx < ARRAY_SIZE(sh7619_clk_ops))
|
|
*ops = sh7619_clk_ops[idx];
|
|
}
|
|
|