mirror of
https://github.com/AuxXxilium/linux_dsm_epyc7002.git
synced 2024-12-26 01:15:38 +07:00
43c95d3694
cycle: Core changes: - Device links can optionally be added between a pin control producer and its consumers. This will affect how the system power management is handled: a pin controller will not suspend before all of its consumers have been suspended. This was necessary for the ST Microelectronics STMFX expander and need to be tested on other systems as well: it makes sense to make this default in the long run. Right now it is opt-in per driver. - Drive strength can be specified in microamps. With decreases in silicon technology, milliamps isn't granular enough, let's make it possible to select drive strengths in microamps. Right now the Meson (AMlogic) driver needs this. New drivers: - New subdriver for the Tegra 194 SoC. - New subdriver for the Qualcomm SDM845. - New subdriver for the Qualcomm SM8150. - New subdriver for the Freescale i.MX8MN (Freescale is now a product line of NXP). - New subdriver for Marvell MV98DX1135. Driver improvements: - The Bitmain BM1880 driver now supports pin config in addition to muxing. - The Qualcomm drivers can now reserve some GPIOs as taken aside and not usable for users. This is used in ACPI systems to take out some GPIO lines used by the BIOS so that noone else (neither kernel nor userspace) will play with them by mistake and crash the machine. - A slew of refurbishing around the Aspeed drivers (board management controllers for servers) in preparation for the new Aspeed AST2600 SoC. - A slew of improvements over the SH PFC drivers as usual. - Misc cleanups and fixes. -----BEGIN PGP SIGNATURE----- iQIzBAABCAAdFiEElDRnuGcz/wPCXQWMQRCzN7AZXXMFAl0oTPcACgkQQRCzN7AZ XXNTsw//aNPfkJS8gRszv58G56lyuO8h6Cq4m5eDpzhlpjx5qjELgi9h2UNGINqD 7CWxo35ufbKe0fDIcqpXmtuDMtSu6MuKT3SMepuw9uf9wxyndK4RIuyb0lpAJrx2 +NMPxzS+ARlrMmcfvXPRyPWHqAkXsQk6zcCgiuNCPtROkOZgs1YZ3+pemZw2/FMq gSLTO/95p0TPWr6YAlpByqfsA1A/onEm9HOiU2INV7DrAfUj7mnkuC1nZ4IJDFcv Gn6qQVQPah+MBzkwt4WXy5kDRozCIbg7x+FQBw3KAO23TrLDTFuNsYIWGFcP2CN2 eT8iSP3cWrXNUuEgcPD59aO07rhFooT+QBQFt2ih1dJCV1u/795wb57nxSh1YDcO M2tG+AW2EZky65FXwhLW2rq3LvmTM4kiEz3mA/DrcOAKvvQllK+6FKEhNy0StstP yvvlqoXdgH3sfOnWTAyHr35qA/pMuGEXSryWTJPqpflCvZ3wxNk+IV5nyPAtfaFz CK7U0Ya7NaEp/5ZlpE720apJ4uSqmRrLwk5Y1eKQvT46mGOk3rC9ZPIMXc8mB10/ mJ9mTubi1t4uIPnBl/T1T7f8QhNtr9hOY6wjLf1LoMeJ1XVNBqA+2uydOlBJ1iop RQ7y/Jl1SZ/gBzKCmvjPHT2+0Oui9oXGd9bQi0xQKO5Lus/nAIg= =Wdw1 -----END PGP SIGNATURE----- Merge tag 'pinctrl-v5.3-1' of git://git.kernel.org/pub/scm/linux/kernel/git/linusw/linux-pinctrl Pull pin control updates from Linus Walleij: "This is the bulk of pin control changes for the v5.3 kernel cycle: Core changes: - Device links can optionally be added between a pin control producer and its consumers. This will affect how the system power management is handled: a pin controller will not suspend before all of its consumers have been suspended. This was necessary for the ST Microelectronics STMFX expander and need to be tested on other systems as well: it makes sense to make this default in the long run. Right now it is opt-in per driver. - Drive strength can be specified in microamps. With decreases in silicon technology, milliamps isn't granular enough, let's make it possible to select drive strengths in microamps. Right now the Meson (AMlogic) driver needs this. New drivers: - New subdriver for the Tegra 194 SoC. - New subdriver for the Qualcomm SDM845. - New subdriver for the Qualcomm SM8150. - New subdriver for the Freescale i.MX8MN (Freescale is now a product line of NXP). - New subdriver for Marvell MV98DX1135. Driver improvements: - The Bitmain BM1880 driver now supports pin config in addition to muxing. - The Qualcomm drivers can now reserve some GPIOs as taken aside and not usable for users. This is used in ACPI systems to take out some GPIO lines used by the BIOS so that noone else (neither kernel nor userspace) will play with them by mistake and crash the machine. - A slew of refurbishing around the Aspeed drivers (board management controllers for servers) in preparation for the new Aspeed AST2600 SoC. - A slew of improvements over the SH PFC drivers as usual. - Misc cleanups and fixes" * tag 'pinctrl-v5.3-1' of git://git.kernel.org/pub/scm/linux/kernel/git/linusw/linux-pinctrl: (106 commits) pinctrl: aspeed: Strip moved macros and structs from private header pinctrl: aspeed: Fix missed include pinctrl: baytrail: Use GENMASK() consistently pinctrl: baytrail: Re-use data structures from pinctrl-intel.h pinctrl: baytrail: Use defined macro instead of magic in byt_get_gpio_mux() pinctrl: qcom: Add SM8150 pinctrl driver dt-bindings: pinctrl: qcom: Add SM8150 pinctrl binding dt-bindings: pinctrl: qcom: Document missing gpio nodes pinctrl: aspeed: Add implementation-related documentation pinctrl: aspeed: Split out pinmux from general pinctrl pinctrl: aspeed: Clarify comment about strapping W1C pinctrl: aspeed: Correct comment that is no longer true MAINTAINERS: Add entry for ASPEED pinctrl drivers dt-bindings: pinctrl: aspeed: Convert AST2500 bindings to json-schema dt-bindings: pinctrl: aspeed: Convert AST2400 bindings to json-schema dt-bindings: pinctrl: aspeed: Split bindings document in two pinctrl: qcom: Add irq_enable callback for msm gpio pinctrl: madera: Fixup SPDX headers pinctrl: qcom: sdm845: Fix CONFIG preprocessor guard pinctrl: tegra: Add bitmask support for parked bits ...
223 lines
9.4 KiB
C
223 lines
9.4 KiB
C
/* SPDX-License-Identifier: GPL-2.0-only */
|
|
/*
|
|
* Interface the generic pinconfig portions of the pinctrl subsystem
|
|
*
|
|
* Copyright (C) 2011 ST-Ericsson SA
|
|
* Written on behalf of Linaro for ST-Ericsson
|
|
* This interface is used in the core to keep track of pins.
|
|
*
|
|
* Author: Linus Walleij <linus.walleij@linaro.org>
|
|
*/
|
|
#ifndef __LINUX_PINCTRL_PINCONF_GENERIC_H
|
|
#define __LINUX_PINCTRL_PINCONF_GENERIC_H
|
|
|
|
#include <linux/device.h>
|
|
#include <linux/pinctrl/machine.h>
|
|
|
|
struct pinctrl_dev;
|
|
struct pinctrl_map;
|
|
|
|
/**
|
|
* enum pin_config_param - possible pin configuration parameters
|
|
* @PIN_CONFIG_BIAS_BUS_HOLD: the pin will be set to weakly latch so that it
|
|
* weakly drives the last value on a tristate bus, also known as a "bus
|
|
* holder", "bus keeper" or "repeater". This allows another device on the
|
|
* bus to change the value by driving the bus high or low and switching to
|
|
* tristate. The argument is ignored.
|
|
* @PIN_CONFIG_BIAS_DISABLE: disable any pin bias on the pin, a
|
|
* transition from say pull-up to pull-down implies that you disable
|
|
* pull-up in the process, this setting disables all biasing.
|
|
* @PIN_CONFIG_BIAS_HIGH_IMPEDANCE: the pin will be set to a high impedance
|
|
* mode, also know as "third-state" (tristate) or "high-Z" or "floating".
|
|
* On output pins this effectively disconnects the pin, which is useful
|
|
* if for example some other pin is going to drive the signal connected
|
|
* to it for a while. Pins used for input are usually always high
|
|
* impedance.
|
|
* @PIN_CONFIG_BIAS_PULL_DOWN: the pin will be pulled down (usually with high
|
|
* impedance to GROUND). If the argument is != 0 pull-down is enabled,
|
|
* if it is 0, pull-down is total, i.e. the pin is connected to GROUND.
|
|
* @PIN_CONFIG_BIAS_PULL_PIN_DEFAULT: the pin will be pulled up or down based
|
|
* on embedded knowledge of the controller hardware, like current mux
|
|
* function. The pull direction and possibly strength too will normally
|
|
* be decided completely inside the hardware block and not be readable
|
|
* from the kernel side.
|
|
* If the argument is != 0 pull up/down is enabled, if it is 0, the
|
|
* configuration is ignored. The proper way to disable it is to use
|
|
* @PIN_CONFIG_BIAS_DISABLE.
|
|
* @PIN_CONFIG_BIAS_PULL_UP: the pin will be pulled up (usually with high
|
|
* impedance to VDD). If the argument is != 0 pull-up is enabled,
|
|
* if it is 0, pull-up is total, i.e. the pin is connected to VDD.
|
|
* @PIN_CONFIG_DRIVE_OPEN_DRAIN: the pin will be driven with open drain (open
|
|
* collector) which means it is usually wired with other output ports
|
|
* which are then pulled up with an external resistor. Setting this
|
|
* config will enable open drain mode, the argument is ignored.
|
|
* @PIN_CONFIG_DRIVE_OPEN_SOURCE: the pin will be driven with open source
|
|
* (open emitter). Setting this config will enable open source mode, the
|
|
* argument is ignored.
|
|
* @PIN_CONFIG_DRIVE_PUSH_PULL: the pin will be driven actively high and
|
|
* low, this is the most typical case and is typically achieved with two
|
|
* active transistors on the output. Setting this config will enable
|
|
* push-pull mode, the argument is ignored.
|
|
* @PIN_CONFIG_DRIVE_STRENGTH: the pin will sink or source at most the current
|
|
* passed as argument. The argument is in mA.
|
|
* @PIN_CONFIG_DRIVE_STRENGTH_UA: the pin will sink or source at most the current
|
|
* passed as argument. The argument is in uA.
|
|
* @PIN_CONFIG_INPUT_DEBOUNCE: this will configure the pin to debounce mode,
|
|
* which means it will wait for signals to settle when reading inputs. The
|
|
* argument gives the debounce time in usecs. Setting the
|
|
* argument to zero turns debouncing off.
|
|
* @PIN_CONFIG_INPUT_ENABLE: enable the pin's input. Note that this does not
|
|
* affect the pin's ability to drive output. 1 enables input, 0 disables
|
|
* input.
|
|
* @PIN_CONFIG_INPUT_SCHMITT: this will configure an input pin to run in
|
|
* schmitt-trigger mode. If the schmitt-trigger has adjustable hysteresis,
|
|
* the threshold value is given on a custom format as argument when
|
|
* setting pins to this mode.
|
|
* @PIN_CONFIG_INPUT_SCHMITT_ENABLE: control schmitt-trigger mode on the pin.
|
|
* If the argument != 0, schmitt-trigger mode is enabled. If it's 0,
|
|
* schmitt-trigger mode is disabled.
|
|
* @PIN_CONFIG_LOW_POWER_MODE: this will configure the pin for low power
|
|
* operation, if several modes of operation are supported these can be
|
|
* passed in the argument on a custom form, else just use argument 1
|
|
* to indicate low power mode, argument 0 turns low power mode off.
|
|
* @PIN_CONFIG_OUTPUT_ENABLE: this will enable the pin's output mode
|
|
* without driving a value there. For most platforms this reduces to
|
|
* enable the output buffers and then let the pin controller current
|
|
* configuration (eg. the currently selected mux function) drive values on
|
|
* the line. Use argument 1 to enable output mode, argument 0 to disable
|
|
* it.
|
|
* @PIN_CONFIG_OUTPUT: this will configure the pin as an output and drive a
|
|
* value on the line. Use argument 1 to indicate high level, argument 0 to
|
|
* indicate low level. (Please see Documentation/driver-api/pinctl.rst,
|
|
* section "GPIO mode pitfalls" for a discussion around this parameter.)
|
|
* @PIN_CONFIG_POWER_SOURCE: if the pin can select between different power
|
|
* supplies, the argument to this parameter (on a custom format) tells
|
|
* the driver which alternative power source to use.
|
|
* @PIN_CONFIG_SLEEP_HARDWARE_STATE: indicate this is sleep related state.
|
|
* @PIN_CONFIG_SLEW_RATE: if the pin can select slew rate, the argument to
|
|
* this parameter (on a custom format) tells the driver which alternative
|
|
* slew rate to use.
|
|
* @PIN_CONFIG_SKEW_DELAY: if the pin has programmable skew rate (on inputs)
|
|
* or latch delay (on outputs) this parameter (in a custom format)
|
|
* specifies the clock skew or latch delay. It typically controls how
|
|
* many double inverters are put in front of the line.
|
|
* @PIN_CONFIG_PERSIST_STATE: retain pin state across sleep or controller reset
|
|
* @PIN_CONFIG_END: this is the last enumerator for pin configurations, if
|
|
* you need to pass in custom configurations to the pin controller, use
|
|
* PIN_CONFIG_END+1 as the base offset.
|
|
* @PIN_CONFIG_MAX: this is the maximum configuration value that can be
|
|
* presented using the packed format.
|
|
*/
|
|
enum pin_config_param {
|
|
PIN_CONFIG_BIAS_BUS_HOLD,
|
|
PIN_CONFIG_BIAS_DISABLE,
|
|
PIN_CONFIG_BIAS_HIGH_IMPEDANCE,
|
|
PIN_CONFIG_BIAS_PULL_DOWN,
|
|
PIN_CONFIG_BIAS_PULL_PIN_DEFAULT,
|
|
PIN_CONFIG_BIAS_PULL_UP,
|
|
PIN_CONFIG_DRIVE_OPEN_DRAIN,
|
|
PIN_CONFIG_DRIVE_OPEN_SOURCE,
|
|
PIN_CONFIG_DRIVE_PUSH_PULL,
|
|
PIN_CONFIG_DRIVE_STRENGTH,
|
|
PIN_CONFIG_DRIVE_STRENGTH_UA,
|
|
PIN_CONFIG_INPUT_DEBOUNCE,
|
|
PIN_CONFIG_INPUT_ENABLE,
|
|
PIN_CONFIG_INPUT_SCHMITT,
|
|
PIN_CONFIG_INPUT_SCHMITT_ENABLE,
|
|
PIN_CONFIG_LOW_POWER_MODE,
|
|
PIN_CONFIG_OUTPUT_ENABLE,
|
|
PIN_CONFIG_OUTPUT,
|
|
PIN_CONFIG_POWER_SOURCE,
|
|
PIN_CONFIG_SLEEP_HARDWARE_STATE,
|
|
PIN_CONFIG_SLEW_RATE,
|
|
PIN_CONFIG_SKEW_DELAY,
|
|
PIN_CONFIG_PERSIST_STATE,
|
|
PIN_CONFIG_END = 0x7F,
|
|
PIN_CONFIG_MAX = 0xFF,
|
|
};
|
|
|
|
/*
|
|
* Helpful configuration macro to be used in tables etc.
|
|
*/
|
|
#define PIN_CONF_PACKED(p, a) ((a << 8) | ((unsigned long) p & 0xffUL))
|
|
|
|
/*
|
|
* The following inlines stuffs a configuration parameter and data value
|
|
* into and out of an unsigned long argument, as used by the generic pin config
|
|
* system. We put the parameter in the lower 8 bits and the argument in the
|
|
* upper 24 bits.
|
|
*/
|
|
|
|
static inline enum pin_config_param pinconf_to_config_param(unsigned long config)
|
|
{
|
|
return (enum pin_config_param) (config & 0xffUL);
|
|
}
|
|
|
|
static inline u32 pinconf_to_config_argument(unsigned long config)
|
|
{
|
|
return (u32) ((config >> 8) & 0xffffffUL);
|
|
}
|
|
|
|
static inline unsigned long pinconf_to_config_packed(enum pin_config_param param,
|
|
u32 argument)
|
|
{
|
|
return PIN_CONF_PACKED(param, argument);
|
|
}
|
|
|
|
#define PCONFDUMP(a, b, c, d) { \
|
|
.param = a, .display = b, .format = c, .has_arg = d \
|
|
}
|
|
|
|
struct pin_config_item {
|
|
const enum pin_config_param param;
|
|
const char * const display;
|
|
const char * const format;
|
|
bool has_arg;
|
|
};
|
|
|
|
struct pinconf_generic_params {
|
|
const char * const property;
|
|
enum pin_config_param param;
|
|
u32 default_value;
|
|
};
|
|
|
|
int pinconf_generic_dt_subnode_to_map(struct pinctrl_dev *pctldev,
|
|
struct device_node *np, struct pinctrl_map **map,
|
|
unsigned *reserved_maps, unsigned *num_maps,
|
|
enum pinctrl_map_type type);
|
|
int pinconf_generic_dt_node_to_map(struct pinctrl_dev *pctldev,
|
|
struct device_node *np_config, struct pinctrl_map **map,
|
|
unsigned *num_maps, enum pinctrl_map_type type);
|
|
void pinconf_generic_dt_free_map(struct pinctrl_dev *pctldev,
|
|
struct pinctrl_map *map, unsigned num_maps);
|
|
|
|
static inline int pinconf_generic_dt_node_to_map_group(
|
|
struct pinctrl_dev *pctldev, struct device_node *np_config,
|
|
struct pinctrl_map **map, unsigned *num_maps)
|
|
{
|
|
return pinconf_generic_dt_node_to_map(pctldev, np_config, map, num_maps,
|
|
PIN_MAP_TYPE_CONFIGS_GROUP);
|
|
}
|
|
|
|
static inline int pinconf_generic_dt_node_to_map_pin(
|
|
struct pinctrl_dev *pctldev, struct device_node *np_config,
|
|
struct pinctrl_map **map, unsigned *num_maps)
|
|
{
|
|
return pinconf_generic_dt_node_to_map(pctldev, np_config, map, num_maps,
|
|
PIN_MAP_TYPE_CONFIGS_PIN);
|
|
}
|
|
|
|
static inline int pinconf_generic_dt_node_to_map_all(
|
|
struct pinctrl_dev *pctldev, struct device_node *np_config,
|
|
struct pinctrl_map **map, unsigned *num_maps)
|
|
{
|
|
/*
|
|
* passing the type as PIN_MAP_TYPE_INVALID causes the underlying parser
|
|
* to infer the map type from the DT properties used.
|
|
*/
|
|
return pinconf_generic_dt_node_to_map(pctldev, np_config, map, num_maps,
|
|
PIN_MAP_TYPE_INVALID);
|
|
}
|
|
|
|
#endif /* __LINUX_PINCTRL_PINCONF_GENERIC_H */
|