mirror of
https://github.com/AuxXxilium/linux_dsm_epyc7002.git
synced 2024-12-27 15:05:03 +07:00
0acf167687
This patch adds platform init/exit functions and modifications to support suspend/resume for the Altera Cyclone 5 SOC Ethernet controller. The platform exit function puts the controller into reset using the socfpga reset controller driver. The platform init function sets up the Synopsys mac by first making sure the Ethernet controller is held in reset, programming the phy mode through external support logic, then deasserts reset through the socfpga reset manager driver. Signed-off-by: Vince Bridgers <vbridgers2013@gmail.com> Signed-off-by: David S. Miller <davem@davemloft.net>
200 lines
5.6 KiB
C
200 lines
5.6 KiB
C
/* Copyright Altera Corporation (C) 2014. All rights reserved.
|
|
*
|
|
* This program is free software; you can redistribute it and/or modify
|
|
* it under the terms of the GNU General Public License, version 2,
|
|
* as published by the Free Software Foundation.
|
|
*
|
|
* This program is distributed in the hope that it will be useful,
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
* GNU General Public License for more details.
|
|
*
|
|
* You should have received a copy of the GNU General Public License
|
|
* along with this program. If not, see <http://www.gnu.org/licenses/>.
|
|
*
|
|
* Adopted from dwmac-sti.c
|
|
*/
|
|
|
|
#include <linux/mfd/syscon.h>
|
|
#include <linux/of.h>
|
|
#include <linux/of_net.h>
|
|
#include <linux/phy.h>
|
|
#include <linux/regmap.h>
|
|
#include <linux/reset.h>
|
|
#include <linux/stmmac.h>
|
|
#include "stmmac.h"
|
|
|
|
#define SYSMGR_EMACGRP_CTRL_PHYSEL_ENUM_GMII_MII 0x0
|
|
#define SYSMGR_EMACGRP_CTRL_PHYSEL_ENUM_RGMII 0x1
|
|
#define SYSMGR_EMACGRP_CTRL_PHYSEL_ENUM_RMII 0x2
|
|
#define SYSMGR_EMACGRP_CTRL_PHYSEL_WIDTH 2
|
|
#define SYSMGR_EMACGRP_CTRL_PHYSEL_MASK 0x00000003
|
|
|
|
struct socfpga_dwmac {
|
|
int interface;
|
|
u32 reg_offset;
|
|
u32 reg_shift;
|
|
struct device *dev;
|
|
struct regmap *sys_mgr_base_addr;
|
|
struct reset_control *stmmac_rst;
|
|
};
|
|
|
|
static int socfpga_dwmac_parse_data(struct socfpga_dwmac *dwmac, struct device *dev)
|
|
{
|
|
struct device_node *np = dev->of_node;
|
|
struct regmap *sys_mgr_base_addr;
|
|
u32 reg_offset, reg_shift;
|
|
int ret;
|
|
|
|
dwmac->stmmac_rst = devm_reset_control_get(dev,
|
|
STMMAC_RESOURCE_NAME);
|
|
if (IS_ERR(dwmac->stmmac_rst)) {
|
|
dev_info(dev, "Could not get reset control!\n");
|
|
return -EINVAL;
|
|
}
|
|
|
|
dwmac->interface = of_get_phy_mode(np);
|
|
|
|
sys_mgr_base_addr = syscon_regmap_lookup_by_phandle(np, "altr,sysmgr-syscon");
|
|
if (IS_ERR(sys_mgr_base_addr)) {
|
|
dev_info(dev, "No sysmgr-syscon node found\n");
|
|
return PTR_ERR(sys_mgr_base_addr);
|
|
}
|
|
|
|
ret = of_property_read_u32_index(np, "altr,sysmgr-syscon", 1, ®_offset);
|
|
if (ret) {
|
|
dev_info(dev, "Could not read reg_offset from sysmgr-syscon!\n");
|
|
return -EINVAL;
|
|
}
|
|
|
|
ret = of_property_read_u32_index(np, "altr,sysmgr-syscon", 2, ®_shift);
|
|
if (ret) {
|
|
dev_info(dev, "Could not read reg_shift from sysmgr-syscon!\n");
|
|
return -EINVAL;
|
|
}
|
|
|
|
dwmac->reg_offset = reg_offset;
|
|
dwmac->reg_shift = reg_shift;
|
|
dwmac->sys_mgr_base_addr = sys_mgr_base_addr;
|
|
dwmac->dev = dev;
|
|
|
|
return 0;
|
|
}
|
|
|
|
static int socfpga_dwmac_setup(struct socfpga_dwmac *dwmac)
|
|
{
|
|
struct regmap *sys_mgr_base_addr = dwmac->sys_mgr_base_addr;
|
|
int phymode = dwmac->interface;
|
|
u32 reg_offset = dwmac->reg_offset;
|
|
u32 reg_shift = dwmac->reg_shift;
|
|
u32 ctrl, val;
|
|
|
|
switch (phymode) {
|
|
case PHY_INTERFACE_MODE_RGMII:
|
|
val = SYSMGR_EMACGRP_CTRL_PHYSEL_ENUM_RGMII;
|
|
break;
|
|
case PHY_INTERFACE_MODE_MII:
|
|
case PHY_INTERFACE_MODE_GMII:
|
|
val = SYSMGR_EMACGRP_CTRL_PHYSEL_ENUM_GMII_MII;
|
|
break;
|
|
default:
|
|
dev_err(dwmac->dev, "bad phy mode %d\n", phymode);
|
|
return -EINVAL;
|
|
}
|
|
|
|
regmap_read(sys_mgr_base_addr, reg_offset, &ctrl);
|
|
ctrl &= ~(SYSMGR_EMACGRP_CTRL_PHYSEL_MASK << reg_shift);
|
|
ctrl |= val << reg_shift;
|
|
|
|
regmap_write(sys_mgr_base_addr, reg_offset, ctrl);
|
|
return 0;
|
|
}
|
|
|
|
static void *socfpga_dwmac_probe(struct platform_device *pdev)
|
|
{
|
|
struct device *dev = &pdev->dev;
|
|
int ret;
|
|
struct socfpga_dwmac *dwmac;
|
|
|
|
dwmac = devm_kzalloc(dev, sizeof(*dwmac), GFP_KERNEL);
|
|
if (!dwmac)
|
|
return ERR_PTR(-ENOMEM);
|
|
|
|
ret = socfpga_dwmac_parse_data(dwmac, dev);
|
|
if (ret) {
|
|
dev_err(dev, "Unable to parse OF data\n");
|
|
return ERR_PTR(ret);
|
|
}
|
|
|
|
ret = socfpga_dwmac_setup(dwmac);
|
|
if (ret) {
|
|
dev_err(dev, "couldn't setup SoC glue (%d)\n", ret);
|
|
return ERR_PTR(ret);
|
|
}
|
|
|
|
return dwmac;
|
|
}
|
|
|
|
static void socfpga_dwmac_exit(struct platform_device *pdev, void *priv)
|
|
{
|
|
struct socfpga_dwmac *dwmac = priv;
|
|
|
|
/* On socfpga platform exit, assert and hold reset to the
|
|
* enet controller - the default state after a hard reset.
|
|
*/
|
|
if (dwmac->stmmac_rst)
|
|
reset_control_assert(dwmac->stmmac_rst);
|
|
}
|
|
|
|
static int socfpga_dwmac_init(struct platform_device *pdev, void *priv)
|
|
{
|
|
struct socfpga_dwmac *dwmac = priv;
|
|
struct net_device *ndev = platform_get_drvdata(pdev);
|
|
struct stmmac_priv *stpriv = NULL;
|
|
int ret = 0;
|
|
|
|
if (ndev)
|
|
stpriv = netdev_priv(ndev);
|
|
|
|
/* Assert reset to the enet controller before changing the phy mode */
|
|
if (dwmac->stmmac_rst)
|
|
reset_control_assert(dwmac->stmmac_rst);
|
|
|
|
/* Setup the phy mode in the system manager registers according to
|
|
* devicetree configuration
|
|
*/
|
|
ret = socfpga_dwmac_setup(dwmac);
|
|
|
|
/* Deassert reset for the phy configuration to be sampled by
|
|
* the enet controller, and operation to start in requested mode
|
|
*/
|
|
if (dwmac->stmmac_rst)
|
|
reset_control_deassert(dwmac->stmmac_rst);
|
|
|
|
/* Before the enet controller is suspended, the phy is suspended.
|
|
* This causes the phy clock to be gated. The enet controller is
|
|
* resumed before the phy, so the clock is still gated "off" when
|
|
* the enet controller is resumed. This code makes sure the phy
|
|
* is "resumed" before reinitializing the enet controller since
|
|
* the enet controller depends on an active phy clock to complete
|
|
* a DMA reset. A DMA reset will "time out" if executed
|
|
* with no phy clock input on the Synopsys enet controller.
|
|
* Verified through Synopsys Case #8000711656.
|
|
*
|
|
* Note that the phy clock is also gated when the phy is isolated.
|
|
* Phy "suspend" and "isolate" controls are located in phy basic
|
|
* control register 0, and can be modified by the phy driver
|
|
* framework.
|
|
*/
|
|
if (stpriv && stpriv->phydev)
|
|
phy_resume(stpriv->phydev);
|
|
|
|
return ret;
|
|
}
|
|
|
|
const struct stmmac_of_data socfpga_gmac_data = {
|
|
.setup = socfpga_dwmac_probe,
|
|
.init = socfpga_dwmac_init,
|
|
.exit = socfpga_dwmac_exit,
|
|
};
|