mirror of
https://github.com/AuxXxilium/linux_dsm_epyc7002.git
synced 2024-12-21 08:46:49 +07:00
041cadca70
This is the basic devicetree support for C6X. Currently, four boards are supported. Each one uses a different SoC part. Two of the four supported SoCs are multicore. One with 3 cores and the other with 6 cores. There is no coherency between the core-level caches, so SMP is not an option. It is possible to run separate kernel instances on the various cores. There is currently no C6X bootloader support for device trees so we build in the DTB for now. There are some interesting twists to the hardware which are of note for device tree support. Each core has its own interrupt controller which is controlled by special purpose core registers. This core controller provides 12 general purpose prioritized interrupt sources. Each core is contained within a hardware "module" which provides L1 and L2 caches, power control, and another interrupt controller which cascades into the core interrupt controller. These core module functions are controlled by memory mapped registers. The addresses for these registers are the same for each core. That is, when coreN accesses a module-level MMIO register at a given address, it accesses the register for coreN even though other cores would use the same address to access the register in the module containing those cores. Other hardware modules (timers, enet, etc) which are memory mapped can be accessed by all cores. The timers need some further explanation for multicore SoCs. Even though all timer control registers are visible to all cores, interrupt routing or other considerations may make a given timer more suitable for use by a core than some other timer. Because of this and the desire to have the same image run on more than one core, the timer nodes have a "ti,core-mask" property which is used by the driver to scan for a suitable timer to use. Signed-off-by: Mark Salter <msalter@redhat.com> Signed-off-by: Aurelien Jacquiot <a-jacquiot@ti.com> Acked-by: Arnd Bergmann <arnd@arndb.de>
41 lines
1.0 KiB
Plaintext
41 lines
1.0 KiB
Plaintext
C6X PLL Clock Controllers
|
|
-------------------------
|
|
|
|
This is a first-cut support for the SoC clock controllers. This is still
|
|
under development and will probably change as the common device tree
|
|
clock support is added to the kernel.
|
|
|
|
Required properties:
|
|
|
|
- compatible: "ti,c64x+pll"
|
|
May also have SoC-specific value to support SoC-specific initialization
|
|
in the driver. One of:
|
|
"ti,c6455-pll"
|
|
"ti,c6457-pll"
|
|
"ti,c6472-pll"
|
|
"ti,c6474-pll"
|
|
|
|
- reg: base address and size of register area
|
|
- clock-frequency: input clock frequency in hz
|
|
|
|
|
|
Optional properties:
|
|
|
|
- ti,c64x+pll-bypass-delay: CPU cycles to delay when entering bypass mode
|
|
|
|
- ti,c64x+pll-reset-delay: CPU cycles to delay after PLL reset
|
|
|
|
- ti,c64x+pll-lock-delay: CPU cycles to delay after PLL frequency change
|
|
|
|
Example:
|
|
|
|
clock-controller@29a0000 {
|
|
compatible = "ti,c6472-pll", "ti,c64x+pll";
|
|
reg = <0x029a0000 0x200>;
|
|
clock-frequency = <25000000>;
|
|
|
|
ti,c64x+pll-bypass-delay = <200>;
|
|
ti,c64x+pll-reset-delay = <12000>;
|
|
ti,c64x+pll-lock-delay = <80000>;
|
|
};
|