mirror of
https://github.com/AuxXxilium/linux_dsm_epyc7002.git
synced 2024-12-18 19:39:08 +07:00
6f630784cc
function that isn't used anymore. Otherwise the main new thing for the common clk framework is that it is selectable in the Kconfig language now. Hopefully this will let clk drivers and clk consumers be testable on more than the architectures that support the clk framework. The goal is to introduce some Kunit tests for the framework. Outside of the core framework we have the usual set of various driver updates and non-critical fixes. The dirstat shows that the new Baikal-T1 driver is the largest addition this time around in terms of lines of code. After that the x86 (Intel), Qualcomm, and Mediatek drivers introduce many lines to support new or upcoming SoCs. After that the dirstat shows the usual suspects working on their SoC support by fixing minor bugs, correcting data and converting some of their DT bindings to YAML. Core: - Allow the COMMON_CLK config to be selectable New Drivers: - Clk driver for Baikal-T1 SoCs - Mediatek MT6765 clock support - Support for Intel Agilex clks - Add support for X1830 and X1000 Ingenic SoC clk controllers - Add support for the new Renesas RZ/G1H (R8A7742) SoC - Add support for Qualcomm's MSM8939 Generic Clock Controller Updates: - Support IDT VersaClock 5P49V5925 - Bunch of updates for HSDK clock generation unit (CGU) driver - Start making audio and GPU clks work on Marvell MMP2/MMP3 SoCs - Add some GPU, NPU, and UFS clks to Qualcomm SM8150 driver - Enable supply regulators for GPU gdscs on Qualcomm SoCs - Add support for Si5342, Si5344 and Si5345 chips - Support custom flags in Xilinx zynq firmware - Various small fixes to the Xilinx clk driver - A single minor rounding fix for the legacy Allwinner clock support - A few patches from Abel Vesa as preparation of adding audiomix clock support on i.MX - A couple of cleanups from Anson Huang for i.MX clk-sscg-pll and clk-pllv3 drivers - Drop dependency on ARM64 for i.MX8M clock driver, to support aarch32 mode on aarch64 hardware - A series from Peng Fan to improve i.MX8M clock drivers, using composite clock for core and bus clk slice - Set a better parent clock for flexcan on i.MX6UL to support CiA102 defined bit rates - A couple changes for EMC frequency scaling on Tegra210 - Support for CPU frequency scaling on Tegra20/Tegra30 - New clk gate for CSI test pattern generator on Tegra210 - Regression fixes for Samsung exynos542x and exynos5433 SoCs - Use of fallthrough; attribute for Samsung s3c24xx - Updates and fixup HDMI and video clocks on Meson8b - Fixup reset polarity on Meson8b - Fix GPU glitch free mux switch on Meson gx and g12 - A minor fix for the currently unused suspend/resume handling on Renesas RZ/A1 and RZ/A2 - Two more conversions of Renesas DT bindings to json-schema - Add support for the USB 2.0 clock selector on Renesas R-Car M3-W+ -----BEGIN PGP SIGNATURE----- iQJFBAABCAAvFiEE9L57QeeUxqYDyoaDrQKIl8bklSUFAl7gEUgRHHNib3lkQGtl cm5lbC5vcmcACgkQrQKIl8bklSUemxAAlQKzx0yMS3yx5twJ4RSFUvf3hf4OqyPp O46soqADk+l69Z4SUUBsMjt8el5Sqmm4d1j1Gpfmgp3ZlumHCQK+qGYp48IXbwRP Jlo5sKNlNL6yhCd+ixPn4j7W/HbpGs4cciWOXkGQtYEGjhHm3Wllhd9MqpL2YjLx gZW60NqWtOe1XeB4ILyYQGisNwAGDi5XuBeNvxG12H/LaGC1mwtBX9yoNAehr9bF peJ2XnO02zFo73OCyzIOkw1uY4u7ZtwPdHGhymoGeVlcBWO6KwKesNkHnji/Grlv wMbsGLoRV/i3PL3q5kZIDigo8sqZ9RUG+9piRAoiLM5AgkSypw3/q9T+ujTfZp8t kgvFha6bLZz31UFmr4lBJPTT5Q/hAoe1W6RB6HZkx7XNqUpsAS04SwkQztAqkJqZ 9zlYJrXgLlP5qcNllJ6zvUWkMqtmIKW4ZkjYe4u84yk5Co7bX8DCYa+QOKCz+pV4 IbjRT62OrX2ZlXJYwkLb4m1nhZ7tBzhzIRP1umL0ukhxdomK6ofSNPzbBF9+t1eR /ai2/Ch6L6WIwDINEp+chO67/dJaj5W3WNqGMCmVt37myW1kBjH3eg0YG4cp7NYZ /jSjdWczQy/8BgY5V1009MRXI4uyazQxBw+apDcIGezamOKBmuwjBcvkf1D0mL2x Y6OclK5ljsw= =nuG5 -----END PGP SIGNATURE----- Merge tag 'clk-for-linus' of git://git.kernel.org/pub/scm/linux/kernel/git/clk/linux Pull clk updates from Stephen Boyd: "This time around we have four lines of diff in the core framework, removing a function that isn't used anymore. Otherwise the main new thing for the common clk framework is that it is selectable in the Kconfig language now. Hopefully this will let clk drivers and clk consumers be testable on more than the architectures that support the clk framework. The goal is to introduce some Kunit tests for the framework. Outside of the core framework we have the usual set of various driver updates and non-critical fixes. The dirstat shows that the new Baikal-T1 driver is the largest addition this time around in terms of lines of code. After that the x86 (Intel), Qualcomm, and Mediatek drivers introduce many lines to support new or upcoming SoCs. After that the dirstat shows the usual suspects working on their SoC support by fixing minor bugs, correcting data and converting some of their DT bindings to YAML. Core: - Allow the COMMON_CLK config to be selectable New Drivers: - Clk driver for Baikal-T1 SoCs - Mediatek MT6765 clock support - Support for Intel Agilex clks - Add support for X1830 and X1000 Ingenic SoC clk controllers - Add support for the new Renesas RZ/G1H (R8A7742) SoC - Add support for Qualcomm's MSM8939 Generic Clock Controller Updates: - Support IDT VersaClock 5P49V5925 - Bunch of updates for HSDK clock generation unit (CGU) driver - Start making audio and GPU clks work on Marvell MMP2/MMP3 SoCs - Add some GPU, NPU, and UFS clks to Qualcomm SM8150 driver - Enable supply regulators for GPU gdscs on Qualcomm SoCs - Add support for Si5342, Si5344 and Si5345 chips - Support custom flags in Xilinx zynq firmware - Various small fixes to the Xilinx clk driver - A single minor rounding fix for the legacy Allwinner clock support - A few patches from Abel Vesa as preparation of adding audiomix clock support on i.MX - A couple of cleanups from Anson Huang for i.MX clk-sscg-pll and clk-pllv3 drivers - Drop dependency on ARM64 for i.MX8M clock driver, to support aarch32 mode on aarch64 hardware - A series from Peng Fan to improve i.MX8M clock drivers, using composite clock for core and bus clk slice - Set a better parent clock for flexcan on i.MX6UL to support CiA102 defined bit rates - A couple changes for EMC frequency scaling on Tegra210 - Support for CPU frequency scaling on Tegra20/Tegra30 - New clk gate for CSI test pattern generator on Tegra210 - Regression fixes for Samsung exynos542x and exynos5433 SoCs - Use of fallthrough; attribute for Samsung s3c24xx - Updates and fixup HDMI and video clocks on Meson8b - Fixup reset polarity on Meson8b - Fix GPU glitch free mux switch on Meson gx and g12 - A minor fix for the currently unused suspend/resume handling on Renesas RZ/A1 and RZ/A2 - Two more conversions of Renesas DT bindings to json-schema - Add support for the USB 2.0 clock selector on Renesas R-Car M3-W+" * tag 'clk-for-linus' of git://git.kernel.org/pub/scm/linux/kernel/git/clk/linux: (155 commits) clk: mediatek: Remove ifr{0,1}_cfg_regs structures clk: baikal-t1: remove redundant assignment to variable 'divider' clk: baikal-t1: fix spelling mistake "Uncompatible" -> "Incompatible" dt-bindings: clock: Add a missing include to MMP Audio Clock binding dt: Add bindings for IDT VersaClock 5P49V5925 clk: vc5: Add support for IDT VersaClock 5P49V6965 clk: Add Baikal-T1 CCU Dividers driver clk: Add Baikal-T1 CCU PLLs driver dt-bindings: clk: Add Baikal-T1 CCU Dividers binding dt-bindings: clk: Add Baikal-T1 CCU PLLs binding clk: mediatek: assign the initial value to clk_init_data of mtk_mux clk: mediatek: Add MT6765 clock support clk: mediatek: add mt6765 clock IDs dt-bindings: clock: mediatek: document clk bindings vcodecsys for Mediatek MT6765 SoC dt-bindings: clock: mediatek: document clk bindings mipi0a for Mediatek MT6765 SoC dt-bindings: clock: mediatek: document clk bindings for Mediatek MT6765 SoC CLK: HSDK: CGU: add support for 148.5MHz clock CLK: HSDK: CGU: support PLL bypassing CLK: HSDK: CGU: check if PLL is bypassed first clk: clk-si5341: Add support for the Si5345 series ...
342 lines
8.8 KiB
C
342 lines
8.8 KiB
C
// SPDX-License-Identifier: GPL-2.0
|
|
/*
|
|
* Zynq UltraScale+ MPSoC Divider support
|
|
*
|
|
* Copyright (C) 2016-2019 Xilinx
|
|
*
|
|
* Adjustable divider clock implementation
|
|
*/
|
|
|
|
#include <linux/clk.h>
|
|
#include <linux/clk-provider.h>
|
|
#include <linux/slab.h>
|
|
#include "clk-zynqmp.h"
|
|
|
|
/*
|
|
* DOC: basic adjustable divider clock that cannot gate
|
|
*
|
|
* Traits of this clock:
|
|
* prepare - clk_prepare only ensures that parents are prepared
|
|
* enable - clk_enable only ensures that parents are enabled
|
|
* rate - rate is adjustable. clk->rate = ceiling(parent->rate / divisor)
|
|
* parent - fixed parent. No clk_set_parent support
|
|
*/
|
|
|
|
#define to_zynqmp_clk_divider(_hw) \
|
|
container_of(_hw, struct zynqmp_clk_divider, hw)
|
|
|
|
#define CLK_FRAC BIT(13) /* has a fractional parent */
|
|
#define CUSTOM_FLAG_CLK_FRAC BIT(0) /* has a fractional parent in custom type flag */
|
|
|
|
/**
|
|
* struct zynqmp_clk_divider - adjustable divider clock
|
|
* @hw: handle between common and hardware-specific interfaces
|
|
* @flags: Hardware specific flags
|
|
* @is_frac: The divider is a fractional divider
|
|
* @clk_id: Id of clock
|
|
* @div_type: divisor type (TYPE_DIV1 or TYPE_DIV2)
|
|
*/
|
|
struct zynqmp_clk_divider {
|
|
struct clk_hw hw;
|
|
u8 flags;
|
|
bool is_frac;
|
|
u32 clk_id;
|
|
u32 div_type;
|
|
u16 max_div;
|
|
};
|
|
|
|
static inline int zynqmp_divider_get_val(unsigned long parent_rate,
|
|
unsigned long rate, u16 flags)
|
|
{
|
|
int up, down;
|
|
unsigned long up_rate, down_rate;
|
|
|
|
if (flags & CLK_DIVIDER_POWER_OF_TWO) {
|
|
up = DIV_ROUND_UP_ULL((u64)parent_rate, rate);
|
|
down = DIV_ROUND_DOWN_ULL((u64)parent_rate, rate);
|
|
|
|
up = __roundup_pow_of_two(up);
|
|
down = __rounddown_pow_of_two(down);
|
|
|
|
up_rate = DIV_ROUND_UP_ULL((u64)parent_rate, up);
|
|
down_rate = DIV_ROUND_UP_ULL((u64)parent_rate, down);
|
|
|
|
return (rate - up_rate) <= (down_rate - rate) ? up : down;
|
|
|
|
} else {
|
|
return DIV_ROUND_CLOSEST(parent_rate, rate);
|
|
}
|
|
}
|
|
|
|
/**
|
|
* zynqmp_clk_divider_recalc_rate() - Recalc rate of divider clock
|
|
* @hw: handle between common and hardware-specific interfaces
|
|
* @parent_rate: rate of parent clock
|
|
*
|
|
* Return: 0 on success else error+reason
|
|
*/
|
|
static unsigned long zynqmp_clk_divider_recalc_rate(struct clk_hw *hw,
|
|
unsigned long parent_rate)
|
|
{
|
|
struct zynqmp_clk_divider *divider = to_zynqmp_clk_divider(hw);
|
|
const char *clk_name = clk_hw_get_name(hw);
|
|
u32 clk_id = divider->clk_id;
|
|
u32 div_type = divider->div_type;
|
|
u32 div, value;
|
|
int ret;
|
|
|
|
ret = zynqmp_pm_clock_getdivider(clk_id, &div);
|
|
|
|
if (ret)
|
|
pr_warn_once("%s() get divider failed for %s, ret = %d\n",
|
|
__func__, clk_name, ret);
|
|
|
|
if (div_type == TYPE_DIV1)
|
|
value = div & 0xFFFF;
|
|
else
|
|
value = div >> 16;
|
|
|
|
if (divider->flags & CLK_DIVIDER_POWER_OF_TWO)
|
|
value = 1 << value;
|
|
|
|
if (!value) {
|
|
WARN(!(divider->flags & CLK_DIVIDER_ALLOW_ZERO),
|
|
"%s: Zero divisor and CLK_DIVIDER_ALLOW_ZERO not set\n",
|
|
clk_name);
|
|
return parent_rate;
|
|
}
|
|
|
|
return DIV_ROUND_UP_ULL(parent_rate, value);
|
|
}
|
|
|
|
static void zynqmp_get_divider2_val(struct clk_hw *hw,
|
|
unsigned long rate,
|
|
struct zynqmp_clk_divider *divider,
|
|
int *bestdiv)
|
|
{
|
|
int div1;
|
|
int div2;
|
|
long error = LONG_MAX;
|
|
unsigned long div1_prate;
|
|
struct clk_hw *div1_parent_hw;
|
|
struct clk_hw *div2_parent_hw = clk_hw_get_parent(hw);
|
|
struct zynqmp_clk_divider *pdivider =
|
|
to_zynqmp_clk_divider(div2_parent_hw);
|
|
|
|
if (!pdivider)
|
|
return;
|
|
|
|
div1_parent_hw = clk_hw_get_parent(div2_parent_hw);
|
|
if (!div1_parent_hw)
|
|
return;
|
|
|
|
div1_prate = clk_hw_get_rate(div1_parent_hw);
|
|
*bestdiv = 1;
|
|
for (div1 = 1; div1 <= pdivider->max_div;) {
|
|
for (div2 = 1; div2 <= divider->max_div;) {
|
|
long new_error = ((div1_prate / div1) / div2) - rate;
|
|
|
|
if (abs(new_error) < abs(error)) {
|
|
*bestdiv = div2;
|
|
error = new_error;
|
|
}
|
|
if (divider->flags & CLK_DIVIDER_POWER_OF_TWO)
|
|
div2 = div2 << 1;
|
|
else
|
|
div2++;
|
|
}
|
|
if (pdivider->flags & CLK_DIVIDER_POWER_OF_TWO)
|
|
div1 = div1 << 1;
|
|
else
|
|
div1++;
|
|
}
|
|
}
|
|
|
|
/**
|
|
* zynqmp_clk_divider_round_rate() - Round rate of divider clock
|
|
* @hw: handle between common and hardware-specific interfaces
|
|
* @rate: rate of clock to be set
|
|
* @prate: rate of parent clock
|
|
*
|
|
* Return: 0 on success else error+reason
|
|
*/
|
|
static long zynqmp_clk_divider_round_rate(struct clk_hw *hw,
|
|
unsigned long rate,
|
|
unsigned long *prate)
|
|
{
|
|
struct zynqmp_clk_divider *divider = to_zynqmp_clk_divider(hw);
|
|
const char *clk_name = clk_hw_get_name(hw);
|
|
u32 clk_id = divider->clk_id;
|
|
u32 div_type = divider->div_type;
|
|
u32 bestdiv;
|
|
int ret;
|
|
|
|
/* if read only, just return current value */
|
|
if (divider->flags & CLK_DIVIDER_READ_ONLY) {
|
|
ret = zynqmp_pm_clock_getdivider(clk_id, &bestdiv);
|
|
|
|
if (ret)
|
|
pr_warn_once("%s() get divider failed for %s, ret = %d\n",
|
|
__func__, clk_name, ret);
|
|
if (div_type == TYPE_DIV1)
|
|
bestdiv = bestdiv & 0xFFFF;
|
|
else
|
|
bestdiv = bestdiv >> 16;
|
|
|
|
if (divider->flags & CLK_DIVIDER_POWER_OF_TWO)
|
|
bestdiv = 1 << bestdiv;
|
|
|
|
return DIV_ROUND_UP_ULL((u64)*prate, bestdiv);
|
|
}
|
|
|
|
bestdiv = zynqmp_divider_get_val(*prate, rate, divider->flags);
|
|
|
|
/*
|
|
* In case of two divisors, compute best divider values and return
|
|
* divider2 value based on compute value. div1 will be automatically
|
|
* set to optimum based on required total divider value.
|
|
*/
|
|
if (div_type == TYPE_DIV2 &&
|
|
(clk_hw_get_flags(hw) & CLK_SET_RATE_PARENT)) {
|
|
zynqmp_get_divider2_val(hw, rate, divider, &bestdiv);
|
|
}
|
|
|
|
if ((clk_hw_get_flags(hw) & CLK_SET_RATE_PARENT) && divider->is_frac)
|
|
bestdiv = rate % *prate ? 1 : bestdiv;
|
|
|
|
bestdiv = min_t(u32, bestdiv, divider->max_div);
|
|
*prate = rate * bestdiv;
|
|
|
|
return rate;
|
|
}
|
|
|
|
/**
|
|
* zynqmp_clk_divider_set_rate() - Set rate of divider clock
|
|
* @hw: handle between common and hardware-specific interfaces
|
|
* @rate: rate of clock to be set
|
|
* @parent_rate: rate of parent clock
|
|
*
|
|
* Return: 0 on success else error+reason
|
|
*/
|
|
static int zynqmp_clk_divider_set_rate(struct clk_hw *hw, unsigned long rate,
|
|
unsigned long parent_rate)
|
|
{
|
|
struct zynqmp_clk_divider *divider = to_zynqmp_clk_divider(hw);
|
|
const char *clk_name = clk_hw_get_name(hw);
|
|
u32 clk_id = divider->clk_id;
|
|
u32 div_type = divider->div_type;
|
|
u32 value, div;
|
|
int ret;
|
|
|
|
value = zynqmp_divider_get_val(parent_rate, rate, divider->flags);
|
|
if (div_type == TYPE_DIV1) {
|
|
div = value & 0xFFFF;
|
|
div |= 0xffff << 16;
|
|
} else {
|
|
div = 0xffff;
|
|
div |= value << 16;
|
|
}
|
|
|
|
if (divider->flags & CLK_DIVIDER_POWER_OF_TWO)
|
|
div = __ffs(div);
|
|
|
|
ret = zynqmp_pm_clock_setdivider(clk_id, div);
|
|
|
|
if (ret)
|
|
pr_warn_once("%s() set divider failed for %s, ret = %d\n",
|
|
__func__, clk_name, ret);
|
|
|
|
return ret;
|
|
}
|
|
|
|
static const struct clk_ops zynqmp_clk_divider_ops = {
|
|
.recalc_rate = zynqmp_clk_divider_recalc_rate,
|
|
.round_rate = zynqmp_clk_divider_round_rate,
|
|
.set_rate = zynqmp_clk_divider_set_rate,
|
|
};
|
|
|
|
/**
|
|
* zynqmp_clk_get_max_divisor() - Get maximum supported divisor from firmware.
|
|
* @clk_id: Id of clock
|
|
* @type: Divider type
|
|
*
|
|
* Return: Maximum divisor of a clock if query data is successful
|
|
* U16_MAX in case of query data is not success
|
|
*/
|
|
static u32 zynqmp_clk_get_max_divisor(u32 clk_id, u32 type)
|
|
{
|
|
struct zynqmp_pm_query_data qdata = {0};
|
|
u32 ret_payload[PAYLOAD_ARG_CNT];
|
|
int ret;
|
|
|
|
qdata.qid = PM_QID_CLOCK_GET_MAX_DIVISOR;
|
|
qdata.arg1 = clk_id;
|
|
qdata.arg2 = type;
|
|
ret = zynqmp_pm_query_data(qdata, ret_payload);
|
|
/*
|
|
* To maintain backward compatibility return maximum possible value
|
|
* (0xFFFF) if query for max divisor is not successful.
|
|
*/
|
|
if (ret)
|
|
return U16_MAX;
|
|
|
|
return ret_payload[1];
|
|
}
|
|
|
|
/**
|
|
* zynqmp_clk_register_divider() - Register a divider clock
|
|
* @name: Name of this clock
|
|
* @clk_id: Id of clock
|
|
* @parents: Name of this clock's parents
|
|
* @num_parents: Number of parents
|
|
* @nodes: Clock topology node
|
|
*
|
|
* Return: clock hardware to registered clock divider
|
|
*/
|
|
struct clk_hw *zynqmp_clk_register_divider(const char *name,
|
|
u32 clk_id,
|
|
const char * const *parents,
|
|
u8 num_parents,
|
|
const struct clock_topology *nodes)
|
|
{
|
|
struct zynqmp_clk_divider *div;
|
|
struct clk_hw *hw;
|
|
struct clk_init_data init;
|
|
int ret;
|
|
|
|
/* allocate the divider */
|
|
div = kzalloc(sizeof(*div), GFP_KERNEL);
|
|
if (!div)
|
|
return ERR_PTR(-ENOMEM);
|
|
|
|
init.name = name;
|
|
init.ops = &zynqmp_clk_divider_ops;
|
|
/* CLK_FRAC is not defined in the common clk framework */
|
|
init.flags = nodes->flag & ~CLK_FRAC;
|
|
init.parent_names = parents;
|
|
init.num_parents = 1;
|
|
|
|
/* struct clk_divider assignments */
|
|
div->is_frac = !!((nodes->flag & CLK_FRAC) |
|
|
(nodes->custom_type_flag & CUSTOM_FLAG_CLK_FRAC));
|
|
div->flags = nodes->type_flag;
|
|
div->hw.init = &init;
|
|
div->clk_id = clk_id;
|
|
div->div_type = nodes->type;
|
|
|
|
/*
|
|
* To achieve best possible rate, maximum limit of divider is required
|
|
* while computation.
|
|
*/
|
|
div->max_div = zynqmp_clk_get_max_divisor(clk_id, nodes->type);
|
|
|
|
hw = &div->hw;
|
|
ret = clk_hw_register(NULL, hw);
|
|
if (ret) {
|
|
kfree(div);
|
|
hw = ERR_PTR(ret);
|
|
}
|
|
|
|
return hw;
|
|
}
|